dbx500-prcmu.h 15 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666
  1. /*
  2. * Copyright (C) ST Ericsson SA 2011
  3. *
  4. * License Terms: GNU General Public License v2
  5. *
  6. * STE Ux500 PRCMU API
  7. */
  8. #ifndef __MACH_PRCMU_H
  9. #define __MACH_PRCMU_H
  10. #include <linux/interrupt.h>
  11. #include <linux/notifier.h>
  12. #include <linux/err.h>
  13. #include <dt-bindings/mfd/dbx500-prcmu.h> /* For clock identifiers */
  14. /* Offset for the firmware version within the TCPM */
  15. #define DB8500_PRCMU_FW_VERSION_OFFSET 0xA4
  16. #define DBX540_PRCMU_FW_VERSION_OFFSET 0xA8
  17. /* PRCMU Wakeup defines */
  18. enum prcmu_wakeup_index {
  19. PRCMU_WAKEUP_INDEX_RTC,
  20. PRCMU_WAKEUP_INDEX_RTT0,
  21. PRCMU_WAKEUP_INDEX_RTT1,
  22. PRCMU_WAKEUP_INDEX_HSI0,
  23. PRCMU_WAKEUP_INDEX_HSI1,
  24. PRCMU_WAKEUP_INDEX_USB,
  25. PRCMU_WAKEUP_INDEX_ABB,
  26. PRCMU_WAKEUP_INDEX_ABB_FIFO,
  27. PRCMU_WAKEUP_INDEX_ARM,
  28. PRCMU_WAKEUP_INDEX_CD_IRQ,
  29. NUM_PRCMU_WAKEUP_INDICES
  30. };
  31. #define PRCMU_WAKEUP(_name) (BIT(PRCMU_WAKEUP_INDEX_##_name))
  32. /* EPOD (power domain) IDs */
  33. /*
  34. * DB8500 EPODs
  35. * - EPOD_ID_SVAMMDSP: power domain for SVA MMDSP
  36. * - EPOD_ID_SVAPIPE: power domain for SVA pipe
  37. * - EPOD_ID_SIAMMDSP: power domain for SIA MMDSP
  38. * - EPOD_ID_SIAPIPE: power domain for SIA pipe
  39. * - EPOD_ID_SGA: power domain for SGA
  40. * - EPOD_ID_B2R2_MCDE: power domain for B2R2 and MCDE
  41. * - EPOD_ID_ESRAM12: power domain for ESRAM 1 and 2
  42. * - EPOD_ID_ESRAM34: power domain for ESRAM 3 and 4
  43. * - NUM_EPOD_ID: number of power domains
  44. *
  45. * TODO: These should be prefixed.
  46. */
  47. #define EPOD_ID_SVAMMDSP 0
  48. #define EPOD_ID_SVAPIPE 1
  49. #define EPOD_ID_SIAMMDSP 2
  50. #define EPOD_ID_SIAPIPE 3
  51. #define EPOD_ID_SGA 4
  52. #define EPOD_ID_B2R2_MCDE 5
  53. #define EPOD_ID_ESRAM12 6
  54. #define EPOD_ID_ESRAM34 7
  55. #define NUM_EPOD_ID 8
  56. /*
  57. * state definition for EPOD (power domain)
  58. * - EPOD_STATE_NO_CHANGE: The EPOD should remain unchanged
  59. * - EPOD_STATE_OFF: The EPOD is switched off
  60. * - EPOD_STATE_RAMRET: The EPOD is switched off with its internal RAM in
  61. * retention
  62. * - EPOD_STATE_ON_CLK_OFF: The EPOD is switched on, clock is still off
  63. * - EPOD_STATE_ON: Same as above, but with clock enabled
  64. */
  65. #define EPOD_STATE_NO_CHANGE 0x00
  66. #define EPOD_STATE_OFF 0x01
  67. #define EPOD_STATE_RAMRET 0x02
  68. #define EPOD_STATE_ON_CLK_OFF 0x03
  69. #define EPOD_STATE_ON 0x04
  70. /*
  71. * CLKOUT sources
  72. */
  73. #define PRCMU_CLKSRC_CLK38M 0x00
  74. #define PRCMU_CLKSRC_ACLK 0x01
  75. #define PRCMU_CLKSRC_SYSCLK 0x02
  76. #define PRCMU_CLKSRC_LCDCLK 0x03
  77. #define PRCMU_CLKSRC_SDMMCCLK 0x04
  78. #define PRCMU_CLKSRC_TVCLK 0x05
  79. #define PRCMU_CLKSRC_TIMCLK 0x06
  80. #define PRCMU_CLKSRC_CLK009 0x07
  81. /* These are only valid for CLKOUT1: */
  82. #define PRCMU_CLKSRC_SIAMMDSPCLK 0x40
  83. #define PRCMU_CLKSRC_I2CCLK 0x41
  84. #define PRCMU_CLKSRC_MSP02CLK 0x42
  85. #define PRCMU_CLKSRC_ARMPLL_OBSCLK 0x43
  86. #define PRCMU_CLKSRC_HSIRXCLK 0x44
  87. #define PRCMU_CLKSRC_HSITXCLK 0x45
  88. #define PRCMU_CLKSRC_ARMCLKFIX 0x46
  89. #define PRCMU_CLKSRC_HDMICLK 0x47
  90. /**
  91. * enum prcmu_wdog_id - PRCMU watchdog IDs
  92. * @PRCMU_WDOG_ALL: use all timers
  93. * @PRCMU_WDOG_CPU1: use first CPU timer only
  94. * @PRCMU_WDOG_CPU2: use second CPU timer conly
  95. */
  96. enum prcmu_wdog_id {
  97. PRCMU_WDOG_ALL = 0x00,
  98. PRCMU_WDOG_CPU1 = 0x01,
  99. PRCMU_WDOG_CPU2 = 0x02,
  100. };
  101. /**
  102. * enum ape_opp - APE OPP states definition
  103. * @APE_OPP_INIT:
  104. * @APE_NO_CHANGE: The APE operating point is unchanged
  105. * @APE_100_OPP: The new APE operating point is ape100opp
  106. * @APE_50_OPP: 50%
  107. * @APE_50_PARTLY_25_OPP: 50%, except some clocks at 25%.
  108. */
  109. enum ape_opp {
  110. APE_OPP_INIT = 0x00,
  111. APE_NO_CHANGE = 0x01,
  112. APE_100_OPP = 0x02,
  113. APE_50_OPP = 0x03,
  114. APE_50_PARTLY_25_OPP = 0xFF,
  115. };
  116. /**
  117. * enum arm_opp - ARM OPP states definition
  118. * @ARM_OPP_INIT:
  119. * @ARM_NO_CHANGE: The ARM operating point is unchanged
  120. * @ARM_100_OPP: The new ARM operating point is arm100opp
  121. * @ARM_50_OPP: The new ARM operating point is arm50opp
  122. * @ARM_MAX_OPP: Operating point is "max" (more than 100)
  123. * @ARM_MAX_FREQ100OPP: Set max opp if available, else 100
  124. * @ARM_EXTCLK: The new ARM operating point is armExtClk
  125. */
  126. enum arm_opp {
  127. ARM_OPP_INIT = 0x00,
  128. ARM_NO_CHANGE = 0x01,
  129. ARM_100_OPP = 0x02,
  130. ARM_50_OPP = 0x03,
  131. ARM_MAX_OPP = 0x04,
  132. ARM_MAX_FREQ100OPP = 0x05,
  133. ARM_EXTCLK = 0x07
  134. };
  135. /**
  136. * enum ddr_opp - DDR OPP states definition
  137. * @DDR_100_OPP: The new DDR operating point is ddr100opp
  138. * @DDR_50_OPP: The new DDR operating point is ddr50opp
  139. * @DDR_25_OPP: The new DDR operating point is ddr25opp
  140. */
  141. enum ddr_opp {
  142. DDR_100_OPP = 0x00,
  143. DDR_50_OPP = 0x01,
  144. DDR_25_OPP = 0x02,
  145. };
  146. /*
  147. * Definitions for controlling ESRAM0 in deep sleep.
  148. */
  149. #define ESRAM0_DEEP_SLEEP_STATE_OFF 1
  150. #define ESRAM0_DEEP_SLEEP_STATE_RET 2
  151. /**
  152. * enum ddr_pwrst - DDR power states definition
  153. * @DDR_PWR_STATE_UNCHANGED: SDRAM and DDR controller state is unchanged
  154. * @DDR_PWR_STATE_ON:
  155. * @DDR_PWR_STATE_OFFLOWLAT:
  156. * @DDR_PWR_STATE_OFFHIGHLAT:
  157. */
  158. enum ddr_pwrst {
  159. DDR_PWR_STATE_UNCHANGED = 0x00,
  160. DDR_PWR_STATE_ON = 0x01,
  161. DDR_PWR_STATE_OFFLOWLAT = 0x02,
  162. DDR_PWR_STATE_OFFHIGHLAT = 0x03
  163. };
  164. #define DB8500_PRCMU_LEGACY_OFFSET 0xDD4
  165. struct prcmu_pdata
  166. {
  167. bool enable_set_ddr_opp;
  168. bool enable_ape_opp_100_voltage;
  169. struct ab8500_platform_data *ab_platdata;
  170. u32 version_offset;
  171. u32 legacy_offset;
  172. u32 adt_offset;
  173. };
  174. #define PRCMU_FW_PROJECT_U8500 2
  175. #define PRCMU_FW_PROJECT_U8400 3
  176. #define PRCMU_FW_PROJECT_U9500 4 /* Customer specific */
  177. #define PRCMU_FW_PROJECT_U8500_MBB 5
  178. #define PRCMU_FW_PROJECT_U8500_C1 6
  179. #define PRCMU_FW_PROJECT_U8500_C2 7
  180. #define PRCMU_FW_PROJECT_U8500_C3 8
  181. #define PRCMU_FW_PROJECT_U8500_C4 9
  182. #define PRCMU_FW_PROJECT_U9500_MBL 10
  183. #define PRCMU_FW_PROJECT_U8500_MBL 11 /* Customer specific */
  184. #define PRCMU_FW_PROJECT_U8500_MBL2 12 /* Customer specific */
  185. #define PRCMU_FW_PROJECT_U8520 13
  186. #define PRCMU_FW_PROJECT_U8420 14
  187. #define PRCMU_FW_PROJECT_A9420 20
  188. /* [32..63] 9540 and derivatives */
  189. #define PRCMU_FW_PROJECT_U9540 32
  190. /* [64..95] 8540 and derivatives */
  191. #define PRCMU_FW_PROJECT_L8540 64
  192. /* [96..126] 8580 and derivatives */
  193. #define PRCMU_FW_PROJECT_L8580 96
  194. #define PRCMU_FW_PROJECT_NAME_LEN 20
  195. struct prcmu_fw_version {
  196. u32 project; /* Notice, project shifted with 8 on ux540 */
  197. u8 api_version;
  198. u8 func_version;
  199. u8 errata;
  200. char project_name[PRCMU_FW_PROJECT_NAME_LEN];
  201. };
  202. #include <linux/mfd/db8500-prcmu.h>
  203. #if defined(CONFIG_UX500_SOC_DB8500)
  204. static inline void prcmu_early_init(u32 phy_base, u32 size)
  205. {
  206. return db8500_prcmu_early_init(phy_base, size);
  207. }
  208. static inline int prcmu_set_power_state(u8 state, bool keep_ulp_clk,
  209. bool keep_ap_pll)
  210. {
  211. return db8500_prcmu_set_power_state(state, keep_ulp_clk,
  212. keep_ap_pll);
  213. }
  214. static inline u8 prcmu_get_power_state_result(void)
  215. {
  216. return db8500_prcmu_get_power_state_result();
  217. }
  218. static inline int prcmu_set_epod(u16 epod_id, u8 epod_state)
  219. {
  220. return db8500_prcmu_set_epod(epod_id, epod_state);
  221. }
  222. static inline void prcmu_enable_wakeups(u32 wakeups)
  223. {
  224. db8500_prcmu_enable_wakeups(wakeups);
  225. }
  226. static inline void prcmu_disable_wakeups(void)
  227. {
  228. prcmu_enable_wakeups(0);
  229. }
  230. static inline void prcmu_config_abb_event_readout(u32 abb_events)
  231. {
  232. db8500_prcmu_config_abb_event_readout(abb_events);
  233. }
  234. static inline void prcmu_get_abb_event_buffer(void __iomem **buf)
  235. {
  236. db8500_prcmu_get_abb_event_buffer(buf);
  237. }
  238. int prcmu_abb_read(u8 slave, u8 reg, u8 *value, u8 size);
  239. int prcmu_abb_write(u8 slave, u8 reg, u8 *value, u8 size);
  240. int prcmu_abb_write_masked(u8 slave, u8 reg, u8 *value, u8 *mask, u8 size);
  241. int prcmu_config_clkout(u8 clkout, u8 source, u8 div);
  242. static inline int prcmu_request_clock(u8 clock, bool enable)
  243. {
  244. return db8500_prcmu_request_clock(clock, enable);
  245. }
  246. unsigned long prcmu_clock_rate(u8 clock);
  247. long prcmu_round_clock_rate(u8 clock, unsigned long rate);
  248. int prcmu_set_clock_rate(u8 clock, unsigned long rate);
  249. static inline int prcmu_set_ddr_opp(u8 opp)
  250. {
  251. return db8500_prcmu_set_ddr_opp(opp);
  252. }
  253. static inline int prcmu_get_ddr_opp(void)
  254. {
  255. return db8500_prcmu_get_ddr_opp();
  256. }
  257. static inline int prcmu_set_arm_opp(u8 opp)
  258. {
  259. return db8500_prcmu_set_arm_opp(opp);
  260. }
  261. static inline int prcmu_get_arm_opp(void)
  262. {
  263. return db8500_prcmu_get_arm_opp();
  264. }
  265. static inline int prcmu_set_ape_opp(u8 opp)
  266. {
  267. return db8500_prcmu_set_ape_opp(opp);
  268. }
  269. static inline int prcmu_get_ape_opp(void)
  270. {
  271. return db8500_prcmu_get_ape_opp();
  272. }
  273. static inline int prcmu_request_ape_opp_100_voltage(bool enable)
  274. {
  275. return db8500_prcmu_request_ape_opp_100_voltage(enable);
  276. }
  277. static inline void prcmu_system_reset(u16 reset_code)
  278. {
  279. return db8500_prcmu_system_reset(reset_code);
  280. }
  281. static inline u16 prcmu_get_reset_code(void)
  282. {
  283. return db8500_prcmu_get_reset_code();
  284. }
  285. int prcmu_ac_wake_req(void);
  286. void prcmu_ac_sleep_req(void);
  287. static inline void prcmu_modem_reset(void)
  288. {
  289. return db8500_prcmu_modem_reset();
  290. }
  291. static inline bool prcmu_is_ac_wake_requested(void)
  292. {
  293. return db8500_prcmu_is_ac_wake_requested();
  294. }
  295. static inline int prcmu_set_display_clocks(void)
  296. {
  297. return db8500_prcmu_set_display_clocks();
  298. }
  299. static inline int prcmu_disable_dsipll(void)
  300. {
  301. return db8500_prcmu_disable_dsipll();
  302. }
  303. static inline int prcmu_enable_dsipll(void)
  304. {
  305. return db8500_prcmu_enable_dsipll();
  306. }
  307. static inline int prcmu_config_esram0_deep_sleep(u8 state)
  308. {
  309. return db8500_prcmu_config_esram0_deep_sleep(state);
  310. }
  311. static inline int prcmu_config_hotdog(u8 threshold)
  312. {
  313. return db8500_prcmu_config_hotdog(threshold);
  314. }
  315. static inline int prcmu_config_hotmon(u8 low, u8 high)
  316. {
  317. return db8500_prcmu_config_hotmon(low, high);
  318. }
  319. static inline int prcmu_start_temp_sense(u16 cycles32k)
  320. {
  321. return db8500_prcmu_start_temp_sense(cycles32k);
  322. }
  323. static inline int prcmu_stop_temp_sense(void)
  324. {
  325. return db8500_prcmu_stop_temp_sense();
  326. }
  327. static inline u32 prcmu_read(unsigned int reg)
  328. {
  329. return db8500_prcmu_read(reg);
  330. }
  331. static inline void prcmu_write(unsigned int reg, u32 value)
  332. {
  333. db8500_prcmu_write(reg, value);
  334. }
  335. static inline void prcmu_write_masked(unsigned int reg, u32 mask, u32 value)
  336. {
  337. db8500_prcmu_write_masked(reg, mask, value);
  338. }
  339. static inline int prcmu_enable_a9wdog(u8 id)
  340. {
  341. return db8500_prcmu_enable_a9wdog(id);
  342. }
  343. static inline int prcmu_disable_a9wdog(u8 id)
  344. {
  345. return db8500_prcmu_disable_a9wdog(id);
  346. }
  347. static inline int prcmu_kick_a9wdog(u8 id)
  348. {
  349. return db8500_prcmu_kick_a9wdog(id);
  350. }
  351. static inline int prcmu_load_a9wdog(u8 id, u32 timeout)
  352. {
  353. return db8500_prcmu_load_a9wdog(id, timeout);
  354. }
  355. static inline int prcmu_config_a9wdog(u8 num, bool sleep_auto_off)
  356. {
  357. return db8500_prcmu_config_a9wdog(num, sleep_auto_off);
  358. }
  359. #else
  360. static inline void prcmu_early_init(u32 phy_base, u32 size) {}
  361. static inline int prcmu_set_power_state(u8 state, bool keep_ulp_clk,
  362. bool keep_ap_pll)
  363. {
  364. return 0;
  365. }
  366. static inline int prcmu_set_epod(u16 epod_id, u8 epod_state)
  367. {
  368. return 0;
  369. }
  370. static inline void prcmu_enable_wakeups(u32 wakeups) {}
  371. static inline void prcmu_disable_wakeups(void) {}
  372. static inline int prcmu_abb_read(u8 slave, u8 reg, u8 *value, u8 size)
  373. {
  374. return -ENOSYS;
  375. }
  376. static inline int prcmu_abb_write(u8 slave, u8 reg, u8 *value, u8 size)
  377. {
  378. return -ENOSYS;
  379. }
  380. static inline int prcmu_abb_write_masked(u8 slave, u8 reg, u8 *value, u8 *mask,
  381. u8 size)
  382. {
  383. return -ENOSYS;
  384. }
  385. static inline int prcmu_config_clkout(u8 clkout, u8 source, u8 div)
  386. {
  387. return 0;
  388. }
  389. static inline int prcmu_request_clock(u8 clock, bool enable)
  390. {
  391. return 0;
  392. }
  393. static inline long prcmu_round_clock_rate(u8 clock, unsigned long rate)
  394. {
  395. return 0;
  396. }
  397. static inline int prcmu_set_clock_rate(u8 clock, unsigned long rate)
  398. {
  399. return 0;
  400. }
  401. static inline unsigned long prcmu_clock_rate(u8 clock)
  402. {
  403. return 0;
  404. }
  405. static inline int prcmu_set_ape_opp(u8 opp)
  406. {
  407. return 0;
  408. }
  409. static inline int prcmu_get_ape_opp(void)
  410. {
  411. return APE_100_OPP;
  412. }
  413. static inline int prcmu_request_ape_opp_100_voltage(bool enable)
  414. {
  415. return 0;
  416. }
  417. static inline int prcmu_set_arm_opp(u8 opp)
  418. {
  419. return 0;
  420. }
  421. static inline int prcmu_get_arm_opp(void)
  422. {
  423. return ARM_100_OPP;
  424. }
  425. static inline int prcmu_set_ddr_opp(u8 opp)
  426. {
  427. return 0;
  428. }
  429. static inline int prcmu_get_ddr_opp(void)
  430. {
  431. return DDR_100_OPP;
  432. }
  433. static inline void prcmu_system_reset(u16 reset_code) {}
  434. static inline u16 prcmu_get_reset_code(void)
  435. {
  436. return 0;
  437. }
  438. static inline int prcmu_ac_wake_req(void)
  439. {
  440. return 0;
  441. }
  442. static inline void prcmu_ac_sleep_req(void) {}
  443. static inline void prcmu_modem_reset(void) {}
  444. static inline bool prcmu_is_ac_wake_requested(void)
  445. {
  446. return false;
  447. }
  448. static inline int prcmu_set_display_clocks(void)
  449. {
  450. return 0;
  451. }
  452. static inline int prcmu_disable_dsipll(void)
  453. {
  454. return 0;
  455. }
  456. static inline int prcmu_enable_dsipll(void)
  457. {
  458. return 0;
  459. }
  460. static inline int prcmu_config_esram0_deep_sleep(u8 state)
  461. {
  462. return 0;
  463. }
  464. static inline void prcmu_config_abb_event_readout(u32 abb_events) {}
  465. static inline void prcmu_get_abb_event_buffer(void __iomem **buf)
  466. {
  467. *buf = NULL;
  468. }
  469. static inline int prcmu_config_hotdog(u8 threshold)
  470. {
  471. return 0;
  472. }
  473. static inline int prcmu_config_hotmon(u8 low, u8 high)
  474. {
  475. return 0;
  476. }
  477. static inline int prcmu_start_temp_sense(u16 cycles32k)
  478. {
  479. return 0;
  480. }
  481. static inline int prcmu_stop_temp_sense(void)
  482. {
  483. return 0;
  484. }
  485. static inline u32 prcmu_read(unsigned int reg)
  486. {
  487. return 0;
  488. }
  489. static inline void prcmu_write(unsigned int reg, u32 value) {}
  490. static inline void prcmu_write_masked(unsigned int reg, u32 mask, u32 value) {}
  491. #endif
  492. static inline void prcmu_set(unsigned int reg, u32 bits)
  493. {
  494. prcmu_write_masked(reg, bits, bits);
  495. }
  496. static inline void prcmu_clear(unsigned int reg, u32 bits)
  497. {
  498. prcmu_write_masked(reg, bits, 0);
  499. }
  500. /* PRCMU QoS APE OPP class */
  501. #define PRCMU_QOS_APE_OPP 1
  502. #define PRCMU_QOS_DDR_OPP 2
  503. #define PRCMU_QOS_ARM_OPP 3
  504. #define PRCMU_QOS_DEFAULT_VALUE -1
  505. #ifdef CONFIG_DBX500_PRCMU_QOS_POWER
  506. unsigned long prcmu_qos_get_cpufreq_opp_delay(void);
  507. void prcmu_qos_set_cpufreq_opp_delay(unsigned long);
  508. void prcmu_qos_force_opp(int, s32);
  509. int prcmu_qos_requirement(int pm_qos_class);
  510. int prcmu_qos_add_requirement(int pm_qos_class, char *name, s32 value);
  511. int prcmu_qos_update_requirement(int pm_qos_class, char *name, s32 new_value);
  512. void prcmu_qos_remove_requirement(int pm_qos_class, char *name);
  513. int prcmu_qos_add_notifier(int prcmu_qos_class,
  514. struct notifier_block *notifier);
  515. int prcmu_qos_remove_notifier(int prcmu_qos_class,
  516. struct notifier_block *notifier);
  517. #else
  518. static inline unsigned long prcmu_qos_get_cpufreq_opp_delay(void)
  519. {
  520. return 0;
  521. }
  522. static inline void prcmu_qos_set_cpufreq_opp_delay(unsigned long n) {}
  523. static inline void prcmu_qos_force_opp(int prcmu_qos_class, s32 i) {}
  524. static inline int prcmu_qos_requirement(int prcmu_qos_class)
  525. {
  526. return 0;
  527. }
  528. static inline int prcmu_qos_add_requirement(int prcmu_qos_class,
  529. char *name, s32 value)
  530. {
  531. return 0;
  532. }
  533. static inline int prcmu_qos_update_requirement(int prcmu_qos_class,
  534. char *name, s32 new_value)
  535. {
  536. return 0;
  537. }
  538. static inline void prcmu_qos_remove_requirement(int prcmu_qos_class, char *name)
  539. {
  540. }
  541. static inline int prcmu_qos_add_notifier(int prcmu_qos_class,
  542. struct notifier_block *notifier)
  543. {
  544. return 0;
  545. }
  546. static inline int prcmu_qos_remove_notifier(int prcmu_qos_class,
  547. struct notifier_block *notifier)
  548. {
  549. return 0;
  550. }
  551. #endif
  552. #endif /* __MACH_PRCMU_H */