max77693-private.h 14 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456
  1. /*
  2. * max77693-private.h - Voltage regulator driver for the Maxim 77693
  3. *
  4. * Copyright (C) 2012 Samsung Electrnoics
  5. * SangYoung Son <hello.son@samsung.com>
  6. *
  7. * This program is not provided / owned by Maxim Integrated Products.
  8. *
  9. * This program is free software; you can redistribute it and/or modify
  10. * it under the terms of the GNU General Public License as published by
  11. * the Free Software Foundation; either version 2 of the License, or
  12. * (at your option) any later version.
  13. *
  14. * This program is distributed in the hope that it will be useful,
  15. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  16. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  17. * GNU General Public License for more details.
  18. *
  19. * You should have received a copy of the GNU General Public License
  20. * along with this program; if not, write to the Free Software
  21. * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
  22. */
  23. #ifndef __LINUX_MFD_MAX77693_PRIV_H
  24. #define __LINUX_MFD_MAX77693_PRIV_H
  25. #include <linux/i2c.h>
  26. #define MAX77693_NUM_IRQ_MUIC_REGS 3
  27. #define MAX77693_REG_INVALID (0xff)
  28. /* Slave addr = 0xCC: PMIC, Charger, Flash LED */
  29. enum max77693_pmic_reg {
  30. MAX77693_LED_REG_IFLASH1 = 0x00,
  31. MAX77693_LED_REG_IFLASH2 = 0x01,
  32. MAX77693_LED_REG_ITORCH = 0x02,
  33. MAX77693_LED_REG_ITORCHTIMER = 0x03,
  34. MAX77693_LED_REG_FLASH_TIMER = 0x04,
  35. MAX77693_LED_REG_FLASH_EN = 0x05,
  36. MAX77693_LED_REG_MAX_FLASH1 = 0x06,
  37. MAX77693_LED_REG_MAX_FLASH2 = 0x07,
  38. MAX77693_LED_REG_MAX_FLASH3 = 0x08,
  39. MAX77693_LED_REG_MAX_FLASH4 = 0x09,
  40. MAX77693_LED_REG_VOUT_CNTL = 0x0A,
  41. MAX77693_LED_REG_VOUT_FLASH1 = 0x0B,
  42. MAX77693_LED_REG_VOUT_FLASH2 = 0x0C,
  43. MAX77693_LED_REG_FLASH_INT = 0x0E,
  44. MAX77693_LED_REG_FLASH_INT_MASK = 0x0F,
  45. MAX77693_LED_REG_FLASH_STATUS = 0x10,
  46. MAX77693_PMIC_REG_PMIC_ID1 = 0x20,
  47. MAX77693_PMIC_REG_PMIC_ID2 = 0x21,
  48. MAX77693_PMIC_REG_INTSRC = 0x22,
  49. MAX77693_PMIC_REG_INTSRC_MASK = 0x23,
  50. MAX77693_PMIC_REG_TOPSYS_INT = 0x24,
  51. MAX77693_PMIC_REG_TOPSYS_INT_MASK = 0x26,
  52. MAX77693_PMIC_REG_TOPSYS_STAT = 0x28,
  53. MAX77693_PMIC_REG_MAINCTRL1 = 0x2A,
  54. MAX77693_PMIC_REG_LSCNFG = 0x2B,
  55. MAX77693_CHG_REG_CHG_INT = 0xB0,
  56. MAX77693_CHG_REG_CHG_INT_MASK = 0xB1,
  57. MAX77693_CHG_REG_CHG_INT_OK = 0xB2,
  58. MAX77693_CHG_REG_CHG_DETAILS_00 = 0xB3,
  59. MAX77693_CHG_REG_CHG_DETAILS_01 = 0xB4,
  60. MAX77693_CHG_REG_CHG_DETAILS_02 = 0xB5,
  61. MAX77693_CHG_REG_CHG_DETAILS_03 = 0xB6,
  62. MAX77693_CHG_REG_CHG_CNFG_00 = 0xB7,
  63. MAX77693_CHG_REG_CHG_CNFG_01 = 0xB8,
  64. MAX77693_CHG_REG_CHG_CNFG_02 = 0xB9,
  65. MAX77693_CHG_REG_CHG_CNFG_03 = 0xBA,
  66. MAX77693_CHG_REG_CHG_CNFG_04 = 0xBB,
  67. MAX77693_CHG_REG_CHG_CNFG_05 = 0xBC,
  68. MAX77693_CHG_REG_CHG_CNFG_06 = 0xBD,
  69. MAX77693_CHG_REG_CHG_CNFG_07 = 0xBE,
  70. MAX77693_CHG_REG_CHG_CNFG_08 = 0xBF,
  71. MAX77693_CHG_REG_CHG_CNFG_09 = 0xC0,
  72. MAX77693_CHG_REG_CHG_CNFG_10 = 0xC1,
  73. MAX77693_CHG_REG_CHG_CNFG_11 = 0xC2,
  74. MAX77693_CHG_REG_CHG_CNFG_12 = 0xC3,
  75. MAX77693_CHG_REG_CHG_CNFG_13 = 0xC4,
  76. MAX77693_CHG_REG_CHG_CNFG_14 = 0xC5,
  77. MAX77693_CHG_REG_SAFEOUT_CTRL = 0xC6,
  78. MAX77693_PMIC_REG_END,
  79. };
  80. /* MAX77693 ITORCH register */
  81. #define TORCH_IOUT1_SHIFT 0
  82. #define TORCH_IOUT2_SHIFT 4
  83. #define TORCH_IOUT_MIN 15625
  84. #define TORCH_IOUT_MAX 250000
  85. #define TORCH_IOUT_STEP 15625
  86. /* MAX77693 IFLASH1 and IFLASH2 registers */
  87. #define FLASH_IOUT_MIN 15625
  88. #define FLASH_IOUT_MAX_1LED 1000000
  89. #define FLASH_IOUT_MAX_2LEDS 625000
  90. #define FLASH_IOUT_STEP 15625
  91. /* MAX77693 TORCH_TIMER register */
  92. #define TORCH_TMR_NO_TIMER 0x40
  93. #define TORCH_TIMEOUT_MIN 262000
  94. #define TORCH_TIMEOUT_MAX 15728000
  95. /* MAX77693 FLASH_TIMER register */
  96. #define FLASH_TMR_LEVEL 0x80
  97. #define FLASH_TIMEOUT_MIN 62500
  98. #define FLASH_TIMEOUT_MAX 1000000
  99. #define FLASH_TIMEOUT_STEP 62500
  100. /* MAX77693 FLASH_EN register */
  101. #define FLASH_EN_OFF 0x0
  102. #define FLASH_EN_FLASH 0x1
  103. #define FLASH_EN_TORCH 0x2
  104. #define FLASH_EN_ON 0x3
  105. #define FLASH_EN_SHIFT(x) (6 - ((x) - 1) * 2)
  106. #define TORCH_EN_SHIFT(x) (2 - ((x) - 1) * 2)
  107. /* MAX77693 MAX_FLASH1 register */
  108. #define MAX_FLASH1_MAX_FL_EN 0x80
  109. #define MAX_FLASH1_VSYS_MIN 2400
  110. #define MAX_FLASH1_VSYS_MAX 3400
  111. #define MAX_FLASH1_VSYS_STEP 33
  112. /* MAX77693 VOUT_CNTL register */
  113. #define FLASH_BOOST_FIXED 0x04
  114. #define FLASH_BOOST_LEDNUM_2 0x80
  115. /* MAX77693 VOUT_FLASH1 register */
  116. #define FLASH_VOUT_MIN 3300
  117. #define FLASH_VOUT_MAX 5500
  118. #define FLASH_VOUT_STEP 25
  119. #define FLASH_VOUT_RMIN 0x0c
  120. /* MAX77693 FLASH_STATUS register */
  121. #define FLASH_STATUS_FLASH_ON BIT(3)
  122. #define FLASH_STATUS_TORCH_ON BIT(2)
  123. /* MAX77693 FLASH_INT register */
  124. #define FLASH_INT_FLED2_OPEN BIT(0)
  125. #define FLASH_INT_FLED2_SHORT BIT(1)
  126. #define FLASH_INT_FLED1_OPEN BIT(2)
  127. #define FLASH_INT_FLED1_SHORT BIT(3)
  128. #define FLASH_INT_OVER_CURRENT BIT(4)
  129. /* MAX77693 CHG_CNFG_00 register */
  130. #define CHG_CNFG_00_CHG_MASK 0x1
  131. #define CHG_CNFG_00_BUCK_MASK 0x4
  132. /* MAX77693 CHG_CNFG_09 Register */
  133. #define CHG_CNFG_09_CHGIN_ILIM_MASK 0x7F
  134. /* MAX77693 CHG_CTRL Register */
  135. #define SAFEOUT_CTRL_SAFEOUT1_MASK 0x3
  136. #define SAFEOUT_CTRL_SAFEOUT2_MASK 0xC
  137. #define SAFEOUT_CTRL_ENSAFEOUT1_MASK 0x40
  138. #define SAFEOUT_CTRL_ENSAFEOUT2_MASK 0x80
  139. /* Slave addr = 0x4A: MUIC */
  140. enum max77693_muic_reg {
  141. MAX77693_MUIC_REG_ID = 0x00,
  142. MAX77693_MUIC_REG_INT1 = 0x01,
  143. MAX77693_MUIC_REG_INT2 = 0x02,
  144. MAX77693_MUIC_REG_INT3 = 0x03,
  145. MAX77693_MUIC_REG_STATUS1 = 0x04,
  146. MAX77693_MUIC_REG_STATUS2 = 0x05,
  147. MAX77693_MUIC_REG_STATUS3 = 0x06,
  148. MAX77693_MUIC_REG_INTMASK1 = 0x07,
  149. MAX77693_MUIC_REG_INTMASK2 = 0x08,
  150. MAX77693_MUIC_REG_INTMASK3 = 0x09,
  151. MAX77693_MUIC_REG_CDETCTRL1 = 0x0A,
  152. MAX77693_MUIC_REG_CDETCTRL2 = 0x0B,
  153. MAX77693_MUIC_REG_CTRL1 = 0x0C,
  154. MAX77693_MUIC_REG_CTRL2 = 0x0D,
  155. MAX77693_MUIC_REG_CTRL3 = 0x0E,
  156. MAX77693_MUIC_REG_END,
  157. };
  158. /* MAX77693 INTMASK1~2 Register */
  159. #define INTMASK1_ADC1K_SHIFT 3
  160. #define INTMASK1_ADCERR_SHIFT 2
  161. #define INTMASK1_ADCLOW_SHIFT 1
  162. #define INTMASK1_ADC_SHIFT 0
  163. #define INTMASK1_ADC1K_MASK (1 << INTMASK1_ADC1K_SHIFT)
  164. #define INTMASK1_ADCERR_MASK (1 << INTMASK1_ADCERR_SHIFT)
  165. #define INTMASK1_ADCLOW_MASK (1 << INTMASK1_ADCLOW_SHIFT)
  166. #define INTMASK1_ADC_MASK (1 << INTMASK1_ADC_SHIFT)
  167. #define INTMASK2_VIDRM_SHIFT 5
  168. #define INTMASK2_VBVOLT_SHIFT 4
  169. #define INTMASK2_DXOVP_SHIFT 3
  170. #define INTMASK2_DCDTMR_SHIFT 2
  171. #define INTMASK2_CHGDETRUN_SHIFT 1
  172. #define INTMASK2_CHGTYP_SHIFT 0
  173. #define INTMASK2_VIDRM_MASK (1 << INTMASK2_VIDRM_SHIFT)
  174. #define INTMASK2_VBVOLT_MASK (1 << INTMASK2_VBVOLT_SHIFT)
  175. #define INTMASK2_DXOVP_MASK (1 << INTMASK2_DXOVP_SHIFT)
  176. #define INTMASK2_DCDTMR_MASK (1 << INTMASK2_DCDTMR_SHIFT)
  177. #define INTMASK2_CHGDETRUN_MASK (1 << INTMASK2_CHGDETRUN_SHIFT)
  178. #define INTMASK2_CHGTYP_MASK (1 << INTMASK2_CHGTYP_SHIFT)
  179. /* MAX77693 MUIC - STATUS1~3 Register */
  180. #define STATUS1_ADC_SHIFT (0)
  181. #define STATUS1_ADCLOW_SHIFT (5)
  182. #define STATUS1_ADCERR_SHIFT (6)
  183. #define STATUS1_ADC1K_SHIFT (7)
  184. #define STATUS1_ADC_MASK (0x1f << STATUS1_ADC_SHIFT)
  185. #define STATUS1_ADCLOW_MASK (0x1 << STATUS1_ADCLOW_SHIFT)
  186. #define STATUS1_ADCERR_MASK (0x1 << STATUS1_ADCERR_SHIFT)
  187. #define STATUS1_ADC1K_MASK (0x1 << STATUS1_ADC1K_SHIFT)
  188. #define STATUS2_CHGTYP_SHIFT (0)
  189. #define STATUS2_CHGDETRUN_SHIFT (3)
  190. #define STATUS2_DCDTMR_SHIFT (4)
  191. #define STATUS2_DXOVP_SHIFT (5)
  192. #define STATUS2_VBVOLT_SHIFT (6)
  193. #define STATUS2_VIDRM_SHIFT (7)
  194. #define STATUS2_CHGTYP_MASK (0x7 << STATUS2_CHGTYP_SHIFT)
  195. #define STATUS2_CHGDETRUN_MASK (0x1 << STATUS2_CHGDETRUN_SHIFT)
  196. #define STATUS2_DCDTMR_MASK (0x1 << STATUS2_DCDTMR_SHIFT)
  197. #define STATUS2_DXOVP_MASK (0x1 << STATUS2_DXOVP_SHIFT)
  198. #define STATUS2_VBVOLT_MASK (0x1 << STATUS2_VBVOLT_SHIFT)
  199. #define STATUS2_VIDRM_MASK (0x1 << STATUS2_VIDRM_SHIFT)
  200. #define STATUS3_OVP_SHIFT (2)
  201. #define STATUS3_OVP_MASK (0x1 << STATUS3_OVP_SHIFT)
  202. /* MAX77693 CDETCTRL1~2 register */
  203. #define CDETCTRL1_CHGDETEN_SHIFT (0)
  204. #define CDETCTRL1_CHGTYPMAN_SHIFT (1)
  205. #define CDETCTRL1_DCDEN_SHIFT (2)
  206. #define CDETCTRL1_DCD2SCT_SHIFT (3)
  207. #define CDETCTRL1_CDDELAY_SHIFT (4)
  208. #define CDETCTRL1_DCDCPL_SHIFT (5)
  209. #define CDETCTRL1_CDPDET_SHIFT (7)
  210. #define CDETCTRL1_CHGDETEN_MASK (0x1 << CDETCTRL1_CHGDETEN_SHIFT)
  211. #define CDETCTRL1_CHGTYPMAN_MASK (0x1 << CDETCTRL1_CHGTYPMAN_SHIFT)
  212. #define CDETCTRL1_DCDEN_MASK (0x1 << CDETCTRL1_DCDEN_SHIFT)
  213. #define CDETCTRL1_DCD2SCT_MASK (0x1 << CDETCTRL1_DCD2SCT_SHIFT)
  214. #define CDETCTRL1_CDDELAY_MASK (0x1 << CDETCTRL1_CDDELAY_SHIFT)
  215. #define CDETCTRL1_DCDCPL_MASK (0x1 << CDETCTRL1_DCDCPL_SHIFT)
  216. #define CDETCTRL1_CDPDET_MASK (0x1 << CDETCTRL1_CDPDET_SHIFT)
  217. #define CDETCTRL2_VIDRMEN_SHIFT (1)
  218. #define CDETCTRL2_DXOVPEN_SHIFT (3)
  219. #define CDETCTRL2_VIDRMEN_MASK (0x1 << CDETCTRL2_VIDRMEN_SHIFT)
  220. #define CDETCTRL2_DXOVPEN_MASK (0x1 << CDETCTRL2_DXOVPEN_SHIFT)
  221. /* MAX77693 MUIC - CONTROL1~3 register */
  222. #define COMN1SW_SHIFT (0)
  223. #define COMP2SW_SHIFT (3)
  224. #define COMN1SW_MASK (0x7 << COMN1SW_SHIFT)
  225. #define COMP2SW_MASK (0x7 << COMP2SW_SHIFT)
  226. #define COMP_SW_MASK (COMP2SW_MASK | COMN1SW_MASK)
  227. #define CONTROL1_SW_USB ((1 << COMP2SW_SHIFT) \
  228. | (1 << COMN1SW_SHIFT))
  229. #define CONTROL1_SW_AUDIO ((2 << COMP2SW_SHIFT) \
  230. | (2 << COMN1SW_SHIFT))
  231. #define CONTROL1_SW_UART ((3 << COMP2SW_SHIFT) \
  232. | (3 << COMN1SW_SHIFT))
  233. #define CONTROL1_SW_OPEN ((0 << COMP2SW_SHIFT) \
  234. | (0 << COMN1SW_SHIFT))
  235. #define CONTROL2_LOWPWR_SHIFT (0)
  236. #define CONTROL2_ADCEN_SHIFT (1)
  237. #define CONTROL2_CPEN_SHIFT (2)
  238. #define CONTROL2_SFOUTASRT_SHIFT (3)
  239. #define CONTROL2_SFOUTORD_SHIFT (4)
  240. #define CONTROL2_ACCDET_SHIFT (5)
  241. #define CONTROL2_USBCPINT_SHIFT (6)
  242. #define CONTROL2_RCPS_SHIFT (7)
  243. #define CONTROL2_LOWPWR_MASK (0x1 << CONTROL2_LOWPWR_SHIFT)
  244. #define CONTROL2_ADCEN_MASK (0x1 << CONTROL2_ADCEN_SHIFT)
  245. #define CONTROL2_CPEN_MASK (0x1 << CONTROL2_CPEN_SHIFT)
  246. #define CONTROL2_SFOUTASRT_MASK (0x1 << CONTROL2_SFOUTASRT_SHIFT)
  247. #define CONTROL2_SFOUTORD_MASK (0x1 << CONTROL2_SFOUTORD_SHIFT)
  248. #define CONTROL2_ACCDET_MASK (0x1 << CONTROL2_ACCDET_SHIFT)
  249. #define CONTROL2_USBCPINT_MASK (0x1 << CONTROL2_USBCPINT_SHIFT)
  250. #define CONTROL2_RCPS_MASK (0x1 << CONTROL2_RCPS_SHIFT)
  251. #define CONTROL3_JIGSET_SHIFT (0)
  252. #define CONTROL3_BTLDSET_SHIFT (2)
  253. #define CONTROL3_ADCDBSET_SHIFT (4)
  254. #define CONTROL3_JIGSET_MASK (0x3 << CONTROL3_JIGSET_SHIFT)
  255. #define CONTROL3_BTLDSET_MASK (0x3 << CONTROL3_BTLDSET_SHIFT)
  256. #define CONTROL3_ADCDBSET_MASK (0x3 << CONTROL3_ADCDBSET_SHIFT)
  257. /* Slave addr = 0x90: Haptic */
  258. enum max77693_haptic_reg {
  259. MAX77693_HAPTIC_REG_STATUS = 0x00,
  260. MAX77693_HAPTIC_REG_CONFIG1 = 0x01,
  261. MAX77693_HAPTIC_REG_CONFIG2 = 0x02,
  262. MAX77693_HAPTIC_REG_CONFIG_CHNL = 0x03,
  263. MAX77693_HAPTIC_REG_CONFG_CYC1 = 0x04,
  264. MAX77693_HAPTIC_REG_CONFG_CYC2 = 0x05,
  265. MAX77693_HAPTIC_REG_CONFIG_PER1 = 0x06,
  266. MAX77693_HAPTIC_REG_CONFIG_PER2 = 0x07,
  267. MAX77693_HAPTIC_REG_CONFIG_PER3 = 0x08,
  268. MAX77693_HAPTIC_REG_CONFIG_PER4 = 0x09,
  269. MAX77693_HAPTIC_REG_CONFIG_DUTY1 = 0x0A,
  270. MAX77693_HAPTIC_REG_CONFIG_DUTY2 = 0x0B,
  271. MAX77693_HAPTIC_REG_CONFIG_PWM1 = 0x0C,
  272. MAX77693_HAPTIC_REG_CONFIG_PWM2 = 0x0D,
  273. MAX77693_HAPTIC_REG_CONFIG_PWM3 = 0x0E,
  274. MAX77693_HAPTIC_REG_CONFIG_PWM4 = 0x0F,
  275. MAX77693_HAPTIC_REG_REV = 0x10,
  276. MAX77693_HAPTIC_REG_END,
  277. };
  278. /* max77693-pmic LSCNFG configuraton register */
  279. #define MAX77693_PMIC_LOW_SYS_MASK 0x80
  280. #define MAX77693_PMIC_LOW_SYS_SHIFT 7
  281. /* max77693-haptic configuration register */
  282. #define MAX77693_CONFIG2_MODE 7
  283. #define MAX77693_CONFIG2_MEN 6
  284. #define MAX77693_CONFIG2_HTYP 5
  285. enum max77693_irq_source {
  286. LED_INT = 0,
  287. TOPSYS_INT,
  288. CHG_INT,
  289. MUIC_INT1,
  290. MUIC_INT2,
  291. MUIC_INT3,
  292. MAX77693_IRQ_GROUP_NR,
  293. };
  294. #define SRC_IRQ_CHARGER BIT(0)
  295. #define SRC_IRQ_TOP BIT(1)
  296. #define SRC_IRQ_FLASH BIT(2)
  297. #define SRC_IRQ_MUIC BIT(3)
  298. #define SRC_IRQ_ALL (SRC_IRQ_CHARGER | SRC_IRQ_TOP \
  299. | SRC_IRQ_FLASH | SRC_IRQ_MUIC)
  300. #define LED_IRQ_FLED2_OPEN BIT(0)
  301. #define LED_IRQ_FLED2_SHORT BIT(1)
  302. #define LED_IRQ_FLED1_OPEN BIT(2)
  303. #define LED_IRQ_FLED1_SHORT BIT(3)
  304. #define LED_IRQ_MAX_FLASH BIT(4)
  305. #define TOPSYS_IRQ_T120C_INT BIT(0)
  306. #define TOPSYS_IRQ_T140C_INT BIT(1)
  307. #define TOPSYS_IRQ_LOWSYS_INT BIT(3)
  308. #define CHG_IRQ_BYP_I BIT(0)
  309. #define CHG_IRQ_THM_I BIT(2)
  310. #define CHG_IRQ_BAT_I BIT(3)
  311. #define CHG_IRQ_CHG_I BIT(4)
  312. #define CHG_IRQ_CHGIN_I BIT(6)
  313. #define MUIC_IRQ_INT1_ADC BIT(0)
  314. #define MUIC_IRQ_INT1_ADC_LOW BIT(1)
  315. #define MUIC_IRQ_INT1_ADC_ERR BIT(2)
  316. #define MUIC_IRQ_INT1_ADC1K BIT(3)
  317. #define MUIC_IRQ_INT2_CHGTYP BIT(0)
  318. #define MUIC_IRQ_INT2_CHGDETREUN BIT(1)
  319. #define MUIC_IRQ_INT2_DCDTMR BIT(2)
  320. #define MUIC_IRQ_INT2_DXOVP BIT(3)
  321. #define MUIC_IRQ_INT2_VBVOLT BIT(4)
  322. #define MUIC_IRQ_INT2_VIDRM BIT(5)
  323. #define MUIC_IRQ_INT3_EOC BIT(0)
  324. #define MUIC_IRQ_INT3_CGMBC BIT(1)
  325. #define MUIC_IRQ_INT3_OVP BIT(2)
  326. #define MUIC_IRQ_INT3_MBCCHG_ERR BIT(3)
  327. #define MUIC_IRQ_INT3_CHG_ENABLED BIT(4)
  328. #define MUIC_IRQ_INT3_BAT_DET BIT(5)
  329. enum max77693_irq {
  330. /* PMIC - FLASH */
  331. MAX77693_LED_IRQ_FLED2_OPEN,
  332. MAX77693_LED_IRQ_FLED2_SHORT,
  333. MAX77693_LED_IRQ_FLED1_OPEN,
  334. MAX77693_LED_IRQ_FLED1_SHORT,
  335. MAX77693_LED_IRQ_MAX_FLASH,
  336. /* PMIC - TOPSYS */
  337. MAX77693_TOPSYS_IRQ_T120C_INT,
  338. MAX77693_TOPSYS_IRQ_T140C_INT,
  339. MAX77693_TOPSYS_IRQ_LOWSYS_INT,
  340. /* PMIC - Charger */
  341. MAX77693_CHG_IRQ_BYP_I,
  342. MAX77693_CHG_IRQ_THM_I,
  343. MAX77693_CHG_IRQ_BAT_I,
  344. MAX77693_CHG_IRQ_CHG_I,
  345. MAX77693_CHG_IRQ_CHGIN_I,
  346. MAX77693_IRQ_NR,
  347. };
  348. enum max77693_irq_muic {
  349. /* MUIC INT1 */
  350. MAX77693_MUIC_IRQ_INT1_ADC,
  351. MAX77693_MUIC_IRQ_INT1_ADC_LOW,
  352. MAX77693_MUIC_IRQ_INT1_ADC_ERR,
  353. MAX77693_MUIC_IRQ_INT1_ADC1K,
  354. /* MUIC INT2 */
  355. MAX77693_MUIC_IRQ_INT2_CHGTYP,
  356. MAX77693_MUIC_IRQ_INT2_CHGDETREUN,
  357. MAX77693_MUIC_IRQ_INT2_DCDTMR,
  358. MAX77693_MUIC_IRQ_INT2_DXOVP,
  359. MAX77693_MUIC_IRQ_INT2_VBVOLT,
  360. MAX77693_MUIC_IRQ_INT2_VIDRM,
  361. /* MUIC INT3 */
  362. MAX77693_MUIC_IRQ_INT3_EOC,
  363. MAX77693_MUIC_IRQ_INT3_CGMBC,
  364. MAX77693_MUIC_IRQ_INT3_OVP,
  365. MAX77693_MUIC_IRQ_INT3_MBCCHG_ERR,
  366. MAX77693_MUIC_IRQ_INT3_CHG_ENABLED,
  367. MAX77693_MUIC_IRQ_INT3_BAT_DET,
  368. MAX77693_MUIC_IRQ_NR,
  369. };
  370. struct max77693_dev {
  371. struct device *dev;
  372. struct i2c_client *i2c; /* 0xCC , PMIC, Charger, Flash LED */
  373. struct i2c_client *muic; /* 0x4A , MUIC */
  374. struct i2c_client *haptic; /* 0x90 , Haptic */
  375. int type;
  376. struct regmap *regmap;
  377. struct regmap *regmap_muic;
  378. struct regmap *regmap_haptic;
  379. struct regmap_irq_chip_data *irq_data_led;
  380. struct regmap_irq_chip_data *irq_data_topsys;
  381. struct regmap_irq_chip_data *irq_data_charger;
  382. struct regmap_irq_chip_data *irq_data_muic;
  383. int irq;
  384. int irq_gpio;
  385. struct mutex irqlock;
  386. int irq_masks_cur[MAX77693_IRQ_GROUP_NR];
  387. int irq_masks_cache[MAX77693_IRQ_GROUP_NR];
  388. };
  389. enum max77693_types {
  390. TYPE_MAX77693,
  391. };
  392. extern int max77693_irq_init(struct max77693_dev *max77686);
  393. extern void max77693_irq_exit(struct max77693_dev *max77686);
  394. extern int max77693_irq_resume(struct max77693_dev *max77686);
  395. #endif /* __LINUX_MFD_MAX77693_PRIV_H */