malta-time.c 4.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206
  1. /*
  2. * Carsten Langgaard, carstenl@mips.com
  3. * Copyright (C) 1999,2000 MIPS Technologies, Inc. All rights reserved.
  4. *
  5. * This program is free software; you can distribute it and/or modify it
  6. * under the terms of the GNU General Public License (Version 2) as
  7. * published by the Free Software Foundation.
  8. *
  9. * This program is distributed in the hope it will be useful, but WITHOUT
  10. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  11. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License
  12. * for more details.
  13. *
  14. * You should have received a copy of the GNU General Public License along
  15. * with this program; if not, write to the Free Software Foundation, Inc.,
  16. * 59 Temple Place - Suite 330, Boston MA 02111-1307, USA.
  17. *
  18. * Setting up the clock on the MIPS boards.
  19. */
  20. #include <linux/types.h>
  21. #include <linux/i8253.h>
  22. #include <linux/init.h>
  23. #include <linux/kernel_stat.h>
  24. #include <linux/sched.h>
  25. #include <linux/spinlock.h>
  26. #include <linux/interrupt.h>
  27. #include <linux/timex.h>
  28. #include <linux/mc146818rtc.h>
  29. #include <asm/cpu.h>
  30. #include <asm/mipsregs.h>
  31. #include <asm/mipsmtregs.h>
  32. #include <asm/hardirq.h>
  33. #include <asm/irq.h>
  34. #include <asm/div64.h>
  35. #include <asm/setup.h>
  36. #include <asm/time.h>
  37. #include <asm/mc146818-time.h>
  38. #include <asm/msc01_ic.h>
  39. #include <asm/gic.h>
  40. #include <asm/mips-boards/generic.h>
  41. #include <asm/mips-boards/maltaint.h>
  42. static int mips_cpu_timer_irq;
  43. static int mips_cpu_perf_irq;
  44. extern int cp0_perfcount_irq;
  45. static void mips_timer_dispatch(void)
  46. {
  47. do_IRQ(mips_cpu_timer_irq);
  48. }
  49. static void mips_perf_dispatch(void)
  50. {
  51. do_IRQ(mips_cpu_perf_irq);
  52. }
  53. static unsigned int freqround(unsigned int freq, unsigned int amount)
  54. {
  55. freq += amount;
  56. freq -= freq % (amount*2);
  57. return freq;
  58. }
  59. /*
  60. * Estimate CPU and GIC frequencies.
  61. */
  62. static void __init estimate_frequencies(void)
  63. {
  64. unsigned long flags;
  65. unsigned int count, start;
  66. #ifdef CONFIG_IRQ_GIC
  67. unsigned int giccount = 0, gicstart = 0;
  68. #endif
  69. #if defined(CONFIG_KVM_GUEST) && CONFIG_KVM_GUEST_TIMER_FREQ
  70. mips_hpt_frequency = CONFIG_KVM_GUEST_TIMER_FREQ * 1000000;
  71. return;
  72. #endif
  73. local_irq_save(flags);
  74. /* Start counter exactly on falling edge of update flag. */
  75. while (CMOS_READ(RTC_REG_A) & RTC_UIP);
  76. while (!(CMOS_READ(RTC_REG_A) & RTC_UIP));
  77. /* Initialize counters. */
  78. start = read_c0_count();
  79. #ifdef CONFIG_IRQ_GIC
  80. if (gic_present)
  81. GICREAD(GIC_REG(SHARED, GIC_SH_COUNTER_31_00), gicstart);
  82. #endif
  83. /* Read counter exactly on falling edge of update flag. */
  84. while (CMOS_READ(RTC_REG_A) & RTC_UIP);
  85. while (!(CMOS_READ(RTC_REG_A) & RTC_UIP));
  86. count = read_c0_count();
  87. #ifdef CONFIG_IRQ_GIC
  88. if (gic_present)
  89. GICREAD(GIC_REG(SHARED, GIC_SH_COUNTER_31_00), giccount);
  90. #endif
  91. local_irq_restore(flags);
  92. count -= start;
  93. mips_hpt_frequency = count;
  94. #ifdef CONFIG_IRQ_GIC
  95. if (gic_present) {
  96. giccount -= gicstart;
  97. gic_frequency = giccount;
  98. }
  99. #endif
  100. }
  101. void read_persistent_clock(struct timespec *ts)
  102. {
  103. ts->tv_sec = mc146818_get_cmos_time();
  104. ts->tv_nsec = 0;
  105. }
  106. static void __init plat_perf_setup(void)
  107. {
  108. #ifdef MSC01E_INT_BASE
  109. if (cpu_has_veic) {
  110. set_vi_handler(MSC01E_INT_PERFCTR, mips_perf_dispatch);
  111. mips_cpu_perf_irq = MSC01E_INT_BASE + MSC01E_INT_PERFCTR;
  112. } else
  113. #endif
  114. if (cp0_perfcount_irq >= 0) {
  115. if (cpu_has_vint)
  116. set_vi_handler(cp0_perfcount_irq, mips_perf_dispatch);
  117. mips_cpu_perf_irq = MIPS_CPU_IRQ_BASE + cp0_perfcount_irq;
  118. #ifdef CONFIG_SMP
  119. irq_set_handler(mips_cpu_perf_irq, handle_percpu_irq);
  120. #endif
  121. }
  122. }
  123. unsigned int get_c0_compare_int(void)
  124. {
  125. #ifdef MSC01E_INT_BASE
  126. if (cpu_has_veic) {
  127. set_vi_handler(MSC01E_INT_CPUCTR, mips_timer_dispatch);
  128. mips_cpu_timer_irq = MSC01E_INT_BASE + MSC01E_INT_CPUCTR;
  129. } else
  130. #endif
  131. {
  132. if (cpu_has_vint)
  133. set_vi_handler(cp0_compare_irq, mips_timer_dispatch);
  134. mips_cpu_timer_irq = MIPS_CPU_IRQ_BASE + cp0_compare_irq;
  135. }
  136. return mips_cpu_timer_irq;
  137. }
  138. static void __init init_rtc(void)
  139. {
  140. /* stop the clock whilst setting it up */
  141. CMOS_WRITE(RTC_SET | RTC_24H, RTC_CONTROL);
  142. /* 32KHz time base */
  143. CMOS_WRITE(RTC_REF_CLCK_32KHZ, RTC_FREQ_SELECT);
  144. /* start the clock */
  145. CMOS_WRITE(RTC_24H, RTC_CONTROL);
  146. }
  147. void __init plat_time_init(void)
  148. {
  149. unsigned int prid = read_c0_prid() & (PRID_COMP_MASK | PRID_IMP_MASK);
  150. unsigned int freq;
  151. init_rtc();
  152. estimate_frequencies();
  153. freq = mips_hpt_frequency;
  154. if ((prid != (PRID_COMP_MIPS | PRID_IMP_20KC)) &&
  155. (prid != (PRID_COMP_MIPS | PRID_IMP_25KF)))
  156. freq *= 2;
  157. freq = freqround(freq, 5000);
  158. printk("CPU frequency %d.%02d MHz\n", freq/1000000,
  159. (freq%1000000)*100/1000000);
  160. mips_scroll_message();
  161. #ifdef CONFIG_I8253
  162. /* Only Malta has a PIT. */
  163. setup_pit_timer();
  164. #endif
  165. #ifdef CONFIG_IRQ_GIC
  166. if (gic_present) {
  167. freq = freqround(gic_frequency, 5000);
  168. printk("GIC frequency %d.%02d MHz\n", freq/1000000,
  169. (freq%1000000)*100/1000000);
  170. #ifdef CONFIG_CSRC_GIC
  171. gic_clocksource_init(gic_frequency);
  172. #endif
  173. }
  174. #endif
  175. plat_perf_setup();
  176. }