page.h 5.5 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192
  1. /*
  2. * include/asm-xtensa/page.h
  3. *
  4. * This program is free software; you can redistribute it and/or modify
  5. * it under the terms of the GNU General Public License version2 as
  6. * published by the Free Software Foundation.
  7. *
  8. * Copyright (C) 2001 - 2007 Tensilica Inc.
  9. */
  10. #ifndef _XTENSA_PAGE_H
  11. #define _XTENSA_PAGE_H
  12. #include <asm/processor.h>
  13. #include <asm/types.h>
  14. #include <asm/cache.h>
  15. #include <platform/hardware.h>
  16. /*
  17. * Fixed TLB translations in the processor.
  18. */
  19. #define XCHAL_KSEG_CACHED_VADDR 0xd0000000
  20. #define XCHAL_KSEG_BYPASS_VADDR 0xd8000000
  21. #define XCHAL_KSEG_PADDR 0x00000000
  22. #define XCHAL_KSEG_SIZE 0x08000000
  23. /*
  24. * PAGE_SHIFT determines the page size
  25. */
  26. #define PAGE_SHIFT 12
  27. #define PAGE_SIZE (__XTENSA_UL_CONST(1) << PAGE_SHIFT)
  28. #define PAGE_MASK (~(PAGE_SIZE-1))
  29. #ifdef CONFIG_MMU
  30. #define PAGE_OFFSET XCHAL_KSEG_CACHED_VADDR
  31. #define MAX_MEM_PFN XCHAL_KSEG_SIZE
  32. #else
  33. #define PAGE_OFFSET 0
  34. #define MAX_MEM_PFN (PLATFORM_DEFAULT_MEM_START + PLATFORM_DEFAULT_MEM_SIZE)
  35. #endif
  36. #define PGTABLE_START 0x80000000
  37. /*
  38. * Cache aliasing:
  39. *
  40. * If the cache size for one way is greater than the page size, we have to
  41. * deal with cache aliasing. The cache index is wider than the page size:
  42. *
  43. * | |cache| cache index
  44. * | pfn |off| virtual address
  45. * |xxxx:X|zzz|
  46. * | : | |
  47. * | \ / | |
  48. * |trans.| |
  49. * | / \ | |
  50. * |yyyy:Y|zzz| physical address
  51. *
  52. * When the page number is translated to the physical page address, the lowest
  53. * bit(s) (X) that are part of the cache index are also translated (Y).
  54. * If this translation changes bit(s) (X), the cache index is also afected,
  55. * thus resulting in a different cache line than before.
  56. * The kernel does not provide a mechanism to ensure that the page color
  57. * (represented by this bit) remains the same when allocated or when pages
  58. * are remapped. When user pages are mapped into kernel space, the color of
  59. * the page might also change.
  60. *
  61. * We use the address space VMALLOC_END ... VMALLOC_END + DCACHE_WAY_SIZE * 2
  62. * to temporarily map a patch so we can match the color.
  63. */
  64. #if DCACHE_WAY_SIZE > PAGE_SIZE
  65. # define DCACHE_ALIAS_ORDER (DCACHE_WAY_SHIFT - PAGE_SHIFT)
  66. # define DCACHE_ALIAS_MASK (PAGE_MASK & (DCACHE_WAY_SIZE - 1))
  67. # define DCACHE_ALIAS(a) (((a) & DCACHE_ALIAS_MASK) >> PAGE_SHIFT)
  68. # define DCACHE_ALIAS_EQ(a,b) ((((a) ^ (b)) & DCACHE_ALIAS_MASK) == 0)
  69. #else
  70. # define DCACHE_ALIAS_ORDER 0
  71. # define DCACHE_ALIAS(a) ((void)(a), 0)
  72. #endif
  73. #define DCACHE_N_COLORS (1 << DCACHE_ALIAS_ORDER)
  74. #if ICACHE_WAY_SIZE > PAGE_SIZE
  75. # define ICACHE_ALIAS_ORDER (ICACHE_WAY_SHIFT - PAGE_SHIFT)
  76. # define ICACHE_ALIAS_MASK (PAGE_MASK & (ICACHE_WAY_SIZE - 1))
  77. # define ICACHE_ALIAS(a) (((a) & ICACHE_ALIAS_MASK) >> PAGE_SHIFT)
  78. # define ICACHE_ALIAS_EQ(a,b) ((((a) ^ (b)) & ICACHE_ALIAS_MASK) == 0)
  79. #else
  80. # define ICACHE_ALIAS_ORDER 0
  81. #endif
  82. #ifdef __ASSEMBLY__
  83. #define __pgprot(x) (x)
  84. #else
  85. /*
  86. * These are used to make use of C type-checking..
  87. */
  88. typedef struct { unsigned long pte; } pte_t; /* page table entry */
  89. typedef struct { unsigned long pgd; } pgd_t; /* PGD table entry */
  90. typedef struct { unsigned long pgprot; } pgprot_t;
  91. typedef struct page *pgtable_t;
  92. #define pte_val(x) ((x).pte)
  93. #define pgd_val(x) ((x).pgd)
  94. #define pgprot_val(x) ((x).pgprot)
  95. #define __pte(x) ((pte_t) { (x) } )
  96. #define __pgd(x) ((pgd_t) { (x) } )
  97. #define __pgprot(x) ((pgprot_t) { (x) } )
  98. /*
  99. * Pure 2^n version of get_order
  100. * Use 'nsau' instructions if supported by the processor or the generic version.
  101. */
  102. #if XCHAL_HAVE_NSA
  103. static inline __attribute_const__ int get_order(unsigned long size)
  104. {
  105. int lz;
  106. asm ("nsau %0, %1" : "=r" (lz) : "r" ((size - 1) >> PAGE_SHIFT));
  107. return 32 - lz;
  108. }
  109. #else
  110. # include <asm-generic/getorder.h>
  111. #endif
  112. struct page;
  113. struct vm_area_struct;
  114. extern void clear_page(void *page);
  115. extern void copy_page(void *to, void *from);
  116. /*
  117. * If we have cache aliasing and writeback caches, we might have to do
  118. * some extra work
  119. */
  120. #if DCACHE_WAY_SIZE > PAGE_SIZE
  121. extern void clear_page_alias(void *vaddr, unsigned long paddr);
  122. extern void copy_page_alias(void *to, void *from,
  123. unsigned long to_paddr, unsigned long from_paddr);
  124. #define clear_user_highpage clear_user_highpage
  125. void clear_user_highpage(struct page *page, unsigned long vaddr);
  126. #define __HAVE_ARCH_COPY_USER_HIGHPAGE
  127. void copy_user_highpage(struct page *to, struct page *from,
  128. unsigned long vaddr, struct vm_area_struct *vma);
  129. #else
  130. # define clear_user_page(page, vaddr, pg) clear_page(page)
  131. # define copy_user_page(to, from, vaddr, pg) copy_page(to, from)
  132. #endif
  133. /*
  134. * This handles the memory map. We handle pages at
  135. * XCHAL_KSEG_CACHED_VADDR for kernels with 32 bit address space.
  136. * These macros are for conversion of kernel address, not user
  137. * addresses.
  138. */
  139. #define ARCH_PFN_OFFSET (PLATFORM_DEFAULT_MEM_START >> PAGE_SHIFT)
  140. #define __pa(x) ((unsigned long) (x) - PAGE_OFFSET)
  141. #define __va(x) ((void *)((unsigned long) (x) + PAGE_OFFSET))
  142. #define pfn_valid(pfn) \
  143. ((pfn) >= ARCH_PFN_OFFSET && ((pfn) - ARCH_PFN_OFFSET) < max_mapnr)
  144. #ifdef CONFIG_DISCONTIGMEM
  145. # error CONFIG_DISCONTIGMEM not supported
  146. #endif
  147. #define virt_to_page(kaddr) pfn_to_page(__pa(kaddr) >> PAGE_SHIFT)
  148. #define page_to_virt(page) __va(page_to_pfn(page) << PAGE_SHIFT)
  149. #define virt_addr_valid(kaddr) pfn_valid(__pa(kaddr) >> PAGE_SHIFT)
  150. #define page_to_phys(page) (page_to_pfn(page) << PAGE_SHIFT)
  151. #endif /* __ASSEMBLY__ */
  152. #define VM_DATA_DEFAULT_FLAGS (VM_READ | VM_WRITE | VM_EXEC | \
  153. VM_MAYREAD | VM_MAYWRITE | VM_MAYEXEC)
  154. #include <asm-generic/memory_model.h>
  155. #endif /* _XTENSA_PAGE_H */