spi-mt65xx.c 19 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725
  1. /*
  2. * Copyright (c) 2015 MediaTek Inc.
  3. * Author: Leilk Liu <leilk.liu@mediatek.com>
  4. *
  5. * This program is free software; you can redistribute it and/or modify
  6. * it under the terms of the GNU General Public License version 2 as
  7. * published by the Free Software Foundation.
  8. *
  9. * This program is distributed in the hope that it will be useful,
  10. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  11. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  12. * GNU General Public License for more details.
  13. */
  14. #include <linux/clk.h>
  15. #include <linux/device.h>
  16. #include <linux/err.h>
  17. #include <linux/interrupt.h>
  18. #include <linux/io.h>
  19. #include <linux/ioport.h>
  20. #include <linux/module.h>
  21. #include <linux/of.h>
  22. #include <linux/platform_device.h>
  23. #include <linux/platform_data/spi-mt65xx.h>
  24. #include <linux/pm_runtime.h>
  25. #include <linux/spi/spi.h>
  26. #define SPI_CFG0_REG 0x0000
  27. #define SPI_CFG1_REG 0x0004
  28. #define SPI_TX_SRC_REG 0x0008
  29. #define SPI_RX_DST_REG 0x000c
  30. #define SPI_TX_DATA_REG 0x0010
  31. #define SPI_RX_DATA_REG 0x0014
  32. #define SPI_CMD_REG 0x0018
  33. #define SPI_STATUS0_REG 0x001c
  34. #define SPI_PAD_SEL_REG 0x0024
  35. #define SPI_CFG0_SCK_HIGH_OFFSET 0
  36. #define SPI_CFG0_SCK_LOW_OFFSET 8
  37. #define SPI_CFG0_CS_HOLD_OFFSET 16
  38. #define SPI_CFG0_CS_SETUP_OFFSET 24
  39. #define SPI_CFG1_CS_IDLE_OFFSET 0
  40. #define SPI_CFG1_PACKET_LOOP_OFFSET 8
  41. #define SPI_CFG1_PACKET_LENGTH_OFFSET 16
  42. #define SPI_CFG1_GET_TICK_DLY_OFFSET 30
  43. #define SPI_CFG1_CS_IDLE_MASK 0xff
  44. #define SPI_CFG1_PACKET_LOOP_MASK 0xff00
  45. #define SPI_CFG1_PACKET_LENGTH_MASK 0x3ff0000
  46. #define SPI_CMD_ACT BIT(0)
  47. #define SPI_CMD_RESUME BIT(1)
  48. #define SPI_CMD_RST BIT(2)
  49. #define SPI_CMD_PAUSE_EN BIT(4)
  50. #define SPI_CMD_DEASSERT BIT(5)
  51. #define SPI_CMD_CPHA BIT(8)
  52. #define SPI_CMD_CPOL BIT(9)
  53. #define SPI_CMD_RX_DMA BIT(10)
  54. #define SPI_CMD_TX_DMA BIT(11)
  55. #define SPI_CMD_TXMSBF BIT(12)
  56. #define SPI_CMD_RXMSBF BIT(13)
  57. #define SPI_CMD_RX_ENDIAN BIT(14)
  58. #define SPI_CMD_TX_ENDIAN BIT(15)
  59. #define SPI_CMD_FINISH_IE BIT(16)
  60. #define SPI_CMD_PAUSE_IE BIT(17)
  61. #define MT8173_SPI_MAX_PAD_SEL 3
  62. #define MTK_SPI_PAUSE_INT_STATUS 0x2
  63. #define MTK_SPI_IDLE 0
  64. #define MTK_SPI_PAUSED 1
  65. #define MTK_SPI_MAX_FIFO_SIZE 32
  66. #define MTK_SPI_PACKET_SIZE 1024
  67. struct mtk_spi_compatible {
  68. bool need_pad_sel;
  69. /* Must explicitly send dummy Tx bytes to do Rx only transfer */
  70. bool must_tx;
  71. };
  72. struct mtk_spi {
  73. void __iomem *base;
  74. u32 state;
  75. u32 pad_sel;
  76. struct clk *parent_clk, *sel_clk, *spi_clk;
  77. struct spi_transfer *cur_transfer;
  78. u32 xfer_len;
  79. struct scatterlist *tx_sgl, *rx_sgl;
  80. u32 tx_sgl_len, rx_sgl_len;
  81. const struct mtk_spi_compatible *dev_comp;
  82. };
  83. static const struct mtk_spi_compatible mt2701_compat;
  84. static const struct mtk_spi_compatible mt6589_compat;
  85. static const struct mtk_spi_compatible mt8127_compat;
  86. static const struct mtk_spi_compatible mt8135_compat;
  87. static const struct mtk_spi_compatible mt8163_compat;
  88. static const struct mtk_spi_compatible mt8173_compat = {
  89. .need_pad_sel = true,
  90. .must_tx = true,
  91. };
  92. /*
  93. * A piece of default chip info unless the platform
  94. * supplies it.
  95. */
  96. static const struct mtk_chip_config mtk_default_chip_info = {
  97. .rx_mlsb = 1,
  98. .tx_mlsb = 1,
  99. };
  100. static const struct of_device_id mtk_spi_of_match[] = {
  101. { .compatible = "mediatek,mt2701-spi", .data = (void *)&mt2701_compat },
  102. { .compatible = "mediatek,mt6589-spi", .data = (void *)&mt6589_compat },
  103. { .compatible = "mediatek,mt8127-spi", .data = (void *)&mt8127_compat },
  104. { .compatible = "mediatek,mt8135-spi", .data = (void *)&mt8135_compat },
  105. { .compatible = "mediatek,mt8163-spi", .data = (void *)&mt8163_compat },
  106. { .compatible = "mediatek,mt8173-spi", .data = (void *)&mt8173_compat },
  107. {}
  108. };
  109. MODULE_DEVICE_TABLE(of, mtk_spi_of_match);
  110. static void mtk_spi_reset(struct mtk_spi *mdata)
  111. {
  112. u32 reg_val;
  113. /* set the software reset bit in SPI_CMD_REG. */
  114. reg_val = readl(mdata->base + SPI_CMD_REG);
  115. reg_val |= SPI_CMD_RST;
  116. writel(reg_val, mdata->base + SPI_CMD_REG);
  117. reg_val = readl(mdata->base + SPI_CMD_REG);
  118. reg_val &= ~SPI_CMD_RST;
  119. writel(reg_val, mdata->base + SPI_CMD_REG);
  120. }
  121. static void mtk_spi_config(struct mtk_spi *mdata,
  122. struct mtk_chip_config *chip_config)
  123. {
  124. u32 reg_val;
  125. reg_val = readl(mdata->base + SPI_CMD_REG);
  126. /* set the mlsbx and mlsbtx */
  127. if (chip_config->tx_mlsb)
  128. reg_val |= SPI_CMD_TXMSBF;
  129. else
  130. reg_val &= ~SPI_CMD_TXMSBF;
  131. if (chip_config->rx_mlsb)
  132. reg_val |= SPI_CMD_RXMSBF;
  133. else
  134. reg_val &= ~SPI_CMD_RXMSBF;
  135. /* set the tx/rx endian */
  136. #ifdef __LITTLE_ENDIAN
  137. reg_val &= ~SPI_CMD_TX_ENDIAN;
  138. reg_val &= ~SPI_CMD_RX_ENDIAN;
  139. #else
  140. reg_val |= SPI_CMD_TX_ENDIAN;
  141. reg_val |= SPI_CMD_RX_ENDIAN;
  142. #endif
  143. /* set finish and pause interrupt always enable */
  144. reg_val |= SPI_CMD_FINISH_IE | SPI_CMD_PAUSE_IE;
  145. /* disable dma mode */
  146. reg_val &= ~(SPI_CMD_TX_DMA | SPI_CMD_RX_DMA);
  147. /* disable deassert mode */
  148. reg_val &= ~SPI_CMD_DEASSERT;
  149. writel(reg_val, mdata->base + SPI_CMD_REG);
  150. /* pad select */
  151. if (mdata->dev_comp->need_pad_sel)
  152. writel(mdata->pad_sel, mdata->base + SPI_PAD_SEL_REG);
  153. }
  154. static int mtk_spi_prepare_message(struct spi_master *master,
  155. struct spi_message *msg)
  156. {
  157. u32 reg_val;
  158. u8 cpha, cpol;
  159. struct mtk_chip_config *chip_config;
  160. struct spi_device *spi = msg->spi;
  161. struct mtk_spi *mdata = spi_master_get_devdata(master);
  162. cpha = spi->mode & SPI_CPHA ? 1 : 0;
  163. cpol = spi->mode & SPI_CPOL ? 1 : 0;
  164. reg_val = readl(mdata->base + SPI_CMD_REG);
  165. if (cpha)
  166. reg_val |= SPI_CMD_CPHA;
  167. else
  168. reg_val &= ~SPI_CMD_CPHA;
  169. if (cpol)
  170. reg_val |= SPI_CMD_CPOL;
  171. else
  172. reg_val &= ~SPI_CMD_CPOL;
  173. writel(reg_val, mdata->base + SPI_CMD_REG);
  174. chip_config = spi->controller_data;
  175. if (!chip_config) {
  176. chip_config = (void *)&mtk_default_chip_info;
  177. spi->controller_data = chip_config;
  178. }
  179. mtk_spi_config(mdata, chip_config);
  180. return 0;
  181. }
  182. static void mtk_spi_set_cs(struct spi_device *spi, bool enable)
  183. {
  184. u32 reg_val;
  185. struct mtk_spi *mdata = spi_master_get_devdata(spi->master);
  186. reg_val = readl(mdata->base + SPI_CMD_REG);
  187. if (!enable) {
  188. reg_val |= SPI_CMD_PAUSE_EN;
  189. writel(reg_val, mdata->base + SPI_CMD_REG);
  190. } else {
  191. reg_val &= ~SPI_CMD_PAUSE_EN;
  192. writel(reg_val, mdata->base + SPI_CMD_REG);
  193. mdata->state = MTK_SPI_IDLE;
  194. mtk_spi_reset(mdata);
  195. }
  196. }
  197. static void mtk_spi_prepare_transfer(struct spi_master *master,
  198. struct spi_transfer *xfer)
  199. {
  200. u32 spi_clk_hz, div, sck_time, cs_time, reg_val = 0;
  201. struct mtk_spi *mdata = spi_master_get_devdata(master);
  202. spi_clk_hz = clk_get_rate(mdata->spi_clk);
  203. if (xfer->speed_hz < spi_clk_hz / 2)
  204. div = DIV_ROUND_UP(spi_clk_hz, xfer->speed_hz);
  205. else
  206. div = 1;
  207. sck_time = (div + 1) / 2;
  208. cs_time = sck_time * 2;
  209. reg_val |= (((sck_time - 1) & 0xff) << SPI_CFG0_SCK_HIGH_OFFSET);
  210. reg_val |= (((sck_time - 1) & 0xff) << SPI_CFG0_SCK_LOW_OFFSET);
  211. reg_val |= (((cs_time - 1) & 0xff) << SPI_CFG0_CS_HOLD_OFFSET);
  212. reg_val |= (((cs_time - 1) & 0xff) << SPI_CFG0_CS_SETUP_OFFSET);
  213. writel(reg_val, mdata->base + SPI_CFG0_REG);
  214. reg_val = readl(mdata->base + SPI_CFG1_REG);
  215. reg_val &= ~SPI_CFG1_CS_IDLE_MASK;
  216. reg_val |= (((cs_time - 1) & 0xff) << SPI_CFG1_CS_IDLE_OFFSET);
  217. writel(reg_val, mdata->base + SPI_CFG1_REG);
  218. }
  219. static void mtk_spi_setup_packet(struct spi_master *master)
  220. {
  221. u32 packet_size, packet_loop, reg_val;
  222. struct mtk_spi *mdata = spi_master_get_devdata(master);
  223. packet_size = min_t(u32, mdata->xfer_len, MTK_SPI_PACKET_SIZE);
  224. packet_loop = mdata->xfer_len / packet_size;
  225. reg_val = readl(mdata->base + SPI_CFG1_REG);
  226. reg_val &= ~(SPI_CFG1_PACKET_LENGTH_MASK | SPI_CFG1_PACKET_LOOP_MASK);
  227. reg_val |= (packet_size - 1) << SPI_CFG1_PACKET_LENGTH_OFFSET;
  228. reg_val |= (packet_loop - 1) << SPI_CFG1_PACKET_LOOP_OFFSET;
  229. writel(reg_val, mdata->base + SPI_CFG1_REG);
  230. }
  231. static void mtk_spi_enable_transfer(struct spi_master *master)
  232. {
  233. u32 cmd;
  234. struct mtk_spi *mdata = spi_master_get_devdata(master);
  235. cmd = readl(mdata->base + SPI_CMD_REG);
  236. if (mdata->state == MTK_SPI_IDLE)
  237. cmd |= SPI_CMD_ACT;
  238. else
  239. cmd |= SPI_CMD_RESUME;
  240. writel(cmd, mdata->base + SPI_CMD_REG);
  241. }
  242. static int mtk_spi_get_mult_delta(u32 xfer_len)
  243. {
  244. u32 mult_delta;
  245. if (xfer_len > MTK_SPI_PACKET_SIZE)
  246. mult_delta = xfer_len % MTK_SPI_PACKET_SIZE;
  247. else
  248. mult_delta = 0;
  249. return mult_delta;
  250. }
  251. static void mtk_spi_update_mdata_len(struct spi_master *master)
  252. {
  253. int mult_delta;
  254. struct mtk_spi *mdata = spi_master_get_devdata(master);
  255. if (mdata->tx_sgl_len && mdata->rx_sgl_len) {
  256. if (mdata->tx_sgl_len > mdata->rx_sgl_len) {
  257. mult_delta = mtk_spi_get_mult_delta(mdata->rx_sgl_len);
  258. mdata->xfer_len = mdata->rx_sgl_len - mult_delta;
  259. mdata->rx_sgl_len = mult_delta;
  260. mdata->tx_sgl_len -= mdata->xfer_len;
  261. } else {
  262. mult_delta = mtk_spi_get_mult_delta(mdata->tx_sgl_len);
  263. mdata->xfer_len = mdata->tx_sgl_len - mult_delta;
  264. mdata->tx_sgl_len = mult_delta;
  265. mdata->rx_sgl_len -= mdata->xfer_len;
  266. }
  267. } else if (mdata->tx_sgl_len) {
  268. mult_delta = mtk_spi_get_mult_delta(mdata->tx_sgl_len);
  269. mdata->xfer_len = mdata->tx_sgl_len - mult_delta;
  270. mdata->tx_sgl_len = mult_delta;
  271. } else if (mdata->rx_sgl_len) {
  272. mult_delta = mtk_spi_get_mult_delta(mdata->rx_sgl_len);
  273. mdata->xfer_len = mdata->rx_sgl_len - mult_delta;
  274. mdata->rx_sgl_len = mult_delta;
  275. }
  276. }
  277. static void mtk_spi_setup_dma_addr(struct spi_master *master,
  278. struct spi_transfer *xfer)
  279. {
  280. struct mtk_spi *mdata = spi_master_get_devdata(master);
  281. if (mdata->tx_sgl)
  282. writel(xfer->tx_dma, mdata->base + SPI_TX_SRC_REG);
  283. if (mdata->rx_sgl)
  284. writel(xfer->rx_dma, mdata->base + SPI_RX_DST_REG);
  285. }
  286. static int mtk_spi_fifo_transfer(struct spi_master *master,
  287. struct spi_device *spi,
  288. struct spi_transfer *xfer)
  289. {
  290. int cnt;
  291. struct mtk_spi *mdata = spi_master_get_devdata(master);
  292. mdata->cur_transfer = xfer;
  293. mdata->xfer_len = xfer->len;
  294. mtk_spi_prepare_transfer(master, xfer);
  295. mtk_spi_setup_packet(master);
  296. if (xfer->len % 4)
  297. cnt = xfer->len / 4 + 1;
  298. else
  299. cnt = xfer->len / 4;
  300. iowrite32_rep(mdata->base + SPI_TX_DATA_REG, xfer->tx_buf, cnt);
  301. mtk_spi_enable_transfer(master);
  302. return 1;
  303. }
  304. static int mtk_spi_dma_transfer(struct spi_master *master,
  305. struct spi_device *spi,
  306. struct spi_transfer *xfer)
  307. {
  308. int cmd;
  309. struct mtk_spi *mdata = spi_master_get_devdata(master);
  310. mdata->tx_sgl = NULL;
  311. mdata->rx_sgl = NULL;
  312. mdata->tx_sgl_len = 0;
  313. mdata->rx_sgl_len = 0;
  314. mdata->cur_transfer = xfer;
  315. mtk_spi_prepare_transfer(master, xfer);
  316. cmd = readl(mdata->base + SPI_CMD_REG);
  317. if (xfer->tx_buf)
  318. cmd |= SPI_CMD_TX_DMA;
  319. if (xfer->rx_buf)
  320. cmd |= SPI_CMD_RX_DMA;
  321. writel(cmd, mdata->base + SPI_CMD_REG);
  322. if (xfer->tx_buf)
  323. mdata->tx_sgl = xfer->tx_sg.sgl;
  324. if (xfer->rx_buf)
  325. mdata->rx_sgl = xfer->rx_sg.sgl;
  326. if (mdata->tx_sgl) {
  327. xfer->tx_dma = sg_dma_address(mdata->tx_sgl);
  328. mdata->tx_sgl_len = sg_dma_len(mdata->tx_sgl);
  329. }
  330. if (mdata->rx_sgl) {
  331. xfer->rx_dma = sg_dma_address(mdata->rx_sgl);
  332. mdata->rx_sgl_len = sg_dma_len(mdata->rx_sgl);
  333. }
  334. mtk_spi_update_mdata_len(master);
  335. mtk_spi_setup_packet(master);
  336. mtk_spi_setup_dma_addr(master, xfer);
  337. mtk_spi_enable_transfer(master);
  338. return 1;
  339. }
  340. static int mtk_spi_transfer_one(struct spi_master *master,
  341. struct spi_device *spi,
  342. struct spi_transfer *xfer)
  343. {
  344. if (master->can_dma(master, spi, xfer))
  345. return mtk_spi_dma_transfer(master, spi, xfer);
  346. else
  347. return mtk_spi_fifo_transfer(master, spi, xfer);
  348. }
  349. static bool mtk_spi_can_dma(struct spi_master *master,
  350. struct spi_device *spi,
  351. struct spi_transfer *xfer)
  352. {
  353. return xfer->len > MTK_SPI_MAX_FIFO_SIZE;
  354. }
  355. static irqreturn_t mtk_spi_interrupt(int irq, void *dev_id)
  356. {
  357. u32 cmd, reg_val, cnt;
  358. struct spi_master *master = dev_id;
  359. struct mtk_spi *mdata = spi_master_get_devdata(master);
  360. struct spi_transfer *trans = mdata->cur_transfer;
  361. reg_val = readl(mdata->base + SPI_STATUS0_REG);
  362. if (reg_val & MTK_SPI_PAUSE_INT_STATUS)
  363. mdata->state = MTK_SPI_PAUSED;
  364. else
  365. mdata->state = MTK_SPI_IDLE;
  366. if (!master->can_dma(master, master->cur_msg->spi, trans)) {
  367. if (trans->rx_buf) {
  368. if (mdata->xfer_len % 4)
  369. cnt = mdata->xfer_len / 4 + 1;
  370. else
  371. cnt = mdata->xfer_len / 4;
  372. ioread32_rep(mdata->base + SPI_RX_DATA_REG,
  373. trans->rx_buf, cnt);
  374. }
  375. spi_finalize_current_transfer(master);
  376. return IRQ_HANDLED;
  377. }
  378. if (mdata->tx_sgl)
  379. trans->tx_dma += mdata->xfer_len;
  380. if (mdata->rx_sgl)
  381. trans->rx_dma += mdata->xfer_len;
  382. if (mdata->tx_sgl && (mdata->tx_sgl_len == 0)) {
  383. mdata->tx_sgl = sg_next(mdata->tx_sgl);
  384. if (mdata->tx_sgl) {
  385. trans->tx_dma = sg_dma_address(mdata->tx_sgl);
  386. mdata->tx_sgl_len = sg_dma_len(mdata->tx_sgl);
  387. }
  388. }
  389. if (mdata->rx_sgl && (mdata->rx_sgl_len == 0)) {
  390. mdata->rx_sgl = sg_next(mdata->rx_sgl);
  391. if (mdata->rx_sgl) {
  392. trans->rx_dma = sg_dma_address(mdata->rx_sgl);
  393. mdata->rx_sgl_len = sg_dma_len(mdata->rx_sgl);
  394. }
  395. }
  396. if (!mdata->tx_sgl && !mdata->rx_sgl) {
  397. /* spi disable dma */
  398. cmd = readl(mdata->base + SPI_CMD_REG);
  399. cmd &= ~SPI_CMD_TX_DMA;
  400. cmd &= ~SPI_CMD_RX_DMA;
  401. writel(cmd, mdata->base + SPI_CMD_REG);
  402. spi_finalize_current_transfer(master);
  403. return IRQ_HANDLED;
  404. }
  405. mtk_spi_update_mdata_len(master);
  406. mtk_spi_setup_packet(master);
  407. mtk_spi_setup_dma_addr(master, trans);
  408. mtk_spi_enable_transfer(master);
  409. return IRQ_HANDLED;
  410. }
  411. static int mtk_spi_probe(struct platform_device *pdev)
  412. {
  413. struct spi_master *master;
  414. struct mtk_spi *mdata;
  415. const struct of_device_id *of_id;
  416. struct resource *res;
  417. int irq, ret;
  418. master = spi_alloc_master(&pdev->dev, sizeof(*mdata));
  419. if (!master) {
  420. dev_err(&pdev->dev, "failed to alloc spi master\n");
  421. return -ENOMEM;
  422. }
  423. master->auto_runtime_pm = true;
  424. master->dev.of_node = pdev->dev.of_node;
  425. master->mode_bits = SPI_CPOL | SPI_CPHA;
  426. master->set_cs = mtk_spi_set_cs;
  427. master->prepare_message = mtk_spi_prepare_message;
  428. master->transfer_one = mtk_spi_transfer_one;
  429. master->can_dma = mtk_spi_can_dma;
  430. of_id = of_match_node(mtk_spi_of_match, pdev->dev.of_node);
  431. if (!of_id) {
  432. dev_err(&pdev->dev, "failed to probe of_node\n");
  433. ret = -EINVAL;
  434. goto err_put_master;
  435. }
  436. mdata = spi_master_get_devdata(master);
  437. mdata->dev_comp = of_id->data;
  438. if (mdata->dev_comp->must_tx)
  439. master->flags = SPI_MASTER_MUST_TX;
  440. if (mdata->dev_comp->need_pad_sel) {
  441. ret = of_property_read_u32(pdev->dev.of_node,
  442. "mediatek,pad-select",
  443. &mdata->pad_sel);
  444. if (ret) {
  445. dev_err(&pdev->dev, "failed to read pad select: %d\n",
  446. ret);
  447. goto err_put_master;
  448. }
  449. if (mdata->pad_sel > MT8173_SPI_MAX_PAD_SEL) {
  450. dev_err(&pdev->dev, "wrong pad-select: %u\n",
  451. mdata->pad_sel);
  452. ret = -EINVAL;
  453. goto err_put_master;
  454. }
  455. }
  456. platform_set_drvdata(pdev, master);
  457. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  458. if (!res) {
  459. ret = -ENODEV;
  460. dev_err(&pdev->dev, "failed to determine base address\n");
  461. goto err_put_master;
  462. }
  463. mdata->base = devm_ioremap_resource(&pdev->dev, res);
  464. if (IS_ERR(mdata->base)) {
  465. ret = PTR_ERR(mdata->base);
  466. goto err_put_master;
  467. }
  468. irq = platform_get_irq(pdev, 0);
  469. if (irq < 0) {
  470. dev_err(&pdev->dev, "failed to get irq (%d)\n", irq);
  471. ret = irq;
  472. goto err_put_master;
  473. }
  474. if (!pdev->dev.dma_mask)
  475. pdev->dev.dma_mask = &pdev->dev.coherent_dma_mask;
  476. ret = devm_request_irq(&pdev->dev, irq, mtk_spi_interrupt,
  477. IRQF_TRIGGER_NONE, dev_name(&pdev->dev), master);
  478. if (ret) {
  479. dev_err(&pdev->dev, "failed to register irq (%d)\n", ret);
  480. goto err_put_master;
  481. }
  482. mdata->parent_clk = devm_clk_get(&pdev->dev, "parent-clk");
  483. if (IS_ERR(mdata->parent_clk)) {
  484. ret = PTR_ERR(mdata->parent_clk);
  485. dev_err(&pdev->dev, "failed to get parent-clk: %d\n", ret);
  486. goto err_put_master;
  487. }
  488. mdata->sel_clk = devm_clk_get(&pdev->dev, "sel-clk");
  489. if (IS_ERR(mdata->sel_clk)) {
  490. ret = PTR_ERR(mdata->sel_clk);
  491. dev_err(&pdev->dev, "failed to get sel-clk: %d\n", ret);
  492. goto err_put_master;
  493. }
  494. mdata->spi_clk = devm_clk_get(&pdev->dev, "spi-clk");
  495. if (IS_ERR(mdata->spi_clk)) {
  496. ret = PTR_ERR(mdata->spi_clk);
  497. dev_err(&pdev->dev, "failed to get spi-clk: %d\n", ret);
  498. goto err_put_master;
  499. }
  500. ret = clk_prepare_enable(mdata->spi_clk);
  501. if (ret < 0) {
  502. dev_err(&pdev->dev, "failed to enable spi_clk (%d)\n", ret);
  503. goto err_put_master;
  504. }
  505. ret = clk_set_parent(mdata->sel_clk, mdata->parent_clk);
  506. if (ret < 0) {
  507. dev_err(&pdev->dev, "failed to clk_set_parent (%d)\n", ret);
  508. goto err_disable_clk;
  509. }
  510. clk_disable_unprepare(mdata->spi_clk);
  511. pm_runtime_enable(&pdev->dev);
  512. ret = devm_spi_register_master(&pdev->dev, master);
  513. if (ret) {
  514. dev_err(&pdev->dev, "failed to register master (%d)\n", ret);
  515. goto err_put_master;
  516. }
  517. return 0;
  518. err_disable_clk:
  519. clk_disable_unprepare(mdata->spi_clk);
  520. err_put_master:
  521. spi_master_put(master);
  522. return ret;
  523. }
  524. static int mtk_spi_remove(struct platform_device *pdev)
  525. {
  526. struct spi_master *master = platform_get_drvdata(pdev);
  527. struct mtk_spi *mdata = spi_master_get_devdata(master);
  528. pm_runtime_disable(&pdev->dev);
  529. mtk_spi_reset(mdata);
  530. spi_master_put(master);
  531. return 0;
  532. }
  533. #ifdef CONFIG_PM_SLEEP
  534. static int mtk_spi_suspend(struct device *dev)
  535. {
  536. int ret;
  537. struct spi_master *master = dev_get_drvdata(dev);
  538. struct mtk_spi *mdata = spi_master_get_devdata(master);
  539. ret = spi_master_suspend(master);
  540. if (ret)
  541. return ret;
  542. if (!pm_runtime_suspended(dev))
  543. clk_disable_unprepare(mdata->spi_clk);
  544. return ret;
  545. }
  546. static int mtk_spi_resume(struct device *dev)
  547. {
  548. int ret;
  549. struct spi_master *master = dev_get_drvdata(dev);
  550. struct mtk_spi *mdata = spi_master_get_devdata(master);
  551. if (!pm_runtime_suspended(dev)) {
  552. ret = clk_prepare_enable(mdata->spi_clk);
  553. if (ret < 0) {
  554. dev_err(dev, "failed to enable spi_clk (%d)\n", ret);
  555. return ret;
  556. }
  557. }
  558. ret = spi_master_resume(master);
  559. if (ret < 0)
  560. clk_disable_unprepare(mdata->spi_clk);
  561. return ret;
  562. }
  563. #endif /* CONFIG_PM_SLEEP */
  564. #ifdef CONFIG_PM
  565. static int mtk_spi_runtime_suspend(struct device *dev)
  566. {
  567. struct spi_master *master = dev_get_drvdata(dev);
  568. struct mtk_spi *mdata = spi_master_get_devdata(master);
  569. clk_disable_unprepare(mdata->spi_clk);
  570. return 0;
  571. }
  572. static int mtk_spi_runtime_resume(struct device *dev)
  573. {
  574. struct spi_master *master = dev_get_drvdata(dev);
  575. struct mtk_spi *mdata = spi_master_get_devdata(master);
  576. int ret;
  577. ret = clk_prepare_enable(mdata->spi_clk);
  578. if (ret < 0) {
  579. dev_err(dev, "failed to enable spi_clk (%d)\n", ret);
  580. return ret;
  581. }
  582. return 0;
  583. }
  584. #endif /* CONFIG_PM */
  585. static const struct dev_pm_ops mtk_spi_pm = {
  586. SET_SYSTEM_SLEEP_PM_OPS(mtk_spi_suspend, mtk_spi_resume)
  587. SET_RUNTIME_PM_OPS(mtk_spi_runtime_suspend,
  588. mtk_spi_runtime_resume, NULL)
  589. };
  590. static struct platform_driver mtk_spi_driver = {
  591. .driver = {
  592. .name = "mtk-spi",
  593. .pm = &mtk_spi_pm,
  594. .of_match_table = mtk_spi_of_match,
  595. },
  596. .probe = mtk_spi_probe,
  597. .remove = mtk_spi_remove,
  598. };
  599. module_platform_driver(mtk_spi_driver);
  600. MODULE_DESCRIPTION("MTK SPI Controller driver");
  601. MODULE_AUTHOR("Leilk Liu <leilk.liu@mediatek.com>");
  602. MODULE_LICENSE("GPL v2");
  603. MODULE_ALIAS("platform: mtk-spi");