max98090.c 80 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588
  1. /*
  2. * max98090.c -- MAX98090 ALSA SoC Audio driver
  3. *
  4. * Copyright 2011-2012 Maxim Integrated Products
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License version 2 as
  8. * published by the Free Software Foundation.
  9. */
  10. #include <linux/delay.h>
  11. #include <linux/i2c.h>
  12. #include <linux/module.h>
  13. #include <linux/of.h>
  14. #include <linux/pm.h>
  15. #include <linux/pm_runtime.h>
  16. #include <linux/regmap.h>
  17. #include <linux/slab.h>
  18. #include <linux/acpi.h>
  19. #include <linux/clk.h>
  20. #include <sound/jack.h>
  21. #include <sound/pcm.h>
  22. #include <sound/pcm_params.h>
  23. #include <sound/soc.h>
  24. #include <sound/tlv.h>
  25. #include <sound/max98090.h>
  26. #include "max98090.h"
  27. /* Allows for sparsely populated register maps */
  28. static struct reg_default max98090_reg[] = {
  29. { 0x00, 0x00 }, /* 00 Software Reset */
  30. { 0x03, 0x04 }, /* 03 Interrupt Masks */
  31. { 0x04, 0x00 }, /* 04 System Clock Quick */
  32. { 0x05, 0x00 }, /* 05 Sample Rate Quick */
  33. { 0x06, 0x00 }, /* 06 DAI Interface Quick */
  34. { 0x07, 0x00 }, /* 07 DAC Path Quick */
  35. { 0x08, 0x00 }, /* 08 Mic/Direct to ADC Quick */
  36. { 0x09, 0x00 }, /* 09 Line to ADC Quick */
  37. { 0x0A, 0x00 }, /* 0A Analog Mic Loop Quick */
  38. { 0x0B, 0x00 }, /* 0B Analog Line Loop Quick */
  39. { 0x0C, 0x00 }, /* 0C Reserved */
  40. { 0x0D, 0x00 }, /* 0D Input Config */
  41. { 0x0E, 0x1B }, /* 0E Line Input Level */
  42. { 0x0F, 0x00 }, /* 0F Line Config */
  43. { 0x10, 0x14 }, /* 10 Mic1 Input Level */
  44. { 0x11, 0x14 }, /* 11 Mic2 Input Level */
  45. { 0x12, 0x00 }, /* 12 Mic Bias Voltage */
  46. { 0x13, 0x00 }, /* 13 Digital Mic Config */
  47. { 0x14, 0x00 }, /* 14 Digital Mic Mode */
  48. { 0x15, 0x00 }, /* 15 Left ADC Mixer */
  49. { 0x16, 0x00 }, /* 16 Right ADC Mixer */
  50. { 0x17, 0x03 }, /* 17 Left ADC Level */
  51. { 0x18, 0x03 }, /* 18 Right ADC Level */
  52. { 0x19, 0x00 }, /* 19 ADC Biquad Level */
  53. { 0x1A, 0x00 }, /* 1A ADC Sidetone */
  54. { 0x1B, 0x00 }, /* 1B System Clock */
  55. { 0x1C, 0x00 }, /* 1C Clock Mode */
  56. { 0x1D, 0x00 }, /* 1D Any Clock 1 */
  57. { 0x1E, 0x00 }, /* 1E Any Clock 2 */
  58. { 0x1F, 0x00 }, /* 1F Any Clock 3 */
  59. { 0x20, 0x00 }, /* 20 Any Clock 4 */
  60. { 0x21, 0x00 }, /* 21 Master Mode */
  61. { 0x22, 0x00 }, /* 22 Interface Format */
  62. { 0x23, 0x00 }, /* 23 TDM Format 1*/
  63. { 0x24, 0x00 }, /* 24 TDM Format 2*/
  64. { 0x25, 0x00 }, /* 25 I/O Configuration */
  65. { 0x26, 0x80 }, /* 26 Filter Config */
  66. { 0x27, 0x00 }, /* 27 DAI Playback Level */
  67. { 0x28, 0x00 }, /* 28 EQ Playback Level */
  68. { 0x29, 0x00 }, /* 29 Left HP Mixer */
  69. { 0x2A, 0x00 }, /* 2A Right HP Mixer */
  70. { 0x2B, 0x00 }, /* 2B HP Control */
  71. { 0x2C, 0x1A }, /* 2C Left HP Volume */
  72. { 0x2D, 0x1A }, /* 2D Right HP Volume */
  73. { 0x2E, 0x00 }, /* 2E Left Spk Mixer */
  74. { 0x2F, 0x00 }, /* 2F Right Spk Mixer */
  75. { 0x30, 0x00 }, /* 30 Spk Control */
  76. { 0x31, 0x2C }, /* 31 Left Spk Volume */
  77. { 0x32, 0x2C }, /* 32 Right Spk Volume */
  78. { 0x33, 0x00 }, /* 33 ALC Timing */
  79. { 0x34, 0x00 }, /* 34 ALC Compressor */
  80. { 0x35, 0x00 }, /* 35 ALC Expander */
  81. { 0x36, 0x00 }, /* 36 ALC Gain */
  82. { 0x37, 0x00 }, /* 37 Rcv/Line OutL Mixer */
  83. { 0x38, 0x00 }, /* 38 Rcv/Line OutL Control */
  84. { 0x39, 0x15 }, /* 39 Rcv/Line OutL Volume */
  85. { 0x3A, 0x00 }, /* 3A Line OutR Mixer */
  86. { 0x3B, 0x00 }, /* 3B Line OutR Control */
  87. { 0x3C, 0x15 }, /* 3C Line OutR Volume */
  88. { 0x3D, 0x00 }, /* 3D Jack Detect */
  89. { 0x3E, 0x00 }, /* 3E Input Enable */
  90. { 0x3F, 0x00 }, /* 3F Output Enable */
  91. { 0x40, 0x00 }, /* 40 Level Control */
  92. { 0x41, 0x00 }, /* 41 DSP Filter Enable */
  93. { 0x42, 0x00 }, /* 42 Bias Control */
  94. { 0x43, 0x00 }, /* 43 DAC Control */
  95. { 0x44, 0x06 }, /* 44 ADC Control */
  96. { 0x45, 0x00 }, /* 45 Device Shutdown */
  97. { 0x46, 0x00 }, /* 46 Equalizer Band 1 Coefficient B0 */
  98. { 0x47, 0x00 }, /* 47 Equalizer Band 1 Coefficient B0 */
  99. { 0x48, 0x00 }, /* 48 Equalizer Band 1 Coefficient B0 */
  100. { 0x49, 0x00 }, /* 49 Equalizer Band 1 Coefficient B1 */
  101. { 0x4A, 0x00 }, /* 4A Equalizer Band 1 Coefficient B1 */
  102. { 0x4B, 0x00 }, /* 4B Equalizer Band 1 Coefficient B1 */
  103. { 0x4C, 0x00 }, /* 4C Equalizer Band 1 Coefficient B2 */
  104. { 0x4D, 0x00 }, /* 4D Equalizer Band 1 Coefficient B2 */
  105. { 0x4E, 0x00 }, /* 4E Equalizer Band 1 Coefficient B2 */
  106. { 0x4F, 0x00 }, /* 4F Equalizer Band 1 Coefficient A1 */
  107. { 0x50, 0x00 }, /* 50 Equalizer Band 1 Coefficient A1 */
  108. { 0x51, 0x00 }, /* 51 Equalizer Band 1 Coefficient A1 */
  109. { 0x52, 0x00 }, /* 52 Equalizer Band 1 Coefficient A2 */
  110. { 0x53, 0x00 }, /* 53 Equalizer Band 1 Coefficient A2 */
  111. { 0x54, 0x00 }, /* 54 Equalizer Band 1 Coefficient A2 */
  112. { 0x55, 0x00 }, /* 55 Equalizer Band 2 Coefficient B0 */
  113. { 0x56, 0x00 }, /* 56 Equalizer Band 2 Coefficient B0 */
  114. { 0x57, 0x00 }, /* 57 Equalizer Band 2 Coefficient B0 */
  115. { 0x58, 0x00 }, /* 58 Equalizer Band 2 Coefficient B1 */
  116. { 0x59, 0x00 }, /* 59 Equalizer Band 2 Coefficient B1 */
  117. { 0x5A, 0x00 }, /* 5A Equalizer Band 2 Coefficient B1 */
  118. { 0x5B, 0x00 }, /* 5B Equalizer Band 2 Coefficient B2 */
  119. { 0x5C, 0x00 }, /* 5C Equalizer Band 2 Coefficient B2 */
  120. { 0x5D, 0x00 }, /* 5D Equalizer Band 2 Coefficient B2 */
  121. { 0x5E, 0x00 }, /* 5E Equalizer Band 2 Coefficient A1 */
  122. { 0x5F, 0x00 }, /* 5F Equalizer Band 2 Coefficient A1 */
  123. { 0x60, 0x00 }, /* 60 Equalizer Band 2 Coefficient A1 */
  124. { 0x61, 0x00 }, /* 61 Equalizer Band 2 Coefficient A2 */
  125. { 0x62, 0x00 }, /* 62 Equalizer Band 2 Coefficient A2 */
  126. { 0x63, 0x00 }, /* 63 Equalizer Band 2 Coefficient A2 */
  127. { 0x64, 0x00 }, /* 64 Equalizer Band 3 Coefficient B0 */
  128. { 0x65, 0x00 }, /* 65 Equalizer Band 3 Coefficient B0 */
  129. { 0x66, 0x00 }, /* 66 Equalizer Band 3 Coefficient B0 */
  130. { 0x67, 0x00 }, /* 67 Equalizer Band 3 Coefficient B1 */
  131. { 0x68, 0x00 }, /* 68 Equalizer Band 3 Coefficient B1 */
  132. { 0x69, 0x00 }, /* 69 Equalizer Band 3 Coefficient B1 */
  133. { 0x6A, 0x00 }, /* 6A Equalizer Band 3 Coefficient B2 */
  134. { 0x6B, 0x00 }, /* 6B Equalizer Band 3 Coefficient B2 */
  135. { 0x6C, 0x00 }, /* 6C Equalizer Band 3 Coefficient B2 */
  136. { 0x6D, 0x00 }, /* 6D Equalizer Band 3 Coefficient A1 */
  137. { 0x6E, 0x00 }, /* 6E Equalizer Band 3 Coefficient A1 */
  138. { 0x6F, 0x00 }, /* 6F Equalizer Band 3 Coefficient A1 */
  139. { 0x70, 0x00 }, /* 70 Equalizer Band 3 Coefficient A2 */
  140. { 0x71, 0x00 }, /* 71 Equalizer Band 3 Coefficient A2 */
  141. { 0x72, 0x00 }, /* 72 Equalizer Band 3 Coefficient A2 */
  142. { 0x73, 0x00 }, /* 73 Equalizer Band 4 Coefficient B0 */
  143. { 0x74, 0x00 }, /* 74 Equalizer Band 4 Coefficient B0 */
  144. { 0x75, 0x00 }, /* 75 Equalizer Band 4 Coefficient B0 */
  145. { 0x76, 0x00 }, /* 76 Equalizer Band 4 Coefficient B1 */
  146. { 0x77, 0x00 }, /* 77 Equalizer Band 4 Coefficient B1 */
  147. { 0x78, 0x00 }, /* 78 Equalizer Band 4 Coefficient B1 */
  148. { 0x79, 0x00 }, /* 79 Equalizer Band 4 Coefficient B2 */
  149. { 0x7A, 0x00 }, /* 7A Equalizer Band 4 Coefficient B2 */
  150. { 0x7B, 0x00 }, /* 7B Equalizer Band 4 Coefficient B2 */
  151. { 0x7C, 0x00 }, /* 7C Equalizer Band 4 Coefficient A1 */
  152. { 0x7D, 0x00 }, /* 7D Equalizer Band 4 Coefficient A1 */
  153. { 0x7E, 0x00 }, /* 7E Equalizer Band 4 Coefficient A1 */
  154. { 0x7F, 0x00 }, /* 7F Equalizer Band 4 Coefficient A2 */
  155. { 0x80, 0x00 }, /* 80 Equalizer Band 4 Coefficient A2 */
  156. { 0x81, 0x00 }, /* 81 Equalizer Band 4 Coefficient A2 */
  157. { 0x82, 0x00 }, /* 82 Equalizer Band 5 Coefficient B0 */
  158. { 0x83, 0x00 }, /* 83 Equalizer Band 5 Coefficient B0 */
  159. { 0x84, 0x00 }, /* 84 Equalizer Band 5 Coefficient B0 */
  160. { 0x85, 0x00 }, /* 85 Equalizer Band 5 Coefficient B1 */
  161. { 0x86, 0x00 }, /* 86 Equalizer Band 5 Coefficient B1 */
  162. { 0x87, 0x00 }, /* 87 Equalizer Band 5 Coefficient B1 */
  163. { 0x88, 0x00 }, /* 88 Equalizer Band 5 Coefficient B2 */
  164. { 0x89, 0x00 }, /* 89 Equalizer Band 5 Coefficient B2 */
  165. { 0x8A, 0x00 }, /* 8A Equalizer Band 5 Coefficient B2 */
  166. { 0x8B, 0x00 }, /* 8B Equalizer Band 5 Coefficient A1 */
  167. { 0x8C, 0x00 }, /* 8C Equalizer Band 5 Coefficient A1 */
  168. { 0x8D, 0x00 }, /* 8D Equalizer Band 5 Coefficient A1 */
  169. { 0x8E, 0x00 }, /* 8E Equalizer Band 5 Coefficient A2 */
  170. { 0x8F, 0x00 }, /* 8F Equalizer Band 5 Coefficient A2 */
  171. { 0x90, 0x00 }, /* 90 Equalizer Band 5 Coefficient A2 */
  172. { 0x91, 0x00 }, /* 91 Equalizer Band 6 Coefficient B0 */
  173. { 0x92, 0x00 }, /* 92 Equalizer Band 6 Coefficient B0 */
  174. { 0x93, 0x00 }, /* 93 Equalizer Band 6 Coefficient B0 */
  175. { 0x94, 0x00 }, /* 94 Equalizer Band 6 Coefficient B1 */
  176. { 0x95, 0x00 }, /* 95 Equalizer Band 6 Coefficient B1 */
  177. { 0x96, 0x00 }, /* 96 Equalizer Band 6 Coefficient B1 */
  178. { 0x97, 0x00 }, /* 97 Equalizer Band 6 Coefficient B2 */
  179. { 0x98, 0x00 }, /* 98 Equalizer Band 6 Coefficient B2 */
  180. { 0x99, 0x00 }, /* 99 Equalizer Band 6 Coefficient B2 */
  181. { 0x9A, 0x00 }, /* 9A Equalizer Band 6 Coefficient A1 */
  182. { 0x9B, 0x00 }, /* 9B Equalizer Band 6 Coefficient A1 */
  183. { 0x9C, 0x00 }, /* 9C Equalizer Band 6 Coefficient A1 */
  184. { 0x9D, 0x00 }, /* 9D Equalizer Band 6 Coefficient A2 */
  185. { 0x9E, 0x00 }, /* 9E Equalizer Band 6 Coefficient A2 */
  186. { 0x9F, 0x00 }, /* 9F Equalizer Band 6 Coefficient A2 */
  187. { 0xA0, 0x00 }, /* A0 Equalizer Band 7 Coefficient B0 */
  188. { 0xA1, 0x00 }, /* A1 Equalizer Band 7 Coefficient B0 */
  189. { 0xA2, 0x00 }, /* A2 Equalizer Band 7 Coefficient B0 */
  190. { 0xA3, 0x00 }, /* A3 Equalizer Band 7 Coefficient B1 */
  191. { 0xA4, 0x00 }, /* A4 Equalizer Band 7 Coefficient B1 */
  192. { 0xA5, 0x00 }, /* A5 Equalizer Band 7 Coefficient B1 */
  193. { 0xA6, 0x00 }, /* A6 Equalizer Band 7 Coefficient B2 */
  194. { 0xA7, 0x00 }, /* A7 Equalizer Band 7 Coefficient B2 */
  195. { 0xA8, 0x00 }, /* A8 Equalizer Band 7 Coefficient B2 */
  196. { 0xA9, 0x00 }, /* A9 Equalizer Band 7 Coefficient A1 */
  197. { 0xAA, 0x00 }, /* AA Equalizer Band 7 Coefficient A1 */
  198. { 0xAB, 0x00 }, /* AB Equalizer Band 7 Coefficient A1 */
  199. { 0xAC, 0x00 }, /* AC Equalizer Band 7 Coefficient A2 */
  200. { 0xAD, 0x00 }, /* AD Equalizer Band 7 Coefficient A2 */
  201. { 0xAE, 0x00 }, /* AE Equalizer Band 7 Coefficient A2 */
  202. { 0xAF, 0x00 }, /* AF ADC Biquad Coefficient B0 */
  203. { 0xB0, 0x00 }, /* B0 ADC Biquad Coefficient B0 */
  204. { 0xB1, 0x00 }, /* B1 ADC Biquad Coefficient B0 */
  205. { 0xB2, 0x00 }, /* B2 ADC Biquad Coefficient B1 */
  206. { 0xB3, 0x00 }, /* B3 ADC Biquad Coefficient B1 */
  207. { 0xB4, 0x00 }, /* B4 ADC Biquad Coefficient B1 */
  208. { 0xB5, 0x00 }, /* B5 ADC Biquad Coefficient B2 */
  209. { 0xB6, 0x00 }, /* B6 ADC Biquad Coefficient B2 */
  210. { 0xB7, 0x00 }, /* B7 ADC Biquad Coefficient B2 */
  211. { 0xB8, 0x00 }, /* B8 ADC Biquad Coefficient A1 */
  212. { 0xB9, 0x00 }, /* B9 ADC Biquad Coefficient A1 */
  213. { 0xBA, 0x00 }, /* BA ADC Biquad Coefficient A1 */
  214. { 0xBB, 0x00 }, /* BB ADC Biquad Coefficient A2 */
  215. { 0xBC, 0x00 }, /* BC ADC Biquad Coefficient A2 */
  216. { 0xBD, 0x00 }, /* BD ADC Biquad Coefficient A2 */
  217. { 0xBE, 0x00 }, /* BE Digital Mic 3 Volume */
  218. { 0xBF, 0x00 }, /* BF Digital Mic 4 Volume */
  219. { 0xC0, 0x00 }, /* C0 Digital Mic 34 Biquad Pre Atten */
  220. { 0xC1, 0x00 }, /* C1 Record TDM Slot */
  221. { 0xC2, 0x00 }, /* C2 Sample Rate */
  222. { 0xC3, 0x00 }, /* C3 Digital Mic 34 Biquad Coefficient C3 */
  223. { 0xC4, 0x00 }, /* C4 Digital Mic 34 Biquad Coefficient C4 */
  224. { 0xC5, 0x00 }, /* C5 Digital Mic 34 Biquad Coefficient C5 */
  225. { 0xC6, 0x00 }, /* C6 Digital Mic 34 Biquad Coefficient C6 */
  226. { 0xC7, 0x00 }, /* C7 Digital Mic 34 Biquad Coefficient C7 */
  227. { 0xC8, 0x00 }, /* C8 Digital Mic 34 Biquad Coefficient C8 */
  228. { 0xC9, 0x00 }, /* C9 Digital Mic 34 Biquad Coefficient C9 */
  229. { 0xCA, 0x00 }, /* CA Digital Mic 34 Biquad Coefficient CA */
  230. { 0xCB, 0x00 }, /* CB Digital Mic 34 Biquad Coefficient CB */
  231. { 0xCC, 0x00 }, /* CC Digital Mic 34 Biquad Coefficient CC */
  232. { 0xCD, 0x00 }, /* CD Digital Mic 34 Biquad Coefficient CD */
  233. { 0xCE, 0x00 }, /* CE Digital Mic 34 Biquad Coefficient CE */
  234. { 0xCF, 0x00 }, /* CF Digital Mic 34 Biquad Coefficient CF */
  235. { 0xD0, 0x00 }, /* D0 Digital Mic 34 Biquad Coefficient D0 */
  236. { 0xD1, 0x00 }, /* D1 Digital Mic 34 Biquad Coefficient D1 */
  237. };
  238. static bool max98090_volatile_register(struct device *dev, unsigned int reg)
  239. {
  240. switch (reg) {
  241. case M98090_REG_SOFTWARE_RESET:
  242. case M98090_REG_DEVICE_STATUS:
  243. case M98090_REG_JACK_STATUS:
  244. case M98090_REG_REVISION_ID:
  245. return true;
  246. default:
  247. return false;
  248. }
  249. }
  250. static bool max98090_readable_register(struct device *dev, unsigned int reg)
  251. {
  252. switch (reg) {
  253. case M98090_REG_DEVICE_STATUS:
  254. case M98090_REG_JACK_STATUS:
  255. case M98090_REG_INTERRUPT_S:
  256. case M98090_REG_RESERVED:
  257. case M98090_REG_LINE_INPUT_CONFIG:
  258. case M98090_REG_LINE_INPUT_LEVEL:
  259. case M98090_REG_INPUT_MODE:
  260. case M98090_REG_MIC1_INPUT_LEVEL:
  261. case M98090_REG_MIC2_INPUT_LEVEL:
  262. case M98090_REG_MIC_BIAS_VOLTAGE:
  263. case M98090_REG_DIGITAL_MIC_ENABLE:
  264. case M98090_REG_DIGITAL_MIC_CONFIG:
  265. case M98090_REG_LEFT_ADC_MIXER:
  266. case M98090_REG_RIGHT_ADC_MIXER:
  267. case M98090_REG_LEFT_ADC_LEVEL:
  268. case M98090_REG_RIGHT_ADC_LEVEL:
  269. case M98090_REG_ADC_BIQUAD_LEVEL:
  270. case M98090_REG_ADC_SIDETONE:
  271. case M98090_REG_SYSTEM_CLOCK:
  272. case M98090_REG_CLOCK_MODE:
  273. case M98090_REG_CLOCK_RATIO_NI_MSB:
  274. case M98090_REG_CLOCK_RATIO_NI_LSB:
  275. case M98090_REG_CLOCK_RATIO_MI_MSB:
  276. case M98090_REG_CLOCK_RATIO_MI_LSB:
  277. case M98090_REG_MASTER_MODE:
  278. case M98090_REG_INTERFACE_FORMAT:
  279. case M98090_REG_TDM_CONTROL:
  280. case M98090_REG_TDM_FORMAT:
  281. case M98090_REG_IO_CONFIGURATION:
  282. case M98090_REG_FILTER_CONFIG:
  283. case M98090_REG_DAI_PLAYBACK_LEVEL:
  284. case M98090_REG_DAI_PLAYBACK_LEVEL_EQ:
  285. case M98090_REG_LEFT_HP_MIXER:
  286. case M98090_REG_RIGHT_HP_MIXER:
  287. case M98090_REG_HP_CONTROL:
  288. case M98090_REG_LEFT_HP_VOLUME:
  289. case M98090_REG_RIGHT_HP_VOLUME:
  290. case M98090_REG_LEFT_SPK_MIXER:
  291. case M98090_REG_RIGHT_SPK_MIXER:
  292. case M98090_REG_SPK_CONTROL:
  293. case M98090_REG_LEFT_SPK_VOLUME:
  294. case M98090_REG_RIGHT_SPK_VOLUME:
  295. case M98090_REG_DRC_TIMING:
  296. case M98090_REG_DRC_COMPRESSOR:
  297. case M98090_REG_DRC_EXPANDER:
  298. case M98090_REG_DRC_GAIN:
  299. case M98090_REG_RCV_LOUTL_MIXER:
  300. case M98090_REG_RCV_LOUTL_CONTROL:
  301. case M98090_REG_RCV_LOUTL_VOLUME:
  302. case M98090_REG_LOUTR_MIXER:
  303. case M98090_REG_LOUTR_CONTROL:
  304. case M98090_REG_LOUTR_VOLUME:
  305. case M98090_REG_JACK_DETECT:
  306. case M98090_REG_INPUT_ENABLE:
  307. case M98090_REG_OUTPUT_ENABLE:
  308. case M98090_REG_LEVEL_CONTROL:
  309. case M98090_REG_DSP_FILTER_ENABLE:
  310. case M98090_REG_BIAS_CONTROL:
  311. case M98090_REG_DAC_CONTROL:
  312. case M98090_REG_ADC_CONTROL:
  313. case M98090_REG_DEVICE_SHUTDOWN:
  314. case M98090_REG_EQUALIZER_BASE ... M98090_REG_EQUALIZER_BASE + 0x68:
  315. case M98090_REG_RECORD_BIQUAD_BASE ... M98090_REG_RECORD_BIQUAD_BASE + 0x0E:
  316. case M98090_REG_DMIC3_VOLUME:
  317. case M98090_REG_DMIC4_VOLUME:
  318. case M98090_REG_DMIC34_BQ_PREATTEN:
  319. case M98090_REG_RECORD_TDM_SLOT:
  320. case M98090_REG_SAMPLE_RATE:
  321. case M98090_REG_DMIC34_BIQUAD_BASE ... M98090_REG_DMIC34_BIQUAD_BASE + 0x0E:
  322. case M98090_REG_REVISION_ID:
  323. return true;
  324. default:
  325. return false;
  326. }
  327. }
  328. static int max98090_reset(struct max98090_priv *max98090)
  329. {
  330. int ret;
  331. /* Reset the codec by writing to this write-only reset register */
  332. ret = regmap_write(max98090->regmap, M98090_REG_SOFTWARE_RESET,
  333. M98090_SWRESET_MASK);
  334. if (ret < 0) {
  335. dev_err(max98090->codec->dev,
  336. "Failed to reset codec: %d\n", ret);
  337. return ret;
  338. }
  339. msleep(20);
  340. return ret;
  341. }
  342. static const unsigned int max98090_micboost_tlv[] = {
  343. TLV_DB_RANGE_HEAD(2),
  344. 0, 1, TLV_DB_SCALE_ITEM(0, 2000, 0),
  345. 2, 2, TLV_DB_SCALE_ITEM(3000, 0, 0),
  346. };
  347. static const DECLARE_TLV_DB_SCALE(max98090_mic_tlv, 0, 100, 0);
  348. static const DECLARE_TLV_DB_SCALE(max98090_line_single_ended_tlv,
  349. -600, 600, 0);
  350. static const unsigned int max98090_line_tlv[] = {
  351. TLV_DB_RANGE_HEAD(2),
  352. 0, 3, TLV_DB_SCALE_ITEM(-600, 300, 0),
  353. 4, 5, TLV_DB_SCALE_ITEM(1400, 600, 0),
  354. };
  355. static const DECLARE_TLV_DB_SCALE(max98090_avg_tlv, 0, 600, 0);
  356. static const DECLARE_TLV_DB_SCALE(max98090_av_tlv, -1200, 100, 0);
  357. static const DECLARE_TLV_DB_SCALE(max98090_dvg_tlv, 0, 600, 0);
  358. static const DECLARE_TLV_DB_SCALE(max98090_dv_tlv, -1500, 100, 0);
  359. static const DECLARE_TLV_DB_SCALE(max98090_sidetone_tlv, -6050, 200, 0);
  360. static const DECLARE_TLV_DB_SCALE(max98090_alc_tlv, -1500, 100, 0);
  361. static const DECLARE_TLV_DB_SCALE(max98090_alcmakeup_tlv, 0, 100, 0);
  362. static const DECLARE_TLV_DB_SCALE(max98090_alccomp_tlv, -3100, 100, 0);
  363. static const DECLARE_TLV_DB_SCALE(max98090_drcexp_tlv, -6600, 100, 0);
  364. static const DECLARE_TLV_DB_SCALE(max98090_sdg_tlv, 50, 200, 0);
  365. static const unsigned int max98090_mixout_tlv[] = {
  366. TLV_DB_RANGE_HEAD(2),
  367. 0, 1, TLV_DB_SCALE_ITEM(-1200, 250, 0),
  368. 2, 3, TLV_DB_SCALE_ITEM(-600, 600, 0),
  369. };
  370. static const unsigned int max98090_hp_tlv[] = {
  371. TLV_DB_RANGE_HEAD(5),
  372. 0, 6, TLV_DB_SCALE_ITEM(-6700, 400, 0),
  373. 7, 14, TLV_DB_SCALE_ITEM(-4000, 300, 0),
  374. 15, 21, TLV_DB_SCALE_ITEM(-1700, 200, 0),
  375. 22, 27, TLV_DB_SCALE_ITEM(-400, 100, 0),
  376. 28, 31, TLV_DB_SCALE_ITEM(150, 50, 0),
  377. };
  378. static const unsigned int max98090_spk_tlv[] = {
  379. TLV_DB_RANGE_HEAD(5),
  380. 0, 4, TLV_DB_SCALE_ITEM(-4800, 400, 0),
  381. 5, 10, TLV_DB_SCALE_ITEM(-2900, 300, 0),
  382. 11, 14, TLV_DB_SCALE_ITEM(-1200, 200, 0),
  383. 15, 29, TLV_DB_SCALE_ITEM(-500, 100, 0),
  384. 30, 39, TLV_DB_SCALE_ITEM(950, 50, 0),
  385. };
  386. static const unsigned int max98090_rcv_lout_tlv[] = {
  387. TLV_DB_RANGE_HEAD(5),
  388. 0, 6, TLV_DB_SCALE_ITEM(-6200, 400, 0),
  389. 7, 14, TLV_DB_SCALE_ITEM(-3500, 300, 0),
  390. 15, 21, TLV_DB_SCALE_ITEM(-1200, 200, 0),
  391. 22, 27, TLV_DB_SCALE_ITEM(100, 100, 0),
  392. 28, 31, TLV_DB_SCALE_ITEM(650, 50, 0),
  393. };
  394. static int max98090_get_enab_tlv(struct snd_kcontrol *kcontrol,
  395. struct snd_ctl_elem_value *ucontrol)
  396. {
  397. struct snd_soc_codec *codec = snd_soc_kcontrol_codec(kcontrol);
  398. struct max98090_priv *max98090 = snd_soc_codec_get_drvdata(codec);
  399. struct soc_mixer_control *mc =
  400. (struct soc_mixer_control *)kcontrol->private_value;
  401. unsigned int mask = (1 << fls(mc->max)) - 1;
  402. unsigned int val = snd_soc_read(codec, mc->reg);
  403. unsigned int *select;
  404. switch (mc->reg) {
  405. case M98090_REG_MIC1_INPUT_LEVEL:
  406. select = &(max98090->pa1en);
  407. break;
  408. case M98090_REG_MIC2_INPUT_LEVEL:
  409. select = &(max98090->pa2en);
  410. break;
  411. case M98090_REG_ADC_SIDETONE:
  412. select = &(max98090->sidetone);
  413. break;
  414. default:
  415. return -EINVAL;
  416. }
  417. val = (val >> mc->shift) & mask;
  418. if (val >= 1) {
  419. /* If on, return the volume */
  420. val = val - 1;
  421. *select = val;
  422. } else {
  423. /* If off, return last stored value */
  424. val = *select;
  425. }
  426. ucontrol->value.integer.value[0] = val;
  427. return 0;
  428. }
  429. static int max98090_put_enab_tlv(struct snd_kcontrol *kcontrol,
  430. struct snd_ctl_elem_value *ucontrol)
  431. {
  432. struct snd_soc_codec *codec = snd_soc_kcontrol_codec(kcontrol);
  433. struct max98090_priv *max98090 = snd_soc_codec_get_drvdata(codec);
  434. struct soc_mixer_control *mc =
  435. (struct soc_mixer_control *)kcontrol->private_value;
  436. unsigned int mask = (1 << fls(mc->max)) - 1;
  437. unsigned int sel = ucontrol->value.integer.value[0];
  438. unsigned int val = snd_soc_read(codec, mc->reg);
  439. unsigned int *select;
  440. switch (mc->reg) {
  441. case M98090_REG_MIC1_INPUT_LEVEL:
  442. select = &(max98090->pa1en);
  443. break;
  444. case M98090_REG_MIC2_INPUT_LEVEL:
  445. select = &(max98090->pa2en);
  446. break;
  447. case M98090_REG_ADC_SIDETONE:
  448. select = &(max98090->sidetone);
  449. break;
  450. default:
  451. return -EINVAL;
  452. }
  453. val = (val >> mc->shift) & mask;
  454. *select = sel;
  455. /* Setting a volume is only valid if it is already On */
  456. if (val >= 1) {
  457. sel = sel + 1;
  458. } else {
  459. /* Write what was already there */
  460. sel = val;
  461. }
  462. snd_soc_update_bits(codec, mc->reg,
  463. mask << mc->shift,
  464. sel << mc->shift);
  465. return 0;
  466. }
  467. static const char *max98090_perf_pwr_text[] =
  468. { "High Performance", "Low Power" };
  469. static const char *max98090_pwr_perf_text[] =
  470. { "Low Power", "High Performance" };
  471. static SOC_ENUM_SINGLE_DECL(max98090_vcmbandgap_enum,
  472. M98090_REG_BIAS_CONTROL,
  473. M98090_VCM_MODE_SHIFT,
  474. max98090_pwr_perf_text);
  475. static const char *max98090_osr128_text[] = { "64*fs", "128*fs" };
  476. static SOC_ENUM_SINGLE_DECL(max98090_osr128_enum,
  477. M98090_REG_ADC_CONTROL,
  478. M98090_OSR128_SHIFT,
  479. max98090_osr128_text);
  480. static const char *max98090_mode_text[] = { "Voice", "Music" };
  481. static SOC_ENUM_SINGLE_DECL(max98090_mode_enum,
  482. M98090_REG_FILTER_CONFIG,
  483. M98090_MODE_SHIFT,
  484. max98090_mode_text);
  485. static SOC_ENUM_SINGLE_DECL(max98090_filter_dmic34mode_enum,
  486. M98090_REG_FILTER_CONFIG,
  487. M98090_FLT_DMIC34MODE_SHIFT,
  488. max98090_mode_text);
  489. static const char *max98090_drcatk_text[] =
  490. { "0.5ms", "1ms", "5ms", "10ms", "25ms", "50ms", "100ms", "200ms" };
  491. static SOC_ENUM_SINGLE_DECL(max98090_drcatk_enum,
  492. M98090_REG_DRC_TIMING,
  493. M98090_DRCATK_SHIFT,
  494. max98090_drcatk_text);
  495. static const char *max98090_drcrls_text[] =
  496. { "8s", "4s", "2s", "1s", "0.5s", "0.25s", "0.125s", "0.0625s" };
  497. static SOC_ENUM_SINGLE_DECL(max98090_drcrls_enum,
  498. M98090_REG_DRC_TIMING,
  499. M98090_DRCRLS_SHIFT,
  500. max98090_drcrls_text);
  501. static const char *max98090_alccmp_text[] =
  502. { "1:1", "1:1.5", "1:2", "1:4", "1:INF" };
  503. static SOC_ENUM_SINGLE_DECL(max98090_alccmp_enum,
  504. M98090_REG_DRC_COMPRESSOR,
  505. M98090_DRCCMP_SHIFT,
  506. max98090_alccmp_text);
  507. static const char *max98090_drcexp_text[] = { "1:1", "2:1", "3:1" };
  508. static SOC_ENUM_SINGLE_DECL(max98090_drcexp_enum,
  509. M98090_REG_DRC_EXPANDER,
  510. M98090_DRCEXP_SHIFT,
  511. max98090_drcexp_text);
  512. static SOC_ENUM_SINGLE_DECL(max98090_dac_perfmode_enum,
  513. M98090_REG_DAC_CONTROL,
  514. M98090_PERFMODE_SHIFT,
  515. max98090_perf_pwr_text);
  516. static SOC_ENUM_SINGLE_DECL(max98090_dachp_enum,
  517. M98090_REG_DAC_CONTROL,
  518. M98090_DACHP_SHIFT,
  519. max98090_pwr_perf_text);
  520. static SOC_ENUM_SINGLE_DECL(max98090_adchp_enum,
  521. M98090_REG_ADC_CONTROL,
  522. M98090_ADCHP_SHIFT,
  523. max98090_pwr_perf_text);
  524. static const struct snd_kcontrol_new max98090_snd_controls[] = {
  525. SOC_ENUM("MIC Bias VCM Bandgap", max98090_vcmbandgap_enum),
  526. SOC_SINGLE("DMIC MIC Comp Filter Config", M98090_REG_DIGITAL_MIC_CONFIG,
  527. M98090_DMIC_COMP_SHIFT, M98090_DMIC_COMP_NUM - 1, 0),
  528. SOC_SINGLE_EXT_TLV("MIC1 Boost Volume",
  529. M98090_REG_MIC1_INPUT_LEVEL, M98090_MIC_PA1EN_SHIFT,
  530. M98090_MIC_PA1EN_NUM - 1, 0, max98090_get_enab_tlv,
  531. max98090_put_enab_tlv, max98090_micboost_tlv),
  532. SOC_SINGLE_EXT_TLV("MIC2 Boost Volume",
  533. M98090_REG_MIC2_INPUT_LEVEL, M98090_MIC_PA2EN_SHIFT,
  534. M98090_MIC_PA2EN_NUM - 1, 0, max98090_get_enab_tlv,
  535. max98090_put_enab_tlv, max98090_micboost_tlv),
  536. SOC_SINGLE_TLV("MIC1 Volume", M98090_REG_MIC1_INPUT_LEVEL,
  537. M98090_MIC_PGAM1_SHIFT, M98090_MIC_PGAM1_NUM - 1, 1,
  538. max98090_mic_tlv),
  539. SOC_SINGLE_TLV("MIC2 Volume", M98090_REG_MIC2_INPUT_LEVEL,
  540. M98090_MIC_PGAM2_SHIFT, M98090_MIC_PGAM2_NUM - 1, 1,
  541. max98090_mic_tlv),
  542. SOC_SINGLE_RANGE_TLV("LINEA Single Ended Volume",
  543. M98090_REG_LINE_INPUT_LEVEL, M98090_MIXG135_SHIFT, 0,
  544. M98090_MIXG135_NUM - 1, 1, max98090_line_single_ended_tlv),
  545. SOC_SINGLE_RANGE_TLV("LINEB Single Ended Volume",
  546. M98090_REG_LINE_INPUT_LEVEL, M98090_MIXG246_SHIFT, 0,
  547. M98090_MIXG246_NUM - 1, 1, max98090_line_single_ended_tlv),
  548. SOC_SINGLE_RANGE_TLV("LINEA Volume", M98090_REG_LINE_INPUT_LEVEL,
  549. M98090_LINAPGA_SHIFT, 0, M98090_LINAPGA_NUM - 1, 1,
  550. max98090_line_tlv),
  551. SOC_SINGLE_RANGE_TLV("LINEB Volume", M98090_REG_LINE_INPUT_LEVEL,
  552. M98090_LINBPGA_SHIFT, 0, M98090_LINBPGA_NUM - 1, 1,
  553. max98090_line_tlv),
  554. SOC_SINGLE("LINEA Ext Resistor Gain Mode", M98090_REG_INPUT_MODE,
  555. M98090_EXTBUFA_SHIFT, M98090_EXTBUFA_NUM - 1, 0),
  556. SOC_SINGLE("LINEB Ext Resistor Gain Mode", M98090_REG_INPUT_MODE,
  557. M98090_EXTBUFB_SHIFT, M98090_EXTBUFB_NUM - 1, 0),
  558. SOC_SINGLE_TLV("ADCL Boost Volume", M98090_REG_LEFT_ADC_LEVEL,
  559. M98090_AVLG_SHIFT, M98090_AVLG_NUM - 1, 0,
  560. max98090_avg_tlv),
  561. SOC_SINGLE_TLV("ADCR Boost Volume", M98090_REG_RIGHT_ADC_LEVEL,
  562. M98090_AVRG_SHIFT, M98090_AVLG_NUM - 1, 0,
  563. max98090_avg_tlv),
  564. SOC_SINGLE_TLV("ADCL Volume", M98090_REG_LEFT_ADC_LEVEL,
  565. M98090_AVL_SHIFT, M98090_AVL_NUM - 1, 1,
  566. max98090_av_tlv),
  567. SOC_SINGLE_TLV("ADCR Volume", M98090_REG_RIGHT_ADC_LEVEL,
  568. M98090_AVR_SHIFT, M98090_AVR_NUM - 1, 1,
  569. max98090_av_tlv),
  570. SOC_ENUM("ADC Oversampling Rate", max98090_osr128_enum),
  571. SOC_SINGLE("ADC Quantizer Dither", M98090_REG_ADC_CONTROL,
  572. M98090_ADCDITHER_SHIFT, M98090_ADCDITHER_NUM - 1, 0),
  573. SOC_ENUM("ADC High Performance Mode", max98090_adchp_enum),
  574. SOC_SINGLE("DAC Mono Mode", M98090_REG_IO_CONFIGURATION,
  575. M98090_DMONO_SHIFT, M98090_DMONO_NUM - 1, 0),
  576. SOC_SINGLE("SDIN Mode", M98090_REG_IO_CONFIGURATION,
  577. M98090_SDIEN_SHIFT, M98090_SDIEN_NUM - 1, 0),
  578. SOC_SINGLE("SDOUT Mode", M98090_REG_IO_CONFIGURATION,
  579. M98090_SDOEN_SHIFT, M98090_SDOEN_NUM - 1, 0),
  580. SOC_SINGLE("SDOUT Hi-Z Mode", M98090_REG_IO_CONFIGURATION,
  581. M98090_HIZOFF_SHIFT, M98090_HIZOFF_NUM - 1, 1),
  582. SOC_ENUM("Filter Mode", max98090_mode_enum),
  583. SOC_SINGLE("Record Path DC Blocking", M98090_REG_FILTER_CONFIG,
  584. M98090_AHPF_SHIFT, M98090_AHPF_NUM - 1, 0),
  585. SOC_SINGLE("Playback Path DC Blocking", M98090_REG_FILTER_CONFIG,
  586. M98090_DHPF_SHIFT, M98090_DHPF_NUM - 1, 0),
  587. SOC_SINGLE_TLV("Digital BQ Volume", M98090_REG_ADC_BIQUAD_LEVEL,
  588. M98090_AVBQ_SHIFT, M98090_AVBQ_NUM - 1, 1, max98090_dv_tlv),
  589. SOC_SINGLE_EXT_TLV("Digital Sidetone Volume",
  590. M98090_REG_ADC_SIDETONE, M98090_DVST_SHIFT,
  591. M98090_DVST_NUM - 1, 1, max98090_get_enab_tlv,
  592. max98090_put_enab_tlv, max98090_sdg_tlv),
  593. SOC_SINGLE_TLV("Digital Coarse Volume", M98090_REG_DAI_PLAYBACK_LEVEL,
  594. M98090_DVG_SHIFT, M98090_DVG_NUM - 1, 0,
  595. max98090_dvg_tlv),
  596. SOC_SINGLE_TLV("Digital Volume", M98090_REG_DAI_PLAYBACK_LEVEL,
  597. M98090_DV_SHIFT, M98090_DV_NUM - 1, 1,
  598. max98090_dv_tlv),
  599. SND_SOC_BYTES("EQ Coefficients", M98090_REG_EQUALIZER_BASE, 105),
  600. SOC_SINGLE("Digital EQ 3 Band Switch", M98090_REG_DSP_FILTER_ENABLE,
  601. M98090_EQ3BANDEN_SHIFT, M98090_EQ3BANDEN_NUM - 1, 0),
  602. SOC_SINGLE("Digital EQ 5 Band Switch", M98090_REG_DSP_FILTER_ENABLE,
  603. M98090_EQ5BANDEN_SHIFT, M98090_EQ5BANDEN_NUM - 1, 0),
  604. SOC_SINGLE("Digital EQ 7 Band Switch", M98090_REG_DSP_FILTER_ENABLE,
  605. M98090_EQ7BANDEN_SHIFT, M98090_EQ7BANDEN_NUM - 1, 0),
  606. SOC_SINGLE("Digital EQ Clipping Detection", M98090_REG_DAI_PLAYBACK_LEVEL_EQ,
  607. M98090_EQCLPN_SHIFT, M98090_EQCLPN_NUM - 1,
  608. 1),
  609. SOC_SINGLE_TLV("Digital EQ Volume", M98090_REG_DAI_PLAYBACK_LEVEL_EQ,
  610. M98090_DVEQ_SHIFT, M98090_DVEQ_NUM - 1, 1,
  611. max98090_dv_tlv),
  612. SOC_SINGLE("ALC Enable", M98090_REG_DRC_TIMING,
  613. M98090_DRCEN_SHIFT, M98090_DRCEN_NUM - 1, 0),
  614. SOC_ENUM("ALC Attack Time", max98090_drcatk_enum),
  615. SOC_ENUM("ALC Release Time", max98090_drcrls_enum),
  616. SOC_SINGLE_TLV("ALC Make Up Volume", M98090_REG_DRC_GAIN,
  617. M98090_DRCG_SHIFT, M98090_DRCG_NUM - 1, 0,
  618. max98090_alcmakeup_tlv),
  619. SOC_ENUM("ALC Compression Ratio", max98090_alccmp_enum),
  620. SOC_ENUM("ALC Expansion Ratio", max98090_drcexp_enum),
  621. SOC_SINGLE_TLV("ALC Compression Threshold Volume",
  622. M98090_REG_DRC_COMPRESSOR, M98090_DRCTHC_SHIFT,
  623. M98090_DRCTHC_NUM - 1, 1, max98090_alccomp_tlv),
  624. SOC_SINGLE_TLV("ALC Expansion Threshold Volume",
  625. M98090_REG_DRC_EXPANDER, M98090_DRCTHE_SHIFT,
  626. M98090_DRCTHE_NUM - 1, 1, max98090_drcexp_tlv),
  627. SOC_ENUM("DAC HP Playback Performance Mode",
  628. max98090_dac_perfmode_enum),
  629. SOC_ENUM("DAC High Performance Mode", max98090_dachp_enum),
  630. SOC_SINGLE_TLV("Headphone Left Mixer Volume",
  631. M98090_REG_HP_CONTROL, M98090_MIXHPLG_SHIFT,
  632. M98090_MIXHPLG_NUM - 1, 1, max98090_mixout_tlv),
  633. SOC_SINGLE_TLV("Headphone Right Mixer Volume",
  634. M98090_REG_HP_CONTROL, M98090_MIXHPRG_SHIFT,
  635. M98090_MIXHPRG_NUM - 1, 1, max98090_mixout_tlv),
  636. SOC_SINGLE_TLV("Speaker Left Mixer Volume",
  637. M98090_REG_SPK_CONTROL, M98090_MIXSPLG_SHIFT,
  638. M98090_MIXSPLG_NUM - 1, 1, max98090_mixout_tlv),
  639. SOC_SINGLE_TLV("Speaker Right Mixer Volume",
  640. M98090_REG_SPK_CONTROL, M98090_MIXSPRG_SHIFT,
  641. M98090_MIXSPRG_NUM - 1, 1, max98090_mixout_tlv),
  642. SOC_SINGLE_TLV("Receiver Left Mixer Volume",
  643. M98090_REG_RCV_LOUTL_CONTROL, M98090_MIXRCVLG_SHIFT,
  644. M98090_MIXRCVLG_NUM - 1, 1, max98090_mixout_tlv),
  645. SOC_SINGLE_TLV("Receiver Right Mixer Volume",
  646. M98090_REG_LOUTR_CONTROL, M98090_MIXRCVRG_SHIFT,
  647. M98090_MIXRCVRG_NUM - 1, 1, max98090_mixout_tlv),
  648. SOC_DOUBLE_R_TLV("Headphone Volume", M98090_REG_LEFT_HP_VOLUME,
  649. M98090_REG_RIGHT_HP_VOLUME, M98090_HPVOLL_SHIFT,
  650. M98090_HPVOLL_NUM - 1, 0, max98090_hp_tlv),
  651. SOC_DOUBLE_R_RANGE_TLV("Speaker Volume",
  652. M98090_REG_LEFT_SPK_VOLUME, M98090_REG_RIGHT_SPK_VOLUME,
  653. M98090_SPVOLL_SHIFT, 24, M98090_SPVOLL_NUM - 1 + 24,
  654. 0, max98090_spk_tlv),
  655. SOC_DOUBLE_R_TLV("Receiver Volume", M98090_REG_RCV_LOUTL_VOLUME,
  656. M98090_REG_LOUTR_VOLUME, M98090_RCVLVOL_SHIFT,
  657. M98090_RCVLVOL_NUM - 1, 0, max98090_rcv_lout_tlv),
  658. SOC_SINGLE("Headphone Left Switch", M98090_REG_LEFT_HP_VOLUME,
  659. M98090_HPLM_SHIFT, 1, 1),
  660. SOC_SINGLE("Headphone Right Switch", M98090_REG_RIGHT_HP_VOLUME,
  661. M98090_HPRM_SHIFT, 1, 1),
  662. SOC_SINGLE("Speaker Left Switch", M98090_REG_LEFT_SPK_VOLUME,
  663. M98090_SPLM_SHIFT, 1, 1),
  664. SOC_SINGLE("Speaker Right Switch", M98090_REG_RIGHT_SPK_VOLUME,
  665. M98090_SPRM_SHIFT, 1, 1),
  666. SOC_SINGLE("Receiver Left Switch", M98090_REG_RCV_LOUTL_VOLUME,
  667. M98090_RCVLM_SHIFT, 1, 1),
  668. SOC_SINGLE("Receiver Right Switch", M98090_REG_LOUTR_VOLUME,
  669. M98090_RCVRM_SHIFT, 1, 1),
  670. SOC_SINGLE("Zero-Crossing Detection", M98090_REG_LEVEL_CONTROL,
  671. M98090_ZDENN_SHIFT, M98090_ZDENN_NUM - 1, 1),
  672. SOC_SINGLE("Enhanced Vol Smoothing", M98090_REG_LEVEL_CONTROL,
  673. M98090_VS2ENN_SHIFT, M98090_VS2ENN_NUM - 1, 1),
  674. SOC_SINGLE("Volume Adjustment Smoothing", M98090_REG_LEVEL_CONTROL,
  675. M98090_VSENN_SHIFT, M98090_VSENN_NUM - 1, 1),
  676. SND_SOC_BYTES("Biquad Coefficients", M98090_REG_RECORD_BIQUAD_BASE, 15),
  677. SOC_SINGLE("Biquad Switch", M98090_REG_DSP_FILTER_ENABLE,
  678. M98090_ADCBQEN_SHIFT, M98090_ADCBQEN_NUM - 1, 0),
  679. };
  680. static const struct snd_kcontrol_new max98091_snd_controls[] = {
  681. SOC_SINGLE("DMIC34 Zeropad", M98090_REG_SAMPLE_RATE,
  682. M98090_DMIC34_ZEROPAD_SHIFT,
  683. M98090_DMIC34_ZEROPAD_NUM - 1, 0),
  684. SOC_ENUM("Filter DMIC34 Mode", max98090_filter_dmic34mode_enum),
  685. SOC_SINGLE("DMIC34 DC Blocking", M98090_REG_FILTER_CONFIG,
  686. M98090_FLT_DMIC34HPF_SHIFT,
  687. M98090_FLT_DMIC34HPF_NUM - 1, 0),
  688. SOC_SINGLE_TLV("DMIC3 Boost Volume", M98090_REG_DMIC3_VOLUME,
  689. M98090_DMIC_AV3G_SHIFT, M98090_DMIC_AV3G_NUM - 1, 0,
  690. max98090_avg_tlv),
  691. SOC_SINGLE_TLV("DMIC4 Boost Volume", M98090_REG_DMIC4_VOLUME,
  692. M98090_DMIC_AV4G_SHIFT, M98090_DMIC_AV4G_NUM - 1, 0,
  693. max98090_avg_tlv),
  694. SOC_SINGLE_TLV("DMIC3 Volume", M98090_REG_DMIC3_VOLUME,
  695. M98090_DMIC_AV3_SHIFT, M98090_DMIC_AV3_NUM - 1, 1,
  696. max98090_av_tlv),
  697. SOC_SINGLE_TLV("DMIC4 Volume", M98090_REG_DMIC4_VOLUME,
  698. M98090_DMIC_AV4_SHIFT, M98090_DMIC_AV4_NUM - 1, 1,
  699. max98090_av_tlv),
  700. SND_SOC_BYTES("DMIC34 Biquad Coefficients",
  701. M98090_REG_DMIC34_BIQUAD_BASE, 15),
  702. SOC_SINGLE("DMIC34 Biquad Switch", M98090_REG_DSP_FILTER_ENABLE,
  703. M98090_DMIC34BQEN_SHIFT, M98090_DMIC34BQEN_NUM - 1, 0),
  704. SOC_SINGLE_TLV("DMIC34 BQ PreAttenuation Volume",
  705. M98090_REG_DMIC34_BQ_PREATTEN, M98090_AV34BQ_SHIFT,
  706. M98090_AV34BQ_NUM - 1, 1, max98090_dv_tlv),
  707. };
  708. static int max98090_micinput_event(struct snd_soc_dapm_widget *w,
  709. struct snd_kcontrol *kcontrol, int event)
  710. {
  711. struct snd_soc_codec *codec = w->codec;
  712. struct max98090_priv *max98090 = snd_soc_codec_get_drvdata(codec);
  713. unsigned int val = snd_soc_read(codec, w->reg);
  714. if (w->reg == M98090_REG_MIC1_INPUT_LEVEL)
  715. val = (val & M98090_MIC_PA1EN_MASK) >> M98090_MIC_PA1EN_SHIFT;
  716. else
  717. val = (val & M98090_MIC_PA2EN_MASK) >> M98090_MIC_PA2EN_SHIFT;
  718. if (val >= 1) {
  719. if (w->reg == M98090_REG_MIC1_INPUT_LEVEL) {
  720. max98090->pa1en = val - 1; /* Update for volatile */
  721. } else {
  722. max98090->pa2en = val - 1; /* Update for volatile */
  723. }
  724. }
  725. switch (event) {
  726. case SND_SOC_DAPM_POST_PMU:
  727. /* If turning on, set to most recently selected volume */
  728. if (w->reg == M98090_REG_MIC1_INPUT_LEVEL)
  729. val = max98090->pa1en + 1;
  730. else
  731. val = max98090->pa2en + 1;
  732. break;
  733. case SND_SOC_DAPM_POST_PMD:
  734. /* If turning off, turn off */
  735. val = 0;
  736. break;
  737. default:
  738. return -EINVAL;
  739. }
  740. if (w->reg == M98090_REG_MIC1_INPUT_LEVEL)
  741. snd_soc_update_bits(codec, w->reg, M98090_MIC_PA1EN_MASK,
  742. val << M98090_MIC_PA1EN_SHIFT);
  743. else
  744. snd_soc_update_bits(codec, w->reg, M98090_MIC_PA2EN_MASK,
  745. val << M98090_MIC_PA2EN_SHIFT);
  746. return 0;
  747. }
  748. static const char *mic1_mux_text[] = { "IN12", "IN56" };
  749. static SOC_ENUM_SINGLE_DECL(mic1_mux_enum,
  750. M98090_REG_INPUT_MODE,
  751. M98090_EXTMIC1_SHIFT,
  752. mic1_mux_text);
  753. static const struct snd_kcontrol_new max98090_mic1_mux =
  754. SOC_DAPM_ENUM("MIC1 Mux", mic1_mux_enum);
  755. static const char *mic2_mux_text[] = { "IN34", "IN56" };
  756. static SOC_ENUM_SINGLE_DECL(mic2_mux_enum,
  757. M98090_REG_INPUT_MODE,
  758. M98090_EXTMIC2_SHIFT,
  759. mic2_mux_text);
  760. static const struct snd_kcontrol_new max98090_mic2_mux =
  761. SOC_DAPM_ENUM("MIC2 Mux", mic2_mux_enum);
  762. static const char *dmic_mux_text[] = { "ADC", "DMIC" };
  763. static SOC_ENUM_SINGLE_VIRT_DECL(dmic_mux_enum, dmic_mux_text);
  764. static const struct snd_kcontrol_new max98090_dmic_mux =
  765. SOC_DAPM_ENUM("DMIC Mux", dmic_mux_enum);
  766. static const char *max98090_micpre_text[] = { "Off", "On" };
  767. static SOC_ENUM_SINGLE_DECL(max98090_pa1en_enum,
  768. M98090_REG_MIC1_INPUT_LEVEL,
  769. M98090_MIC_PA1EN_SHIFT,
  770. max98090_micpre_text);
  771. static SOC_ENUM_SINGLE_DECL(max98090_pa2en_enum,
  772. M98090_REG_MIC2_INPUT_LEVEL,
  773. M98090_MIC_PA2EN_SHIFT,
  774. max98090_micpre_text);
  775. /* LINEA mixer switch */
  776. static const struct snd_kcontrol_new max98090_linea_mixer_controls[] = {
  777. SOC_DAPM_SINGLE("IN1 Switch", M98090_REG_LINE_INPUT_CONFIG,
  778. M98090_IN1SEEN_SHIFT, 1, 0),
  779. SOC_DAPM_SINGLE("IN3 Switch", M98090_REG_LINE_INPUT_CONFIG,
  780. M98090_IN3SEEN_SHIFT, 1, 0),
  781. SOC_DAPM_SINGLE("IN5 Switch", M98090_REG_LINE_INPUT_CONFIG,
  782. M98090_IN5SEEN_SHIFT, 1, 0),
  783. SOC_DAPM_SINGLE("IN34 Switch", M98090_REG_LINE_INPUT_CONFIG,
  784. M98090_IN34DIFF_SHIFT, 1, 0),
  785. };
  786. /* LINEB mixer switch */
  787. static const struct snd_kcontrol_new max98090_lineb_mixer_controls[] = {
  788. SOC_DAPM_SINGLE("IN2 Switch", M98090_REG_LINE_INPUT_CONFIG,
  789. M98090_IN2SEEN_SHIFT, 1, 0),
  790. SOC_DAPM_SINGLE("IN4 Switch", M98090_REG_LINE_INPUT_CONFIG,
  791. M98090_IN4SEEN_SHIFT, 1, 0),
  792. SOC_DAPM_SINGLE("IN6 Switch", M98090_REG_LINE_INPUT_CONFIG,
  793. M98090_IN6SEEN_SHIFT, 1, 0),
  794. SOC_DAPM_SINGLE("IN56 Switch", M98090_REG_LINE_INPUT_CONFIG,
  795. M98090_IN56DIFF_SHIFT, 1, 0),
  796. };
  797. /* Left ADC mixer switch */
  798. static const struct snd_kcontrol_new max98090_left_adc_mixer_controls[] = {
  799. SOC_DAPM_SINGLE("IN12 Switch", M98090_REG_LEFT_ADC_MIXER,
  800. M98090_MIXADL_IN12DIFF_SHIFT, 1, 0),
  801. SOC_DAPM_SINGLE("IN34 Switch", M98090_REG_LEFT_ADC_MIXER,
  802. M98090_MIXADL_IN34DIFF_SHIFT, 1, 0),
  803. SOC_DAPM_SINGLE("IN56 Switch", M98090_REG_LEFT_ADC_MIXER,
  804. M98090_MIXADL_IN65DIFF_SHIFT, 1, 0),
  805. SOC_DAPM_SINGLE("LINEA Switch", M98090_REG_LEFT_ADC_MIXER,
  806. M98090_MIXADL_LINEA_SHIFT, 1, 0),
  807. SOC_DAPM_SINGLE("LINEB Switch", M98090_REG_LEFT_ADC_MIXER,
  808. M98090_MIXADL_LINEB_SHIFT, 1, 0),
  809. SOC_DAPM_SINGLE("MIC1 Switch", M98090_REG_LEFT_ADC_MIXER,
  810. M98090_MIXADL_MIC1_SHIFT, 1, 0),
  811. SOC_DAPM_SINGLE("MIC2 Switch", M98090_REG_LEFT_ADC_MIXER,
  812. M98090_MIXADL_MIC2_SHIFT, 1, 0),
  813. };
  814. /* Right ADC mixer switch */
  815. static const struct snd_kcontrol_new max98090_right_adc_mixer_controls[] = {
  816. SOC_DAPM_SINGLE("IN12 Switch", M98090_REG_RIGHT_ADC_MIXER,
  817. M98090_MIXADR_IN12DIFF_SHIFT, 1, 0),
  818. SOC_DAPM_SINGLE("IN34 Switch", M98090_REG_RIGHT_ADC_MIXER,
  819. M98090_MIXADR_IN34DIFF_SHIFT, 1, 0),
  820. SOC_DAPM_SINGLE("IN56 Switch", M98090_REG_RIGHT_ADC_MIXER,
  821. M98090_MIXADR_IN65DIFF_SHIFT, 1, 0),
  822. SOC_DAPM_SINGLE("LINEA Switch", M98090_REG_RIGHT_ADC_MIXER,
  823. M98090_MIXADR_LINEA_SHIFT, 1, 0),
  824. SOC_DAPM_SINGLE("LINEB Switch", M98090_REG_RIGHT_ADC_MIXER,
  825. M98090_MIXADR_LINEB_SHIFT, 1, 0),
  826. SOC_DAPM_SINGLE("MIC1 Switch", M98090_REG_RIGHT_ADC_MIXER,
  827. M98090_MIXADR_MIC1_SHIFT, 1, 0),
  828. SOC_DAPM_SINGLE("MIC2 Switch", M98090_REG_RIGHT_ADC_MIXER,
  829. M98090_MIXADR_MIC2_SHIFT, 1, 0),
  830. };
  831. static const char *lten_mux_text[] = { "Normal", "Loopthrough" };
  832. static SOC_ENUM_SINGLE_DECL(ltenl_mux_enum,
  833. M98090_REG_IO_CONFIGURATION,
  834. M98090_LTEN_SHIFT,
  835. lten_mux_text);
  836. static SOC_ENUM_SINGLE_DECL(ltenr_mux_enum,
  837. M98090_REG_IO_CONFIGURATION,
  838. M98090_LTEN_SHIFT,
  839. lten_mux_text);
  840. static const struct snd_kcontrol_new max98090_ltenl_mux =
  841. SOC_DAPM_ENUM("LTENL Mux", ltenl_mux_enum);
  842. static const struct snd_kcontrol_new max98090_ltenr_mux =
  843. SOC_DAPM_ENUM("LTENR Mux", ltenr_mux_enum);
  844. static const char *lben_mux_text[] = { "Normal", "Loopback" };
  845. static SOC_ENUM_SINGLE_DECL(lbenl_mux_enum,
  846. M98090_REG_IO_CONFIGURATION,
  847. M98090_LBEN_SHIFT,
  848. lben_mux_text);
  849. static SOC_ENUM_SINGLE_DECL(lbenr_mux_enum,
  850. M98090_REG_IO_CONFIGURATION,
  851. M98090_LBEN_SHIFT,
  852. lben_mux_text);
  853. static const struct snd_kcontrol_new max98090_lbenl_mux =
  854. SOC_DAPM_ENUM("LBENL Mux", lbenl_mux_enum);
  855. static const struct snd_kcontrol_new max98090_lbenr_mux =
  856. SOC_DAPM_ENUM("LBENR Mux", lbenr_mux_enum);
  857. static const char *stenl_mux_text[] = { "Normal", "Sidetone Left" };
  858. static const char *stenr_mux_text[] = { "Normal", "Sidetone Right" };
  859. static SOC_ENUM_SINGLE_DECL(stenl_mux_enum,
  860. M98090_REG_ADC_SIDETONE,
  861. M98090_DSTSL_SHIFT,
  862. stenl_mux_text);
  863. static SOC_ENUM_SINGLE_DECL(stenr_mux_enum,
  864. M98090_REG_ADC_SIDETONE,
  865. M98090_DSTSR_SHIFT,
  866. stenr_mux_text);
  867. static const struct snd_kcontrol_new max98090_stenl_mux =
  868. SOC_DAPM_ENUM("STENL Mux", stenl_mux_enum);
  869. static const struct snd_kcontrol_new max98090_stenr_mux =
  870. SOC_DAPM_ENUM("STENR Mux", stenr_mux_enum);
  871. /* Left speaker mixer switch */
  872. static const struct
  873. snd_kcontrol_new max98090_left_speaker_mixer_controls[] = {
  874. SOC_DAPM_SINGLE("Left DAC Switch", M98090_REG_LEFT_SPK_MIXER,
  875. M98090_MIXSPL_DACL_SHIFT, 1, 0),
  876. SOC_DAPM_SINGLE("Right DAC Switch", M98090_REG_LEFT_SPK_MIXER,
  877. M98090_MIXSPL_DACR_SHIFT, 1, 0),
  878. SOC_DAPM_SINGLE("LINEA Switch", M98090_REG_LEFT_SPK_MIXER,
  879. M98090_MIXSPL_LINEA_SHIFT, 1, 0),
  880. SOC_DAPM_SINGLE("LINEB Switch", M98090_REG_LEFT_SPK_MIXER,
  881. M98090_MIXSPL_LINEB_SHIFT, 1, 0),
  882. SOC_DAPM_SINGLE("MIC1 Switch", M98090_REG_LEFT_SPK_MIXER,
  883. M98090_MIXSPL_MIC1_SHIFT, 1, 0),
  884. SOC_DAPM_SINGLE("MIC2 Switch", M98090_REG_LEFT_SPK_MIXER,
  885. M98090_MIXSPL_MIC2_SHIFT, 1, 0),
  886. };
  887. /* Right speaker mixer switch */
  888. static const struct
  889. snd_kcontrol_new max98090_right_speaker_mixer_controls[] = {
  890. SOC_DAPM_SINGLE("Left DAC Switch", M98090_REG_RIGHT_SPK_MIXER,
  891. M98090_MIXSPR_DACL_SHIFT, 1, 0),
  892. SOC_DAPM_SINGLE("Right DAC Switch", M98090_REG_RIGHT_SPK_MIXER,
  893. M98090_MIXSPR_DACR_SHIFT, 1, 0),
  894. SOC_DAPM_SINGLE("LINEA Switch", M98090_REG_RIGHT_SPK_MIXER,
  895. M98090_MIXSPR_LINEA_SHIFT, 1, 0),
  896. SOC_DAPM_SINGLE("LINEB Switch", M98090_REG_RIGHT_SPK_MIXER,
  897. M98090_MIXSPR_LINEB_SHIFT, 1, 0),
  898. SOC_DAPM_SINGLE("MIC1 Switch", M98090_REG_RIGHT_SPK_MIXER,
  899. M98090_MIXSPR_MIC1_SHIFT, 1, 0),
  900. SOC_DAPM_SINGLE("MIC2 Switch", M98090_REG_RIGHT_SPK_MIXER,
  901. M98090_MIXSPR_MIC2_SHIFT, 1, 0),
  902. };
  903. /* Left headphone mixer switch */
  904. static const struct snd_kcontrol_new max98090_left_hp_mixer_controls[] = {
  905. SOC_DAPM_SINGLE("Left DAC Switch", M98090_REG_LEFT_HP_MIXER,
  906. M98090_MIXHPL_DACL_SHIFT, 1, 0),
  907. SOC_DAPM_SINGLE("Right DAC Switch", M98090_REG_LEFT_HP_MIXER,
  908. M98090_MIXHPL_DACR_SHIFT, 1, 0),
  909. SOC_DAPM_SINGLE("LINEA Switch", M98090_REG_LEFT_HP_MIXER,
  910. M98090_MIXHPL_LINEA_SHIFT, 1, 0),
  911. SOC_DAPM_SINGLE("LINEB Switch", M98090_REG_LEFT_HP_MIXER,
  912. M98090_MIXHPL_LINEB_SHIFT, 1, 0),
  913. SOC_DAPM_SINGLE("MIC1 Switch", M98090_REG_LEFT_HP_MIXER,
  914. M98090_MIXHPL_MIC1_SHIFT, 1, 0),
  915. SOC_DAPM_SINGLE("MIC2 Switch", M98090_REG_LEFT_HP_MIXER,
  916. M98090_MIXHPL_MIC2_SHIFT, 1, 0),
  917. };
  918. /* Right headphone mixer switch */
  919. static const struct snd_kcontrol_new max98090_right_hp_mixer_controls[] = {
  920. SOC_DAPM_SINGLE("Left DAC Switch", M98090_REG_RIGHT_HP_MIXER,
  921. M98090_MIXHPR_DACL_SHIFT, 1, 0),
  922. SOC_DAPM_SINGLE("Right DAC Switch", M98090_REG_RIGHT_HP_MIXER,
  923. M98090_MIXHPR_DACR_SHIFT, 1, 0),
  924. SOC_DAPM_SINGLE("LINEA Switch", M98090_REG_RIGHT_HP_MIXER,
  925. M98090_MIXHPR_LINEA_SHIFT, 1, 0),
  926. SOC_DAPM_SINGLE("LINEB Switch", M98090_REG_RIGHT_HP_MIXER,
  927. M98090_MIXHPR_LINEB_SHIFT, 1, 0),
  928. SOC_DAPM_SINGLE("MIC1 Switch", M98090_REG_RIGHT_HP_MIXER,
  929. M98090_MIXHPR_MIC1_SHIFT, 1, 0),
  930. SOC_DAPM_SINGLE("MIC2 Switch", M98090_REG_RIGHT_HP_MIXER,
  931. M98090_MIXHPR_MIC2_SHIFT, 1, 0),
  932. };
  933. /* Left receiver mixer switch */
  934. static const struct snd_kcontrol_new max98090_left_rcv_mixer_controls[] = {
  935. SOC_DAPM_SINGLE("Left DAC Switch", M98090_REG_RCV_LOUTL_MIXER,
  936. M98090_MIXRCVL_DACL_SHIFT, 1, 0),
  937. SOC_DAPM_SINGLE("Right DAC Switch", M98090_REG_RCV_LOUTL_MIXER,
  938. M98090_MIXRCVL_DACR_SHIFT, 1, 0),
  939. SOC_DAPM_SINGLE("LINEA Switch", M98090_REG_RCV_LOUTL_MIXER,
  940. M98090_MIXRCVL_LINEA_SHIFT, 1, 0),
  941. SOC_DAPM_SINGLE("LINEB Switch", M98090_REG_RCV_LOUTL_MIXER,
  942. M98090_MIXRCVL_LINEB_SHIFT, 1, 0),
  943. SOC_DAPM_SINGLE("MIC1 Switch", M98090_REG_RCV_LOUTL_MIXER,
  944. M98090_MIXRCVL_MIC1_SHIFT, 1, 0),
  945. SOC_DAPM_SINGLE("MIC2 Switch", M98090_REG_RCV_LOUTL_MIXER,
  946. M98090_MIXRCVL_MIC2_SHIFT, 1, 0),
  947. };
  948. /* Right receiver mixer switch */
  949. static const struct snd_kcontrol_new max98090_right_rcv_mixer_controls[] = {
  950. SOC_DAPM_SINGLE("Left DAC Switch", M98090_REG_LOUTR_MIXER,
  951. M98090_MIXRCVR_DACL_SHIFT, 1, 0),
  952. SOC_DAPM_SINGLE("Right DAC Switch", M98090_REG_LOUTR_MIXER,
  953. M98090_MIXRCVR_DACR_SHIFT, 1, 0),
  954. SOC_DAPM_SINGLE("LINEA Switch", M98090_REG_LOUTR_MIXER,
  955. M98090_MIXRCVR_LINEA_SHIFT, 1, 0),
  956. SOC_DAPM_SINGLE("LINEB Switch", M98090_REG_LOUTR_MIXER,
  957. M98090_MIXRCVR_LINEB_SHIFT, 1, 0),
  958. SOC_DAPM_SINGLE("MIC1 Switch", M98090_REG_LOUTR_MIXER,
  959. M98090_MIXRCVR_MIC1_SHIFT, 1, 0),
  960. SOC_DAPM_SINGLE("MIC2 Switch", M98090_REG_LOUTR_MIXER,
  961. M98090_MIXRCVR_MIC2_SHIFT, 1, 0),
  962. };
  963. static const char *linmod_mux_text[] = { "Left Only", "Left and Right" };
  964. static SOC_ENUM_SINGLE_DECL(linmod_mux_enum,
  965. M98090_REG_LOUTR_MIXER,
  966. M98090_LINMOD_SHIFT,
  967. linmod_mux_text);
  968. static const struct snd_kcontrol_new max98090_linmod_mux =
  969. SOC_DAPM_ENUM("LINMOD Mux", linmod_mux_enum);
  970. static const char *mixhpsel_mux_text[] = { "DAC Only", "HP Mixer" };
  971. /*
  972. * This is a mux as it selects the HP output, but to DAPM it is a Mixer enable
  973. */
  974. static SOC_ENUM_SINGLE_DECL(mixhplsel_mux_enum,
  975. M98090_REG_HP_CONTROL,
  976. M98090_MIXHPLSEL_SHIFT,
  977. mixhpsel_mux_text);
  978. static const struct snd_kcontrol_new max98090_mixhplsel_mux =
  979. SOC_DAPM_ENUM("MIXHPLSEL Mux", mixhplsel_mux_enum);
  980. static SOC_ENUM_SINGLE_DECL(mixhprsel_mux_enum,
  981. M98090_REG_HP_CONTROL,
  982. M98090_MIXHPRSEL_SHIFT,
  983. mixhpsel_mux_text);
  984. static const struct snd_kcontrol_new max98090_mixhprsel_mux =
  985. SOC_DAPM_ENUM("MIXHPRSEL Mux", mixhprsel_mux_enum);
  986. static const struct snd_soc_dapm_widget max98090_dapm_widgets[] = {
  987. SND_SOC_DAPM_INPUT("MIC1"),
  988. SND_SOC_DAPM_INPUT("MIC2"),
  989. SND_SOC_DAPM_INPUT("DMICL"),
  990. SND_SOC_DAPM_INPUT("DMICR"),
  991. SND_SOC_DAPM_INPUT("IN1"),
  992. SND_SOC_DAPM_INPUT("IN2"),
  993. SND_SOC_DAPM_INPUT("IN3"),
  994. SND_SOC_DAPM_INPUT("IN4"),
  995. SND_SOC_DAPM_INPUT("IN5"),
  996. SND_SOC_DAPM_INPUT("IN6"),
  997. SND_SOC_DAPM_INPUT("IN12"),
  998. SND_SOC_DAPM_INPUT("IN34"),
  999. SND_SOC_DAPM_INPUT("IN56"),
  1000. SND_SOC_DAPM_SUPPLY("MICBIAS", M98090_REG_INPUT_ENABLE,
  1001. M98090_MBEN_SHIFT, 0, NULL, 0),
  1002. SND_SOC_DAPM_SUPPLY("SHDN", M98090_REG_DEVICE_SHUTDOWN,
  1003. M98090_SHDNN_SHIFT, 0, NULL, 0),
  1004. SND_SOC_DAPM_SUPPLY("SDIEN", M98090_REG_IO_CONFIGURATION,
  1005. M98090_SDIEN_SHIFT, 0, NULL, 0),
  1006. SND_SOC_DAPM_SUPPLY("SDOEN", M98090_REG_IO_CONFIGURATION,
  1007. M98090_SDOEN_SHIFT, 0, NULL, 0),
  1008. SND_SOC_DAPM_SUPPLY("DMICL_ENA", M98090_REG_DIGITAL_MIC_ENABLE,
  1009. M98090_DIGMICL_SHIFT, 0, NULL, 0),
  1010. SND_SOC_DAPM_SUPPLY("DMICR_ENA", M98090_REG_DIGITAL_MIC_ENABLE,
  1011. M98090_DIGMICR_SHIFT, 0, NULL, 0),
  1012. SND_SOC_DAPM_SUPPLY("AHPF", M98090_REG_FILTER_CONFIG,
  1013. M98090_AHPF_SHIFT, 0, NULL, 0),
  1014. /*
  1015. * Note: Sysclk and misc power supplies are taken care of by SHDN
  1016. */
  1017. SND_SOC_DAPM_MUX("MIC1 Mux", SND_SOC_NOPM,
  1018. 0, 0, &max98090_mic1_mux),
  1019. SND_SOC_DAPM_MUX("MIC2 Mux", SND_SOC_NOPM,
  1020. 0, 0, &max98090_mic2_mux),
  1021. SND_SOC_DAPM_MUX("DMIC Mux", SND_SOC_NOPM, 0, 0, &max98090_dmic_mux),
  1022. SND_SOC_DAPM_PGA_E("MIC1 Input", M98090_REG_MIC1_INPUT_LEVEL,
  1023. M98090_MIC_PA1EN_SHIFT, 0, NULL, 0, max98090_micinput_event,
  1024. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
  1025. SND_SOC_DAPM_PGA_E("MIC2 Input", M98090_REG_MIC2_INPUT_LEVEL,
  1026. M98090_MIC_PA2EN_SHIFT, 0, NULL, 0, max98090_micinput_event,
  1027. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
  1028. SND_SOC_DAPM_MIXER("LINEA Mixer", SND_SOC_NOPM, 0, 0,
  1029. &max98090_linea_mixer_controls[0],
  1030. ARRAY_SIZE(max98090_linea_mixer_controls)),
  1031. SND_SOC_DAPM_MIXER("LINEB Mixer", SND_SOC_NOPM, 0, 0,
  1032. &max98090_lineb_mixer_controls[0],
  1033. ARRAY_SIZE(max98090_lineb_mixer_controls)),
  1034. SND_SOC_DAPM_PGA("LINEA Input", M98090_REG_INPUT_ENABLE,
  1035. M98090_LINEAEN_SHIFT, 0, NULL, 0),
  1036. SND_SOC_DAPM_PGA("LINEB Input", M98090_REG_INPUT_ENABLE,
  1037. M98090_LINEBEN_SHIFT, 0, NULL, 0),
  1038. SND_SOC_DAPM_MIXER("Left ADC Mixer", SND_SOC_NOPM, 0, 0,
  1039. &max98090_left_adc_mixer_controls[0],
  1040. ARRAY_SIZE(max98090_left_adc_mixer_controls)),
  1041. SND_SOC_DAPM_MIXER("Right ADC Mixer", SND_SOC_NOPM, 0, 0,
  1042. &max98090_right_adc_mixer_controls[0],
  1043. ARRAY_SIZE(max98090_right_adc_mixer_controls)),
  1044. SND_SOC_DAPM_ADC("ADCL", NULL, M98090_REG_INPUT_ENABLE,
  1045. M98090_ADLEN_SHIFT, 0),
  1046. SND_SOC_DAPM_ADC("ADCR", NULL, M98090_REG_INPUT_ENABLE,
  1047. M98090_ADREN_SHIFT, 0),
  1048. SND_SOC_DAPM_AIF_OUT("AIFOUTL", "HiFi Capture", 0,
  1049. SND_SOC_NOPM, 0, 0),
  1050. SND_SOC_DAPM_AIF_OUT("AIFOUTR", "HiFi Capture", 1,
  1051. SND_SOC_NOPM, 0, 0),
  1052. SND_SOC_DAPM_MUX("LBENL Mux", SND_SOC_NOPM,
  1053. 0, 0, &max98090_lbenl_mux),
  1054. SND_SOC_DAPM_MUX("LBENR Mux", SND_SOC_NOPM,
  1055. 0, 0, &max98090_lbenr_mux),
  1056. SND_SOC_DAPM_MUX("LTENL Mux", SND_SOC_NOPM,
  1057. 0, 0, &max98090_ltenl_mux),
  1058. SND_SOC_DAPM_MUX("LTENR Mux", SND_SOC_NOPM,
  1059. 0, 0, &max98090_ltenr_mux),
  1060. SND_SOC_DAPM_MUX("STENL Mux", SND_SOC_NOPM,
  1061. 0, 0, &max98090_stenl_mux),
  1062. SND_SOC_DAPM_MUX("STENR Mux", SND_SOC_NOPM,
  1063. 0, 0, &max98090_stenr_mux),
  1064. SND_SOC_DAPM_AIF_IN("AIFINL", "HiFi Playback", 0, SND_SOC_NOPM, 0, 0),
  1065. SND_SOC_DAPM_AIF_IN("AIFINR", "HiFi Playback", 1, SND_SOC_NOPM, 0, 0),
  1066. SND_SOC_DAPM_DAC("DACL", NULL, M98090_REG_OUTPUT_ENABLE,
  1067. M98090_DALEN_SHIFT, 0),
  1068. SND_SOC_DAPM_DAC("DACR", NULL, M98090_REG_OUTPUT_ENABLE,
  1069. M98090_DAREN_SHIFT, 0),
  1070. SND_SOC_DAPM_MIXER("Left Headphone Mixer", SND_SOC_NOPM, 0, 0,
  1071. &max98090_left_hp_mixer_controls[0],
  1072. ARRAY_SIZE(max98090_left_hp_mixer_controls)),
  1073. SND_SOC_DAPM_MIXER("Right Headphone Mixer", SND_SOC_NOPM, 0, 0,
  1074. &max98090_right_hp_mixer_controls[0],
  1075. ARRAY_SIZE(max98090_right_hp_mixer_controls)),
  1076. SND_SOC_DAPM_MIXER("Left Speaker Mixer", SND_SOC_NOPM, 0, 0,
  1077. &max98090_left_speaker_mixer_controls[0],
  1078. ARRAY_SIZE(max98090_left_speaker_mixer_controls)),
  1079. SND_SOC_DAPM_MIXER("Right Speaker Mixer", SND_SOC_NOPM, 0, 0,
  1080. &max98090_right_speaker_mixer_controls[0],
  1081. ARRAY_SIZE(max98090_right_speaker_mixer_controls)),
  1082. SND_SOC_DAPM_MIXER("Left Receiver Mixer", SND_SOC_NOPM, 0, 0,
  1083. &max98090_left_rcv_mixer_controls[0],
  1084. ARRAY_SIZE(max98090_left_rcv_mixer_controls)),
  1085. SND_SOC_DAPM_MIXER("Right Receiver Mixer", SND_SOC_NOPM, 0, 0,
  1086. &max98090_right_rcv_mixer_controls[0],
  1087. ARRAY_SIZE(max98090_right_rcv_mixer_controls)),
  1088. SND_SOC_DAPM_MUX("LINMOD Mux", M98090_REG_LOUTR_MIXER,
  1089. M98090_LINMOD_SHIFT, 0, &max98090_linmod_mux),
  1090. SND_SOC_DAPM_MUX("MIXHPLSEL Mux", M98090_REG_HP_CONTROL,
  1091. M98090_MIXHPLSEL_SHIFT, 0, &max98090_mixhplsel_mux),
  1092. SND_SOC_DAPM_MUX("MIXHPRSEL Mux", M98090_REG_HP_CONTROL,
  1093. M98090_MIXHPRSEL_SHIFT, 0, &max98090_mixhprsel_mux),
  1094. SND_SOC_DAPM_PGA("HP Left Out", M98090_REG_OUTPUT_ENABLE,
  1095. M98090_HPLEN_SHIFT, 0, NULL, 0),
  1096. SND_SOC_DAPM_PGA("HP Right Out", M98090_REG_OUTPUT_ENABLE,
  1097. M98090_HPREN_SHIFT, 0, NULL, 0),
  1098. SND_SOC_DAPM_PGA("SPK Left Out", M98090_REG_OUTPUT_ENABLE,
  1099. M98090_SPLEN_SHIFT, 0, NULL, 0),
  1100. SND_SOC_DAPM_PGA("SPK Right Out", M98090_REG_OUTPUT_ENABLE,
  1101. M98090_SPREN_SHIFT, 0, NULL, 0),
  1102. SND_SOC_DAPM_PGA("RCV Left Out", M98090_REG_OUTPUT_ENABLE,
  1103. M98090_RCVLEN_SHIFT, 0, NULL, 0),
  1104. SND_SOC_DAPM_PGA("RCV Right Out", M98090_REG_OUTPUT_ENABLE,
  1105. M98090_RCVREN_SHIFT, 0, NULL, 0),
  1106. SND_SOC_DAPM_OUTPUT("HPL"),
  1107. SND_SOC_DAPM_OUTPUT("HPR"),
  1108. SND_SOC_DAPM_OUTPUT("SPKL"),
  1109. SND_SOC_DAPM_OUTPUT("SPKR"),
  1110. SND_SOC_DAPM_OUTPUT("RCVL"),
  1111. SND_SOC_DAPM_OUTPUT("RCVR"),
  1112. };
  1113. static const struct snd_soc_dapm_widget max98091_dapm_widgets[] = {
  1114. SND_SOC_DAPM_INPUT("DMIC3"),
  1115. SND_SOC_DAPM_INPUT("DMIC4"),
  1116. SND_SOC_DAPM_SUPPLY("DMIC3_ENA", M98090_REG_DIGITAL_MIC_ENABLE,
  1117. M98090_DIGMIC3_SHIFT, 0, NULL, 0),
  1118. SND_SOC_DAPM_SUPPLY("DMIC4_ENA", M98090_REG_DIGITAL_MIC_ENABLE,
  1119. M98090_DIGMIC4_SHIFT, 0, NULL, 0),
  1120. };
  1121. static const struct snd_soc_dapm_route max98090_dapm_routes[] = {
  1122. {"MIC1 Input", NULL, "MIC1"},
  1123. {"MIC2 Input", NULL, "MIC2"},
  1124. {"DMICL", NULL, "AHPF"},
  1125. {"DMICR", NULL, "AHPF"},
  1126. /* MIC1 input mux */
  1127. {"MIC1 Mux", "IN12", "IN12"},
  1128. {"MIC1 Mux", "IN56", "IN56"},
  1129. /* MIC2 input mux */
  1130. {"MIC2 Mux", "IN34", "IN34"},
  1131. {"MIC2 Mux", "IN56", "IN56"},
  1132. {"MIC1 Input", NULL, "MIC1 Mux"},
  1133. {"MIC2 Input", NULL, "MIC2 Mux"},
  1134. /* Left ADC input mixer */
  1135. {"Left ADC Mixer", "IN12 Switch", "IN12"},
  1136. {"Left ADC Mixer", "IN34 Switch", "IN34"},
  1137. {"Left ADC Mixer", "IN56 Switch", "IN56"},
  1138. {"Left ADC Mixer", "LINEA Switch", "LINEA Input"},
  1139. {"Left ADC Mixer", "LINEB Switch", "LINEB Input"},
  1140. {"Left ADC Mixer", "MIC1 Switch", "MIC1 Input"},
  1141. {"Left ADC Mixer", "MIC2 Switch", "MIC2 Input"},
  1142. /* Right ADC input mixer */
  1143. {"Right ADC Mixer", "IN12 Switch", "IN12"},
  1144. {"Right ADC Mixer", "IN34 Switch", "IN34"},
  1145. {"Right ADC Mixer", "IN56 Switch", "IN56"},
  1146. {"Right ADC Mixer", "LINEA Switch", "LINEA Input"},
  1147. {"Right ADC Mixer", "LINEB Switch", "LINEB Input"},
  1148. {"Right ADC Mixer", "MIC1 Switch", "MIC1 Input"},
  1149. {"Right ADC Mixer", "MIC2 Switch", "MIC2 Input"},
  1150. /* Line A input mixer */
  1151. {"LINEA Mixer", "IN1 Switch", "IN1"},
  1152. {"LINEA Mixer", "IN3 Switch", "IN3"},
  1153. {"LINEA Mixer", "IN5 Switch", "IN5"},
  1154. {"LINEA Mixer", "IN34 Switch", "IN34"},
  1155. /* Line B input mixer */
  1156. {"LINEB Mixer", "IN2 Switch", "IN2"},
  1157. {"LINEB Mixer", "IN4 Switch", "IN4"},
  1158. {"LINEB Mixer", "IN6 Switch", "IN6"},
  1159. {"LINEB Mixer", "IN56 Switch", "IN56"},
  1160. {"LINEA Input", NULL, "LINEA Mixer"},
  1161. {"LINEB Input", NULL, "LINEB Mixer"},
  1162. /* Inputs */
  1163. {"ADCL", NULL, "Left ADC Mixer"},
  1164. {"ADCR", NULL, "Right ADC Mixer"},
  1165. {"ADCL", NULL, "SHDN"},
  1166. {"ADCR", NULL, "SHDN"},
  1167. {"DMIC Mux", "ADC", "ADCL"},
  1168. {"DMIC Mux", "ADC", "ADCR"},
  1169. {"DMIC Mux", "DMIC", "DMICL"},
  1170. {"DMIC Mux", "DMIC", "DMICR"},
  1171. {"DMIC Mux", "DMIC", "DMICL_ENA"},
  1172. {"DMIC Mux", "DMIC", "DMICR_ENA"},
  1173. {"LBENL Mux", "Normal", "DMIC Mux"},
  1174. {"LBENL Mux", "Loopback", "LTENL Mux"},
  1175. {"LBENR Mux", "Normal", "DMIC Mux"},
  1176. {"LBENR Mux", "Loopback", "LTENR Mux"},
  1177. {"AIFOUTL", NULL, "LBENL Mux"},
  1178. {"AIFOUTR", NULL, "LBENR Mux"},
  1179. {"AIFOUTL", NULL, "SHDN"},
  1180. {"AIFOUTR", NULL, "SHDN"},
  1181. {"AIFOUTL", NULL, "SDOEN"},
  1182. {"AIFOUTR", NULL, "SDOEN"},
  1183. {"LTENL Mux", "Normal", "AIFINL"},
  1184. {"LTENL Mux", "Loopthrough", "LBENL Mux"},
  1185. {"LTENR Mux", "Normal", "AIFINR"},
  1186. {"LTENR Mux", "Loopthrough", "LBENR Mux"},
  1187. {"DACL", NULL, "LTENL Mux"},
  1188. {"DACR", NULL, "LTENR Mux"},
  1189. {"STENL Mux", "Sidetone Left", "ADCL"},
  1190. {"STENL Mux", "Sidetone Left", "DMICL"},
  1191. {"STENR Mux", "Sidetone Right", "ADCR"},
  1192. {"STENR Mux", "Sidetone Right", "DMICR"},
  1193. {"DACL", NULL, "STENL Mux"},
  1194. {"DACR", NULL, "STENL Mux"},
  1195. {"AIFINL", NULL, "SHDN"},
  1196. {"AIFINR", NULL, "SHDN"},
  1197. {"AIFINL", NULL, "SDIEN"},
  1198. {"AIFINR", NULL, "SDIEN"},
  1199. {"DACL", NULL, "SHDN"},
  1200. {"DACR", NULL, "SHDN"},
  1201. /* Left headphone output mixer */
  1202. {"Left Headphone Mixer", "Left DAC Switch", "DACL"},
  1203. {"Left Headphone Mixer", "Right DAC Switch", "DACR"},
  1204. {"Left Headphone Mixer", "MIC1 Switch", "MIC1 Input"},
  1205. {"Left Headphone Mixer", "MIC2 Switch", "MIC2 Input"},
  1206. {"Left Headphone Mixer", "LINEA Switch", "LINEA Input"},
  1207. {"Left Headphone Mixer", "LINEB Switch", "LINEB Input"},
  1208. /* Right headphone output mixer */
  1209. {"Right Headphone Mixer", "Left DAC Switch", "DACL"},
  1210. {"Right Headphone Mixer", "Right DAC Switch", "DACR"},
  1211. {"Right Headphone Mixer", "MIC1 Switch", "MIC1 Input"},
  1212. {"Right Headphone Mixer", "MIC2 Switch", "MIC2 Input"},
  1213. {"Right Headphone Mixer", "LINEA Switch", "LINEA Input"},
  1214. {"Right Headphone Mixer", "LINEB Switch", "LINEB Input"},
  1215. /* Left speaker output mixer */
  1216. {"Left Speaker Mixer", "Left DAC Switch", "DACL"},
  1217. {"Left Speaker Mixer", "Right DAC Switch", "DACR"},
  1218. {"Left Speaker Mixer", "MIC1 Switch", "MIC1 Input"},
  1219. {"Left Speaker Mixer", "MIC2 Switch", "MIC2 Input"},
  1220. {"Left Speaker Mixer", "LINEA Switch", "LINEA Input"},
  1221. {"Left Speaker Mixer", "LINEB Switch", "LINEB Input"},
  1222. /* Right speaker output mixer */
  1223. {"Right Speaker Mixer", "Left DAC Switch", "DACL"},
  1224. {"Right Speaker Mixer", "Right DAC Switch", "DACR"},
  1225. {"Right Speaker Mixer", "MIC1 Switch", "MIC1 Input"},
  1226. {"Right Speaker Mixer", "MIC2 Switch", "MIC2 Input"},
  1227. {"Right Speaker Mixer", "LINEA Switch", "LINEA Input"},
  1228. {"Right Speaker Mixer", "LINEB Switch", "LINEB Input"},
  1229. /* Left Receiver output mixer */
  1230. {"Left Receiver Mixer", "Left DAC Switch", "DACL"},
  1231. {"Left Receiver Mixer", "Right DAC Switch", "DACR"},
  1232. {"Left Receiver Mixer", "MIC1 Switch", "MIC1 Input"},
  1233. {"Left Receiver Mixer", "MIC2 Switch", "MIC2 Input"},
  1234. {"Left Receiver Mixer", "LINEA Switch", "LINEA Input"},
  1235. {"Left Receiver Mixer", "LINEB Switch", "LINEB Input"},
  1236. /* Right Receiver output mixer */
  1237. {"Right Receiver Mixer", "Left DAC Switch", "DACL"},
  1238. {"Right Receiver Mixer", "Right DAC Switch", "DACR"},
  1239. {"Right Receiver Mixer", "MIC1 Switch", "MIC1 Input"},
  1240. {"Right Receiver Mixer", "MIC2 Switch", "MIC2 Input"},
  1241. {"Right Receiver Mixer", "LINEA Switch", "LINEA Input"},
  1242. {"Right Receiver Mixer", "LINEB Switch", "LINEB Input"},
  1243. {"MIXHPLSEL Mux", "HP Mixer", "Left Headphone Mixer"},
  1244. /*
  1245. * Disable this for lowest power if bypassing
  1246. * the DAC with an analog signal
  1247. */
  1248. {"HP Left Out", NULL, "DACL"},
  1249. {"HP Left Out", NULL, "MIXHPLSEL Mux"},
  1250. {"MIXHPRSEL Mux", "HP Mixer", "Right Headphone Mixer"},
  1251. /*
  1252. * Disable this for lowest power if bypassing
  1253. * the DAC with an analog signal
  1254. */
  1255. {"HP Right Out", NULL, "DACR"},
  1256. {"HP Right Out", NULL, "MIXHPRSEL Mux"},
  1257. {"SPK Left Out", NULL, "Left Speaker Mixer"},
  1258. {"SPK Right Out", NULL, "Right Speaker Mixer"},
  1259. {"RCV Left Out", NULL, "Left Receiver Mixer"},
  1260. {"LINMOD Mux", "Left and Right", "Right Receiver Mixer"},
  1261. {"LINMOD Mux", "Left Only", "Left Receiver Mixer"},
  1262. {"RCV Right Out", NULL, "LINMOD Mux"},
  1263. {"HPL", NULL, "HP Left Out"},
  1264. {"HPR", NULL, "HP Right Out"},
  1265. {"SPKL", NULL, "SPK Left Out"},
  1266. {"SPKR", NULL, "SPK Right Out"},
  1267. {"RCVL", NULL, "RCV Left Out"},
  1268. {"RCVR", NULL, "RCV Right Out"},
  1269. };
  1270. static const struct snd_soc_dapm_route max98091_dapm_routes[] = {
  1271. /* DMIC inputs */
  1272. {"DMIC3", NULL, "DMIC3_ENA"},
  1273. {"DMIC4", NULL, "DMIC4_ENA"},
  1274. {"DMIC3", NULL, "AHPF"},
  1275. {"DMIC4", NULL, "AHPF"},
  1276. };
  1277. static int max98090_add_widgets(struct snd_soc_codec *codec)
  1278. {
  1279. struct max98090_priv *max98090 = snd_soc_codec_get_drvdata(codec);
  1280. struct snd_soc_dapm_context *dapm = &codec->dapm;
  1281. snd_soc_add_codec_controls(codec, max98090_snd_controls,
  1282. ARRAY_SIZE(max98090_snd_controls));
  1283. if (max98090->devtype == MAX98091) {
  1284. snd_soc_add_codec_controls(codec, max98091_snd_controls,
  1285. ARRAY_SIZE(max98091_snd_controls));
  1286. }
  1287. snd_soc_dapm_new_controls(dapm, max98090_dapm_widgets,
  1288. ARRAY_SIZE(max98090_dapm_widgets));
  1289. snd_soc_dapm_add_routes(dapm, max98090_dapm_routes,
  1290. ARRAY_SIZE(max98090_dapm_routes));
  1291. if (max98090->devtype == MAX98091) {
  1292. snd_soc_dapm_new_controls(dapm, max98091_dapm_widgets,
  1293. ARRAY_SIZE(max98091_dapm_widgets));
  1294. snd_soc_dapm_add_routes(dapm, max98091_dapm_routes,
  1295. ARRAY_SIZE(max98091_dapm_routes));
  1296. }
  1297. return 0;
  1298. }
  1299. static const int pclk_rates[] = {
  1300. 12000000, 12000000, 13000000, 13000000,
  1301. 16000000, 16000000, 19200000, 19200000
  1302. };
  1303. static const int lrclk_rates[] = {
  1304. 8000, 16000, 8000, 16000,
  1305. 8000, 16000, 8000, 16000
  1306. };
  1307. static const int user_pclk_rates[] = {
  1308. 13000000, 13000000, 19200000, 19200000,
  1309. };
  1310. static const int user_lrclk_rates[] = {
  1311. 44100, 48000, 44100, 48000,
  1312. };
  1313. static const unsigned long long ni_value[] = {
  1314. 3528, 768, 441, 8
  1315. };
  1316. static const unsigned long long mi_value[] = {
  1317. 8125, 1625, 1500, 25
  1318. };
  1319. static void max98090_configure_bclk(struct snd_soc_codec *codec)
  1320. {
  1321. struct max98090_priv *max98090 = snd_soc_codec_get_drvdata(codec);
  1322. unsigned long long ni;
  1323. int i;
  1324. if (!max98090->sysclk) {
  1325. dev_err(codec->dev, "No SYSCLK configured\n");
  1326. return;
  1327. }
  1328. if (!max98090->bclk || !max98090->lrclk) {
  1329. dev_err(codec->dev, "No audio clocks configured\n");
  1330. return;
  1331. }
  1332. /* Skip configuration when operating as slave */
  1333. if (!(snd_soc_read(codec, M98090_REG_MASTER_MODE) &
  1334. M98090_MAS_MASK)) {
  1335. return;
  1336. }
  1337. /* Check for supported PCLK to LRCLK ratios */
  1338. for (i = 0; i < ARRAY_SIZE(pclk_rates); i++) {
  1339. if ((pclk_rates[i] == max98090->sysclk) &&
  1340. (lrclk_rates[i] == max98090->lrclk)) {
  1341. dev_dbg(codec->dev,
  1342. "Found supported PCLK to LRCLK rates 0x%x\n",
  1343. i + 0x8);
  1344. snd_soc_update_bits(codec, M98090_REG_CLOCK_MODE,
  1345. M98090_FREQ_MASK,
  1346. (i + 0x8) << M98090_FREQ_SHIFT);
  1347. snd_soc_update_bits(codec, M98090_REG_CLOCK_MODE,
  1348. M98090_USE_M1_MASK, 0);
  1349. return;
  1350. }
  1351. }
  1352. /* Check for user calculated MI and NI ratios */
  1353. for (i = 0; i < ARRAY_SIZE(user_pclk_rates); i++) {
  1354. if ((user_pclk_rates[i] == max98090->sysclk) &&
  1355. (user_lrclk_rates[i] == max98090->lrclk)) {
  1356. dev_dbg(codec->dev,
  1357. "Found user supported PCLK to LRCLK rates\n");
  1358. dev_dbg(codec->dev, "i %d ni %lld mi %lld\n",
  1359. i, ni_value[i], mi_value[i]);
  1360. snd_soc_update_bits(codec, M98090_REG_CLOCK_MODE,
  1361. M98090_FREQ_MASK, 0);
  1362. snd_soc_update_bits(codec, M98090_REG_CLOCK_MODE,
  1363. M98090_USE_M1_MASK,
  1364. 1 << M98090_USE_M1_SHIFT);
  1365. snd_soc_write(codec, M98090_REG_CLOCK_RATIO_NI_MSB,
  1366. (ni_value[i] >> 8) & 0x7F);
  1367. snd_soc_write(codec, M98090_REG_CLOCK_RATIO_NI_LSB,
  1368. ni_value[i] & 0xFF);
  1369. snd_soc_write(codec, M98090_REG_CLOCK_RATIO_MI_MSB,
  1370. (mi_value[i] >> 8) & 0x7F);
  1371. snd_soc_write(codec, M98090_REG_CLOCK_RATIO_MI_LSB,
  1372. mi_value[i] & 0xFF);
  1373. return;
  1374. }
  1375. }
  1376. /*
  1377. * Calculate based on MI = 65536 (not as good as either method above)
  1378. */
  1379. snd_soc_update_bits(codec, M98090_REG_CLOCK_MODE,
  1380. M98090_FREQ_MASK, 0);
  1381. snd_soc_update_bits(codec, M98090_REG_CLOCK_MODE,
  1382. M98090_USE_M1_MASK, 0);
  1383. /*
  1384. * Configure NI when operating as master
  1385. * Note: There is a small, but significant audio quality improvement
  1386. * by calculating ni and mi.
  1387. */
  1388. ni = 65536ULL * (max98090->lrclk < 50000 ? 96ULL : 48ULL)
  1389. * (unsigned long long int)max98090->lrclk;
  1390. do_div(ni, (unsigned long long int)max98090->sysclk);
  1391. dev_info(codec->dev, "No better method found\n");
  1392. dev_info(codec->dev, "Calculating ni %lld with mi 65536\n", ni);
  1393. snd_soc_write(codec, M98090_REG_CLOCK_RATIO_NI_MSB,
  1394. (ni >> 8) & 0x7F);
  1395. snd_soc_write(codec, M98090_REG_CLOCK_RATIO_NI_LSB, ni & 0xFF);
  1396. }
  1397. static int max98090_dai_set_fmt(struct snd_soc_dai *codec_dai,
  1398. unsigned int fmt)
  1399. {
  1400. struct snd_soc_codec *codec = codec_dai->codec;
  1401. struct max98090_priv *max98090 = snd_soc_codec_get_drvdata(codec);
  1402. struct max98090_cdata *cdata;
  1403. u8 regval;
  1404. max98090->dai_fmt = fmt;
  1405. cdata = &max98090->dai[0];
  1406. if (fmt != cdata->fmt) {
  1407. cdata->fmt = fmt;
  1408. regval = 0;
  1409. switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
  1410. case SND_SOC_DAIFMT_CBS_CFS:
  1411. /* Set to slave mode PLL - MAS mode off */
  1412. snd_soc_write(codec,
  1413. M98090_REG_CLOCK_RATIO_NI_MSB, 0x00);
  1414. snd_soc_write(codec,
  1415. M98090_REG_CLOCK_RATIO_NI_LSB, 0x00);
  1416. snd_soc_update_bits(codec, M98090_REG_CLOCK_MODE,
  1417. M98090_USE_M1_MASK, 0);
  1418. max98090->master = false;
  1419. break;
  1420. case SND_SOC_DAIFMT_CBM_CFM:
  1421. /* Set to master mode */
  1422. if (max98090->tdm_slots == 4) {
  1423. /* TDM */
  1424. regval |= M98090_MAS_MASK |
  1425. M98090_BSEL_64;
  1426. } else if (max98090->tdm_slots == 3) {
  1427. /* TDM */
  1428. regval |= M98090_MAS_MASK |
  1429. M98090_BSEL_48;
  1430. } else {
  1431. /* Few TDM slots, or No TDM */
  1432. regval |= M98090_MAS_MASK |
  1433. M98090_BSEL_32;
  1434. }
  1435. max98090->master = true;
  1436. break;
  1437. case SND_SOC_DAIFMT_CBS_CFM:
  1438. case SND_SOC_DAIFMT_CBM_CFS:
  1439. default:
  1440. dev_err(codec->dev, "DAI clock mode unsupported");
  1441. return -EINVAL;
  1442. }
  1443. snd_soc_write(codec, M98090_REG_MASTER_MODE, regval);
  1444. regval = 0;
  1445. switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
  1446. case SND_SOC_DAIFMT_I2S:
  1447. regval |= M98090_DLY_MASK;
  1448. break;
  1449. case SND_SOC_DAIFMT_LEFT_J:
  1450. break;
  1451. case SND_SOC_DAIFMT_RIGHT_J:
  1452. regval |= M98090_RJ_MASK;
  1453. break;
  1454. case SND_SOC_DAIFMT_DSP_A:
  1455. /* Not supported mode */
  1456. default:
  1457. dev_err(codec->dev, "DAI format unsupported");
  1458. return -EINVAL;
  1459. }
  1460. switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
  1461. case SND_SOC_DAIFMT_NB_NF:
  1462. break;
  1463. case SND_SOC_DAIFMT_NB_IF:
  1464. regval |= M98090_WCI_MASK;
  1465. break;
  1466. case SND_SOC_DAIFMT_IB_NF:
  1467. regval |= M98090_BCI_MASK;
  1468. break;
  1469. case SND_SOC_DAIFMT_IB_IF:
  1470. regval |= M98090_BCI_MASK|M98090_WCI_MASK;
  1471. break;
  1472. default:
  1473. dev_err(codec->dev, "DAI invert mode unsupported");
  1474. return -EINVAL;
  1475. }
  1476. /*
  1477. * This accommodates an inverted logic in the MAX98090 chip
  1478. * for Bit Clock Invert (BCI). The inverted logic is only
  1479. * seen for the case of TDM mode. The remaining cases have
  1480. * normal logic.
  1481. */
  1482. if (max98090->tdm_slots > 1)
  1483. regval ^= M98090_BCI_MASK;
  1484. snd_soc_write(codec,
  1485. M98090_REG_INTERFACE_FORMAT, regval);
  1486. }
  1487. return 0;
  1488. }
  1489. static int max98090_set_tdm_slot(struct snd_soc_dai *codec_dai,
  1490. unsigned int tx_mask, unsigned int rx_mask, int slots, int slot_width)
  1491. {
  1492. struct snd_soc_codec *codec = codec_dai->codec;
  1493. struct max98090_priv *max98090 = snd_soc_codec_get_drvdata(codec);
  1494. struct max98090_cdata *cdata;
  1495. cdata = &max98090->dai[0];
  1496. if (slots < 0 || slots > 4)
  1497. return -EINVAL;
  1498. max98090->tdm_slots = slots;
  1499. max98090->tdm_width = slot_width;
  1500. if (max98090->tdm_slots > 1) {
  1501. /* SLOTL SLOTR SLOTDLY */
  1502. snd_soc_write(codec, M98090_REG_TDM_FORMAT,
  1503. 0 << M98090_TDM_SLOTL_SHIFT |
  1504. 1 << M98090_TDM_SLOTR_SHIFT |
  1505. 0 << M98090_TDM_SLOTDLY_SHIFT);
  1506. /* FSW TDM */
  1507. snd_soc_update_bits(codec, M98090_REG_TDM_CONTROL,
  1508. M98090_TDM_MASK,
  1509. M98090_TDM_MASK);
  1510. }
  1511. /*
  1512. * Normally advisable to set TDM first, but this permits either order
  1513. */
  1514. cdata->fmt = 0;
  1515. max98090_dai_set_fmt(codec_dai, max98090->dai_fmt);
  1516. return 0;
  1517. }
  1518. static int max98090_set_bias_level(struct snd_soc_codec *codec,
  1519. enum snd_soc_bias_level level)
  1520. {
  1521. struct max98090_priv *max98090 = snd_soc_codec_get_drvdata(codec);
  1522. int ret;
  1523. switch (level) {
  1524. case SND_SOC_BIAS_ON:
  1525. break;
  1526. case SND_SOC_BIAS_PREPARE:
  1527. /*
  1528. * SND_SOC_BIAS_PREPARE is called while preparing for a
  1529. * transition to ON or away from ON. If current bias_level
  1530. * is SND_SOC_BIAS_ON, then it is preparing for a transition
  1531. * away from ON. Disable the clock in that case, otherwise
  1532. * enable it.
  1533. */
  1534. if (!IS_ERR(max98090->mclk)) {
  1535. if (codec->dapm.bias_level == SND_SOC_BIAS_ON)
  1536. clk_disable_unprepare(max98090->mclk);
  1537. else
  1538. clk_prepare_enable(max98090->mclk);
  1539. }
  1540. break;
  1541. case SND_SOC_BIAS_STANDBY:
  1542. if (codec->dapm.bias_level == SND_SOC_BIAS_OFF) {
  1543. ret = regcache_sync(max98090->regmap);
  1544. if (ret != 0) {
  1545. dev_err(codec->dev,
  1546. "Failed to sync cache: %d\n", ret);
  1547. return ret;
  1548. }
  1549. }
  1550. break;
  1551. case SND_SOC_BIAS_OFF:
  1552. /* Set internal pull-up to lowest power mode */
  1553. snd_soc_update_bits(codec, M98090_REG_JACK_DETECT,
  1554. M98090_JDWK_MASK, M98090_JDWK_MASK);
  1555. regcache_mark_dirty(max98090->regmap);
  1556. break;
  1557. }
  1558. codec->dapm.bias_level = level;
  1559. return 0;
  1560. }
  1561. static const int comp_pclk_rates[] = {
  1562. 11289600, 12288000, 12000000, 13000000, 19200000
  1563. };
  1564. static const int dmic_micclk[] = {
  1565. 2, 2, 2, 2, 4, 2
  1566. };
  1567. static const int comp_lrclk_rates[] = {
  1568. 8000, 16000, 32000, 44100, 48000, 96000
  1569. };
  1570. static const int dmic_comp[6][6] = {
  1571. {7, 8, 3, 3, 3, 3},
  1572. {7, 8, 3, 3, 3, 3},
  1573. {7, 8, 3, 3, 3, 3},
  1574. {7, 8, 3, 1, 1, 1},
  1575. {7, 8, 3, 1, 2, 2},
  1576. {7, 8, 3, 3, 3, 3}
  1577. };
  1578. static int max98090_dai_hw_params(struct snd_pcm_substream *substream,
  1579. struct snd_pcm_hw_params *params,
  1580. struct snd_soc_dai *dai)
  1581. {
  1582. struct snd_soc_codec *codec = dai->codec;
  1583. struct max98090_priv *max98090 = snd_soc_codec_get_drvdata(codec);
  1584. struct max98090_cdata *cdata;
  1585. int i, j;
  1586. cdata = &max98090->dai[0];
  1587. max98090->bclk = snd_soc_params_to_bclk(params);
  1588. if (params_channels(params) == 1)
  1589. max98090->bclk *= 2;
  1590. max98090->lrclk = params_rate(params);
  1591. switch (params_width(params)) {
  1592. case 16:
  1593. snd_soc_update_bits(codec, M98090_REG_INTERFACE_FORMAT,
  1594. M98090_WS_MASK, 0);
  1595. break;
  1596. default:
  1597. return -EINVAL;
  1598. }
  1599. if (max98090->master)
  1600. max98090_configure_bclk(codec);
  1601. cdata->rate = max98090->lrclk;
  1602. /* Update filter mode */
  1603. if (max98090->lrclk < 24000)
  1604. snd_soc_update_bits(codec, M98090_REG_FILTER_CONFIG,
  1605. M98090_MODE_MASK, 0);
  1606. else
  1607. snd_soc_update_bits(codec, M98090_REG_FILTER_CONFIG,
  1608. M98090_MODE_MASK, M98090_MODE_MASK);
  1609. /* Update sample rate mode */
  1610. if (max98090->lrclk < 50000)
  1611. snd_soc_update_bits(codec, M98090_REG_FILTER_CONFIG,
  1612. M98090_DHF_MASK, 0);
  1613. else
  1614. snd_soc_update_bits(codec, M98090_REG_FILTER_CONFIG,
  1615. M98090_DHF_MASK, M98090_DHF_MASK);
  1616. /* Check for supported PCLK to LRCLK ratios */
  1617. for (j = 0; j < ARRAY_SIZE(comp_pclk_rates); j++) {
  1618. if (comp_pclk_rates[j] == max98090->sysclk) {
  1619. break;
  1620. }
  1621. }
  1622. for (i = 0; i < ARRAY_SIZE(comp_lrclk_rates) - 1; i++) {
  1623. if (max98090->lrclk <= (comp_lrclk_rates[i] +
  1624. comp_lrclk_rates[i + 1]) / 2) {
  1625. break;
  1626. }
  1627. }
  1628. snd_soc_update_bits(codec, M98090_REG_DIGITAL_MIC_ENABLE,
  1629. M98090_MICCLK_MASK,
  1630. dmic_micclk[j] << M98090_MICCLK_SHIFT);
  1631. snd_soc_update_bits(codec, M98090_REG_DIGITAL_MIC_CONFIG,
  1632. M98090_DMIC_COMP_MASK,
  1633. dmic_comp[j][i] << M98090_DMIC_COMP_SHIFT);
  1634. return 0;
  1635. }
  1636. /*
  1637. * PLL / Sysclk
  1638. */
  1639. static int max98090_dai_set_sysclk(struct snd_soc_dai *dai,
  1640. int clk_id, unsigned int freq, int dir)
  1641. {
  1642. struct snd_soc_codec *codec = dai->codec;
  1643. struct max98090_priv *max98090 = snd_soc_codec_get_drvdata(codec);
  1644. /* Requested clock frequency is already setup */
  1645. if (freq == max98090->sysclk)
  1646. return 0;
  1647. if (!IS_ERR(max98090->mclk)) {
  1648. freq = clk_round_rate(max98090->mclk, freq);
  1649. clk_set_rate(max98090->mclk, freq);
  1650. }
  1651. /* Setup clocks for slave mode, and using the PLL
  1652. * PSCLK = 0x01 (when master clk is 10MHz to 20MHz)
  1653. * 0x02 (when master clk is 20MHz to 40MHz)..
  1654. * 0x03 (when master clk is 40MHz to 60MHz)..
  1655. */
  1656. if ((freq >= 10000000) && (freq <= 20000000)) {
  1657. snd_soc_write(codec, M98090_REG_SYSTEM_CLOCK,
  1658. M98090_PSCLK_DIV1);
  1659. } else if ((freq > 20000000) && (freq <= 40000000)) {
  1660. snd_soc_write(codec, M98090_REG_SYSTEM_CLOCK,
  1661. M98090_PSCLK_DIV2);
  1662. } else if ((freq > 40000000) && (freq <= 60000000)) {
  1663. snd_soc_write(codec, M98090_REG_SYSTEM_CLOCK,
  1664. M98090_PSCLK_DIV4);
  1665. } else {
  1666. dev_err(codec->dev, "Invalid master clock frequency\n");
  1667. return -EINVAL;
  1668. }
  1669. max98090->sysclk = freq;
  1670. return 0;
  1671. }
  1672. static int max98090_dai_digital_mute(struct snd_soc_dai *codec_dai, int mute)
  1673. {
  1674. struct snd_soc_codec *codec = codec_dai->codec;
  1675. int regval;
  1676. regval = mute ? M98090_DVM_MASK : 0;
  1677. snd_soc_update_bits(codec, M98090_REG_DAI_PLAYBACK_LEVEL,
  1678. M98090_DVM_MASK, regval);
  1679. return 0;
  1680. }
  1681. static int max98090_dai_trigger(struct snd_pcm_substream *substream, int cmd,
  1682. struct snd_soc_dai *dai)
  1683. {
  1684. struct snd_soc_codec *codec = dai->codec;
  1685. struct max98090_priv *max98090 = snd_soc_codec_get_drvdata(codec);
  1686. switch (cmd) {
  1687. case SNDRV_PCM_TRIGGER_START:
  1688. case SNDRV_PCM_TRIGGER_RESUME:
  1689. case SNDRV_PCM_TRIGGER_PAUSE_RELEASE:
  1690. if (!max98090->master && dai->active == 1)
  1691. queue_delayed_work(system_power_efficient_wq,
  1692. &max98090->pll_det_enable_work,
  1693. msecs_to_jiffies(10));
  1694. break;
  1695. case SNDRV_PCM_TRIGGER_STOP:
  1696. case SNDRV_PCM_TRIGGER_SUSPEND:
  1697. case SNDRV_PCM_TRIGGER_PAUSE_PUSH:
  1698. if (!max98090->master && dai->active == 1)
  1699. schedule_work(&max98090->pll_det_disable_work);
  1700. break;
  1701. default:
  1702. break;
  1703. }
  1704. return 0;
  1705. }
  1706. static void max98090_pll_det_enable_work(struct work_struct *work)
  1707. {
  1708. struct max98090_priv *max98090 =
  1709. container_of(work, struct max98090_priv,
  1710. pll_det_enable_work.work);
  1711. struct snd_soc_codec *codec = max98090->codec;
  1712. unsigned int status, mask;
  1713. /*
  1714. * Clear status register in order to clear possibly already occurred
  1715. * PLL unlock. If PLL hasn't still locked, the status will be set
  1716. * again and PLL unlock interrupt will occur.
  1717. * Note this will clear all status bits
  1718. */
  1719. regmap_read(max98090->regmap, M98090_REG_DEVICE_STATUS, &status);
  1720. /*
  1721. * Queue jack work in case jack state has just changed but handler
  1722. * hasn't run yet
  1723. */
  1724. regmap_read(max98090->regmap, M98090_REG_INTERRUPT_S, &mask);
  1725. status &= mask;
  1726. if (status & M98090_JDET_MASK)
  1727. queue_delayed_work(system_power_efficient_wq,
  1728. &max98090->jack_work,
  1729. msecs_to_jiffies(100));
  1730. /* Enable PLL unlock interrupt */
  1731. snd_soc_update_bits(codec, M98090_REG_INTERRUPT_S,
  1732. M98090_IULK_MASK,
  1733. 1 << M98090_IULK_SHIFT);
  1734. }
  1735. static void max98090_pll_det_disable_work(struct work_struct *work)
  1736. {
  1737. struct max98090_priv *max98090 =
  1738. container_of(work, struct max98090_priv, pll_det_disable_work);
  1739. struct snd_soc_codec *codec = max98090->codec;
  1740. cancel_delayed_work_sync(&max98090->pll_det_enable_work);
  1741. /* Disable PLL unlock interrupt */
  1742. snd_soc_update_bits(codec, M98090_REG_INTERRUPT_S,
  1743. M98090_IULK_MASK, 0);
  1744. }
  1745. static void max98090_pll_work(struct work_struct *work)
  1746. {
  1747. struct max98090_priv *max98090 =
  1748. container_of(work, struct max98090_priv, pll_work);
  1749. struct snd_soc_codec *codec = max98090->codec;
  1750. if (!snd_soc_codec_is_active(codec))
  1751. return;
  1752. dev_info(codec->dev, "PLL unlocked\n");
  1753. /* Toggle shutdown OFF then ON */
  1754. snd_soc_update_bits(codec, M98090_REG_DEVICE_SHUTDOWN,
  1755. M98090_SHDNN_MASK, 0);
  1756. msleep(10);
  1757. snd_soc_update_bits(codec, M98090_REG_DEVICE_SHUTDOWN,
  1758. M98090_SHDNN_MASK, M98090_SHDNN_MASK);
  1759. /* Give PLL time to lock */
  1760. msleep(10);
  1761. }
  1762. static void max98090_jack_work(struct work_struct *work)
  1763. {
  1764. struct max98090_priv *max98090 = container_of(work,
  1765. struct max98090_priv,
  1766. jack_work.work);
  1767. struct snd_soc_codec *codec = max98090->codec;
  1768. struct snd_soc_dapm_context *dapm = &codec->dapm;
  1769. int status = 0;
  1770. int reg;
  1771. /* Read a second time */
  1772. if (max98090->jack_state == M98090_JACK_STATE_NO_HEADSET) {
  1773. /* Strong pull up allows mic detection */
  1774. snd_soc_update_bits(codec, M98090_REG_JACK_DETECT,
  1775. M98090_JDWK_MASK, 0);
  1776. msleep(50);
  1777. reg = snd_soc_read(codec, M98090_REG_JACK_STATUS);
  1778. /* Weak pull up allows only insertion detection */
  1779. snd_soc_update_bits(codec, M98090_REG_JACK_DETECT,
  1780. M98090_JDWK_MASK, M98090_JDWK_MASK);
  1781. } else {
  1782. reg = snd_soc_read(codec, M98090_REG_JACK_STATUS);
  1783. }
  1784. reg = snd_soc_read(codec, M98090_REG_JACK_STATUS);
  1785. switch (reg & (M98090_LSNS_MASK | M98090_JKSNS_MASK)) {
  1786. case M98090_LSNS_MASK | M98090_JKSNS_MASK:
  1787. dev_dbg(codec->dev, "No Headset Detected\n");
  1788. max98090->jack_state = M98090_JACK_STATE_NO_HEADSET;
  1789. status |= 0;
  1790. break;
  1791. case 0:
  1792. if (max98090->jack_state ==
  1793. M98090_JACK_STATE_HEADSET) {
  1794. dev_dbg(codec->dev,
  1795. "Headset Button Down Detected\n");
  1796. /*
  1797. * max98090_headset_button_event(codec)
  1798. * could be defined, then called here.
  1799. */
  1800. status |= SND_JACK_HEADSET;
  1801. status |= SND_JACK_BTN_0;
  1802. break;
  1803. }
  1804. /* Line is reported as Headphone */
  1805. /* Nokia Headset is reported as Headphone */
  1806. /* Mono Headphone is reported as Headphone */
  1807. dev_dbg(codec->dev, "Headphone Detected\n");
  1808. max98090->jack_state = M98090_JACK_STATE_HEADPHONE;
  1809. status |= SND_JACK_HEADPHONE;
  1810. break;
  1811. case M98090_JKSNS_MASK:
  1812. dev_dbg(codec->dev, "Headset Detected\n");
  1813. max98090->jack_state = M98090_JACK_STATE_HEADSET;
  1814. status |= SND_JACK_HEADSET;
  1815. break;
  1816. default:
  1817. dev_dbg(codec->dev, "Unrecognized Jack Status\n");
  1818. break;
  1819. }
  1820. snd_soc_jack_report(max98090->jack, status,
  1821. SND_JACK_HEADSET | SND_JACK_BTN_0);
  1822. snd_soc_dapm_sync(dapm);
  1823. }
  1824. static irqreturn_t max98090_interrupt(int irq, void *data)
  1825. {
  1826. struct max98090_priv *max98090 = data;
  1827. struct snd_soc_codec *codec = max98090->codec;
  1828. int ret;
  1829. unsigned int mask;
  1830. unsigned int active;
  1831. /* Treat interrupt before codec is initialized as spurious */
  1832. if (codec == NULL)
  1833. return IRQ_NONE;
  1834. dev_dbg(codec->dev, "***** max98090_interrupt *****\n");
  1835. ret = regmap_read(max98090->regmap, M98090_REG_INTERRUPT_S, &mask);
  1836. if (ret != 0) {
  1837. dev_err(codec->dev,
  1838. "failed to read M98090_REG_INTERRUPT_S: %d\n",
  1839. ret);
  1840. return IRQ_NONE;
  1841. }
  1842. ret = regmap_read(max98090->regmap, M98090_REG_DEVICE_STATUS, &active);
  1843. if (ret != 0) {
  1844. dev_err(codec->dev,
  1845. "failed to read M98090_REG_DEVICE_STATUS: %d\n",
  1846. ret);
  1847. return IRQ_NONE;
  1848. }
  1849. dev_dbg(codec->dev, "active=0x%02x mask=0x%02x -> active=0x%02x\n",
  1850. active, mask, active & mask);
  1851. active &= mask;
  1852. if (!active)
  1853. return IRQ_NONE;
  1854. if (active & M98090_CLD_MASK)
  1855. dev_err(codec->dev, "M98090_CLD_MASK\n");
  1856. if (active & M98090_SLD_MASK)
  1857. dev_dbg(codec->dev, "M98090_SLD_MASK\n");
  1858. if (active & M98090_ULK_MASK) {
  1859. dev_dbg(codec->dev, "M98090_ULK_MASK\n");
  1860. schedule_work(&max98090->pll_work);
  1861. }
  1862. if (active & M98090_JDET_MASK) {
  1863. dev_dbg(codec->dev, "M98090_JDET_MASK\n");
  1864. pm_wakeup_event(codec->dev, 100);
  1865. queue_delayed_work(system_power_efficient_wq,
  1866. &max98090->jack_work,
  1867. msecs_to_jiffies(100));
  1868. }
  1869. if (active & M98090_DRCACT_MASK)
  1870. dev_dbg(codec->dev, "M98090_DRCACT_MASK\n");
  1871. if (active & M98090_DRCCLP_MASK)
  1872. dev_err(codec->dev, "M98090_DRCCLP_MASK\n");
  1873. return IRQ_HANDLED;
  1874. }
  1875. /**
  1876. * max98090_mic_detect - Enable microphone detection via the MAX98090 IRQ
  1877. *
  1878. * @codec: MAX98090 codec
  1879. * @jack: jack to report detection events on
  1880. *
  1881. * Enable microphone detection via IRQ on the MAX98090. If GPIOs are
  1882. * being used to bring out signals to the processor then only platform
  1883. * data configuration is needed for MAX98090 and processor GPIOs should
  1884. * be configured using snd_soc_jack_add_gpios() instead.
  1885. *
  1886. * If no jack is supplied detection will be disabled.
  1887. */
  1888. int max98090_mic_detect(struct snd_soc_codec *codec,
  1889. struct snd_soc_jack *jack)
  1890. {
  1891. struct max98090_priv *max98090 = snd_soc_codec_get_drvdata(codec);
  1892. dev_dbg(codec->dev, "max98090_mic_detect\n");
  1893. max98090->jack = jack;
  1894. if (jack) {
  1895. snd_soc_update_bits(codec, M98090_REG_INTERRUPT_S,
  1896. M98090_IJDET_MASK,
  1897. 1 << M98090_IJDET_SHIFT);
  1898. } else {
  1899. snd_soc_update_bits(codec, M98090_REG_INTERRUPT_S,
  1900. M98090_IJDET_MASK,
  1901. 0);
  1902. }
  1903. /* Send an initial empty report */
  1904. snd_soc_jack_report(max98090->jack, 0,
  1905. SND_JACK_HEADSET | SND_JACK_BTN_0);
  1906. queue_delayed_work(system_power_efficient_wq,
  1907. &max98090->jack_work,
  1908. msecs_to_jiffies(100));
  1909. return 0;
  1910. }
  1911. EXPORT_SYMBOL_GPL(max98090_mic_detect);
  1912. #define MAX98090_RATES SNDRV_PCM_RATE_8000_96000
  1913. #define MAX98090_FORMATS (SNDRV_PCM_FMTBIT_S16_LE | SNDRV_PCM_FMTBIT_S24_LE)
  1914. static struct snd_soc_dai_ops max98090_dai_ops = {
  1915. .set_sysclk = max98090_dai_set_sysclk,
  1916. .set_fmt = max98090_dai_set_fmt,
  1917. .set_tdm_slot = max98090_set_tdm_slot,
  1918. .hw_params = max98090_dai_hw_params,
  1919. .digital_mute = max98090_dai_digital_mute,
  1920. .trigger = max98090_dai_trigger,
  1921. };
  1922. static struct snd_soc_dai_driver max98090_dai[] = {
  1923. {
  1924. .name = "HiFi",
  1925. .playback = {
  1926. .stream_name = "HiFi Playback",
  1927. .channels_min = 2,
  1928. .channels_max = 2,
  1929. .rates = MAX98090_RATES,
  1930. .formats = MAX98090_FORMATS,
  1931. },
  1932. .capture = {
  1933. .stream_name = "HiFi Capture",
  1934. .channels_min = 1,
  1935. .channels_max = 2,
  1936. .rates = MAX98090_RATES,
  1937. .formats = MAX98090_FORMATS,
  1938. },
  1939. .ops = &max98090_dai_ops,
  1940. }
  1941. };
  1942. static int max98090_probe(struct snd_soc_codec *codec)
  1943. {
  1944. struct max98090_priv *max98090 = snd_soc_codec_get_drvdata(codec);
  1945. struct max98090_cdata *cdata;
  1946. enum max98090_type devtype;
  1947. int ret = 0;
  1948. dev_dbg(codec->dev, "max98090_probe\n");
  1949. max98090->mclk = devm_clk_get(codec->dev, "mclk");
  1950. if (PTR_ERR(max98090->mclk) == -EPROBE_DEFER)
  1951. return -EPROBE_DEFER;
  1952. max98090->codec = codec;
  1953. /* Reset the codec, the DSP core, and disable all interrupts */
  1954. max98090_reset(max98090);
  1955. /* Initialize private data */
  1956. max98090->sysclk = (unsigned)-1;
  1957. max98090->master = false;
  1958. cdata = &max98090->dai[0];
  1959. cdata->rate = (unsigned)-1;
  1960. cdata->fmt = (unsigned)-1;
  1961. max98090->lin_state = 0;
  1962. max98090->pa1en = 0;
  1963. max98090->pa2en = 0;
  1964. ret = snd_soc_read(codec, M98090_REG_REVISION_ID);
  1965. if (ret < 0) {
  1966. dev_err(codec->dev, "Failed to read device revision: %d\n",
  1967. ret);
  1968. goto err_access;
  1969. }
  1970. if ((ret >= M98090_REVA) && (ret <= M98090_REVA + 0x0f)) {
  1971. devtype = MAX98090;
  1972. dev_info(codec->dev, "MAX98090 REVID=0x%02x\n", ret);
  1973. } else if ((ret >= M98091_REVA) && (ret <= M98091_REVA + 0x0f)) {
  1974. devtype = MAX98091;
  1975. dev_info(codec->dev, "MAX98091 REVID=0x%02x\n", ret);
  1976. } else {
  1977. devtype = MAX98090;
  1978. dev_err(codec->dev, "Unrecognized revision 0x%02x\n", ret);
  1979. }
  1980. if (max98090->devtype != devtype) {
  1981. dev_warn(codec->dev, "Mismatch in DT specified CODEC type.\n");
  1982. max98090->devtype = devtype;
  1983. }
  1984. max98090->jack_state = M98090_JACK_STATE_NO_HEADSET;
  1985. INIT_DELAYED_WORK(&max98090->jack_work, max98090_jack_work);
  1986. INIT_DELAYED_WORK(&max98090->pll_det_enable_work,
  1987. max98090_pll_det_enable_work);
  1988. INIT_WORK(&max98090->pll_det_disable_work,
  1989. max98090_pll_det_disable_work);
  1990. INIT_WORK(&max98090->pll_work, max98090_pll_work);
  1991. /* Enable jack detection */
  1992. snd_soc_write(codec, M98090_REG_JACK_DETECT,
  1993. M98090_JDETEN_MASK | M98090_JDEB_25MS);
  1994. /*
  1995. * Clear any old interrupts.
  1996. * An old interrupt ocurring prior to installing the ISR
  1997. * can keep a new interrupt from generating a trigger.
  1998. */
  1999. snd_soc_read(codec, M98090_REG_DEVICE_STATUS);
  2000. /* High Performance is default */
  2001. snd_soc_update_bits(codec, M98090_REG_DAC_CONTROL,
  2002. M98090_DACHP_MASK,
  2003. 1 << M98090_DACHP_SHIFT);
  2004. snd_soc_update_bits(codec, M98090_REG_DAC_CONTROL,
  2005. M98090_PERFMODE_MASK,
  2006. 0 << M98090_PERFMODE_SHIFT);
  2007. snd_soc_update_bits(codec, M98090_REG_ADC_CONTROL,
  2008. M98090_ADCHP_MASK,
  2009. 1 << M98090_ADCHP_SHIFT);
  2010. /* Turn on VCM bandgap reference */
  2011. snd_soc_write(codec, M98090_REG_BIAS_CONTROL,
  2012. M98090_VCM_MODE_MASK);
  2013. snd_soc_update_bits(codec, M98090_REG_MIC_BIAS_VOLTAGE,
  2014. M98090_MBVSEL_MASK, M98090_MBVSEL_2V8);
  2015. max98090_add_widgets(codec);
  2016. err_access:
  2017. return ret;
  2018. }
  2019. static int max98090_remove(struct snd_soc_codec *codec)
  2020. {
  2021. struct max98090_priv *max98090 = snd_soc_codec_get_drvdata(codec);
  2022. cancel_delayed_work_sync(&max98090->jack_work);
  2023. cancel_delayed_work_sync(&max98090->pll_det_enable_work);
  2024. cancel_work_sync(&max98090->pll_det_disable_work);
  2025. cancel_work_sync(&max98090->pll_work);
  2026. max98090->codec = NULL;
  2027. return 0;
  2028. }
  2029. static struct snd_soc_codec_driver soc_codec_dev_max98090 = {
  2030. .probe = max98090_probe,
  2031. .remove = max98090_remove,
  2032. .set_bias_level = max98090_set_bias_level,
  2033. };
  2034. static const struct regmap_config max98090_regmap = {
  2035. .reg_bits = 8,
  2036. .val_bits = 8,
  2037. .max_register = MAX98090_MAX_REGISTER,
  2038. .reg_defaults = max98090_reg,
  2039. .num_reg_defaults = ARRAY_SIZE(max98090_reg),
  2040. .volatile_reg = max98090_volatile_register,
  2041. .readable_reg = max98090_readable_register,
  2042. .cache_type = REGCACHE_RBTREE,
  2043. };
  2044. static int max98090_i2c_probe(struct i2c_client *i2c,
  2045. const struct i2c_device_id *i2c_id)
  2046. {
  2047. struct max98090_priv *max98090;
  2048. const struct acpi_device_id *acpi_id;
  2049. kernel_ulong_t driver_data = 0;
  2050. int ret;
  2051. pr_debug("max98090_i2c_probe\n");
  2052. max98090 = devm_kzalloc(&i2c->dev, sizeof(struct max98090_priv),
  2053. GFP_KERNEL);
  2054. if (max98090 == NULL)
  2055. return -ENOMEM;
  2056. if (ACPI_HANDLE(&i2c->dev)) {
  2057. acpi_id = acpi_match_device(i2c->dev.driver->acpi_match_table,
  2058. &i2c->dev);
  2059. if (!acpi_id) {
  2060. dev_err(&i2c->dev, "No driver data\n");
  2061. return -EINVAL;
  2062. }
  2063. driver_data = acpi_id->driver_data;
  2064. } else if (i2c_id) {
  2065. driver_data = i2c_id->driver_data;
  2066. }
  2067. max98090->devtype = driver_data;
  2068. i2c_set_clientdata(i2c, max98090);
  2069. max98090->pdata = i2c->dev.platform_data;
  2070. max98090->regmap = devm_regmap_init_i2c(i2c, &max98090_regmap);
  2071. if (IS_ERR(max98090->regmap)) {
  2072. ret = PTR_ERR(max98090->regmap);
  2073. dev_err(&i2c->dev, "Failed to allocate regmap: %d\n", ret);
  2074. goto err_enable;
  2075. }
  2076. ret = devm_request_threaded_irq(&i2c->dev, i2c->irq, NULL,
  2077. max98090_interrupt, IRQF_TRIGGER_FALLING | IRQF_ONESHOT,
  2078. "max98090_interrupt", max98090);
  2079. if (ret < 0) {
  2080. dev_err(&i2c->dev, "request_irq failed: %d\n",
  2081. ret);
  2082. return ret;
  2083. }
  2084. ret = snd_soc_register_codec(&i2c->dev,
  2085. &soc_codec_dev_max98090, max98090_dai,
  2086. ARRAY_SIZE(max98090_dai));
  2087. err_enable:
  2088. return ret;
  2089. }
  2090. static int max98090_i2c_remove(struct i2c_client *client)
  2091. {
  2092. snd_soc_unregister_codec(&client->dev);
  2093. return 0;
  2094. }
  2095. #ifdef CONFIG_PM_RUNTIME
  2096. static int max98090_runtime_resume(struct device *dev)
  2097. {
  2098. struct max98090_priv *max98090 = dev_get_drvdata(dev);
  2099. regcache_cache_only(max98090->regmap, false);
  2100. max98090_reset(max98090);
  2101. regcache_sync(max98090->regmap);
  2102. return 0;
  2103. }
  2104. static int max98090_runtime_suspend(struct device *dev)
  2105. {
  2106. struct max98090_priv *max98090 = dev_get_drvdata(dev);
  2107. regcache_cache_only(max98090->regmap, true);
  2108. return 0;
  2109. }
  2110. #endif
  2111. #ifdef CONFIG_PM_SLEEP
  2112. static int max98090_resume(struct device *dev)
  2113. {
  2114. struct max98090_priv *max98090 = dev_get_drvdata(dev);
  2115. unsigned int status;
  2116. regcache_mark_dirty(max98090->regmap);
  2117. max98090_reset(max98090);
  2118. /* clear IRQ status */
  2119. regmap_read(max98090->regmap, M98090_REG_DEVICE_STATUS, &status);
  2120. regcache_sync(max98090->regmap);
  2121. return 0;
  2122. }
  2123. static int max98090_suspend(struct device *dev)
  2124. {
  2125. return 0;
  2126. }
  2127. #endif
  2128. static const struct dev_pm_ops max98090_pm = {
  2129. SET_RUNTIME_PM_OPS(max98090_runtime_suspend,
  2130. max98090_runtime_resume, NULL)
  2131. SET_SYSTEM_SLEEP_PM_OPS(max98090_suspend, max98090_resume)
  2132. };
  2133. static const struct i2c_device_id max98090_i2c_id[] = {
  2134. { "max98090", MAX98090 },
  2135. { "max98091", MAX98091 },
  2136. { }
  2137. };
  2138. MODULE_DEVICE_TABLE(i2c, max98090_i2c_id);
  2139. static const struct of_device_id max98090_of_match[] = {
  2140. { .compatible = "maxim,max98090", },
  2141. { .compatible = "maxim,max98091", },
  2142. { }
  2143. };
  2144. MODULE_DEVICE_TABLE(of, max98090_of_match);
  2145. #ifdef CONFIG_ACPI
  2146. static struct acpi_device_id max98090_acpi_match[] = {
  2147. { "193C9890", MAX98090 },
  2148. { }
  2149. };
  2150. MODULE_DEVICE_TABLE(acpi, max98090_acpi_match);
  2151. #endif
  2152. static struct i2c_driver max98090_i2c_driver = {
  2153. .driver = {
  2154. .name = "max98090",
  2155. .owner = THIS_MODULE,
  2156. .pm = &max98090_pm,
  2157. .of_match_table = of_match_ptr(max98090_of_match),
  2158. .acpi_match_table = ACPI_PTR(max98090_acpi_match),
  2159. },
  2160. .probe = max98090_i2c_probe,
  2161. .remove = max98090_i2c_remove,
  2162. .id_table = max98090_i2c_id,
  2163. };
  2164. module_i2c_driver(max98090_i2c_driver);
  2165. MODULE_DESCRIPTION("ALSA SoC MAX98090 driver");
  2166. MODULE_AUTHOR("Peter Hsiang, Jesse Marroqin, Jerry Wong");
  2167. MODULE_LICENSE("GPL");