rt5677.c 120 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719
  1. /*
  2. * rt5677.c -- RT5677 ALSA SoC audio codec driver
  3. *
  4. * Copyright 2013 Realtek Semiconductor Corp.
  5. * Author: Oder Chiou <oder_chiou@realtek.com>
  6. *
  7. * This program is free software; you can redistribute it and/or modify
  8. * it under the terms of the GNU General Public License version 2 as
  9. * published by the Free Software Foundation.
  10. */
  11. #include <linux/fs.h>
  12. #include <linux/module.h>
  13. #include <linux/moduleparam.h>
  14. #include <linux/init.h>
  15. #include <linux/delay.h>
  16. #include <linux/pm.h>
  17. #include <linux/of_gpio.h>
  18. #include <linux/regmap.h>
  19. #include <linux/i2c.h>
  20. #include <linux/platform_device.h>
  21. #include <linux/spi/spi.h>
  22. #include <linux/gpio.h>
  23. #include <sound/core.h>
  24. #include <sound/pcm.h>
  25. #include <sound/pcm_params.h>
  26. #include <sound/soc.h>
  27. #include <sound/soc-dapm.h>
  28. #include <sound/initval.h>
  29. #include <sound/tlv.h>
  30. #include "rl6231.h"
  31. #include "rt5677.h"
  32. #define RT5677_DEVICE_ID 0x6327
  33. #define RT5677_PR_RANGE_BASE (0xff + 1)
  34. #define RT5677_PR_SPACING 0x100
  35. #define RT5677_PR_BASE (RT5677_PR_RANGE_BASE + (0 * RT5677_PR_SPACING))
  36. static const struct regmap_range_cfg rt5677_ranges[] = {
  37. {
  38. .name = "PR",
  39. .range_min = RT5677_PR_BASE,
  40. .range_max = RT5677_PR_BASE + 0xfd,
  41. .selector_reg = RT5677_PRIV_INDEX,
  42. .selector_mask = 0xff,
  43. .selector_shift = 0x0,
  44. .window_start = RT5677_PRIV_DATA,
  45. .window_len = 0x1,
  46. },
  47. };
  48. static const struct reg_default init_list[] = {
  49. {RT5677_PR_BASE + 0x3d, 0x364d},
  50. {RT5677_PR_BASE + 0x17, 0x4fc0},
  51. {RT5677_PR_BASE + 0x13, 0x0312},
  52. {RT5677_PR_BASE + 0x1e, 0x0000},
  53. {RT5677_PR_BASE + 0x12, 0x0eaa},
  54. {RT5677_PR_BASE + 0x14, 0x018a},
  55. };
  56. #define RT5677_INIT_REG_LEN ARRAY_SIZE(init_list)
  57. static const struct reg_default rt5677_reg[] = {
  58. {RT5677_RESET , 0x0000},
  59. {RT5677_LOUT1 , 0xa800},
  60. {RT5677_IN1 , 0x0000},
  61. {RT5677_MICBIAS , 0x0000},
  62. {RT5677_SLIMBUS_PARAM , 0x0000},
  63. {RT5677_SLIMBUS_RX , 0x0000},
  64. {RT5677_SLIMBUS_CTRL , 0x0000},
  65. {RT5677_SIDETONE_CTRL , 0x000b},
  66. {RT5677_ANA_DAC1_2_3_SRC , 0x0000},
  67. {RT5677_IF_DSP_DAC3_4_MIXER , 0x1111},
  68. {RT5677_DAC4_DIG_VOL , 0xafaf},
  69. {RT5677_DAC3_DIG_VOL , 0xafaf},
  70. {RT5677_DAC1_DIG_VOL , 0xafaf},
  71. {RT5677_DAC2_DIG_VOL , 0xafaf},
  72. {RT5677_IF_DSP_DAC2_MIXER , 0x0011},
  73. {RT5677_STO1_ADC_DIG_VOL , 0x2f2f},
  74. {RT5677_MONO_ADC_DIG_VOL , 0x2f2f},
  75. {RT5677_STO1_2_ADC_BST , 0x0000},
  76. {RT5677_STO2_ADC_DIG_VOL , 0x2f2f},
  77. {RT5677_ADC_BST_CTRL2 , 0x0000},
  78. {RT5677_STO3_4_ADC_BST , 0x0000},
  79. {RT5677_STO3_ADC_DIG_VOL , 0x2f2f},
  80. {RT5677_STO4_ADC_DIG_VOL , 0x2f2f},
  81. {RT5677_STO4_ADC_MIXER , 0xd4c0},
  82. {RT5677_STO3_ADC_MIXER , 0xd4c0},
  83. {RT5677_STO2_ADC_MIXER , 0xd4c0},
  84. {RT5677_STO1_ADC_MIXER , 0xd4c0},
  85. {RT5677_MONO_ADC_MIXER , 0xd4d1},
  86. {RT5677_ADC_IF_DSP_DAC1_MIXER , 0x8080},
  87. {RT5677_STO1_DAC_MIXER , 0xaaaa},
  88. {RT5677_MONO_DAC_MIXER , 0xaaaa},
  89. {RT5677_DD1_MIXER , 0xaaaa},
  90. {RT5677_DD2_MIXER , 0xaaaa},
  91. {RT5677_IF3_DATA , 0x0000},
  92. {RT5677_IF4_DATA , 0x0000},
  93. {RT5677_PDM_OUT_CTRL , 0x8888},
  94. {RT5677_PDM_DATA_CTRL1 , 0x0000},
  95. {RT5677_PDM_DATA_CTRL2 , 0x0000},
  96. {RT5677_PDM1_DATA_CTRL2 , 0x0000},
  97. {RT5677_PDM1_DATA_CTRL3 , 0x0000},
  98. {RT5677_PDM1_DATA_CTRL4 , 0x0000},
  99. {RT5677_PDM2_DATA_CTRL2 , 0x0000},
  100. {RT5677_PDM2_DATA_CTRL3 , 0x0000},
  101. {RT5677_PDM2_DATA_CTRL4 , 0x0000},
  102. {RT5677_TDM1_CTRL1 , 0x0300},
  103. {RT5677_TDM1_CTRL2 , 0x0000},
  104. {RT5677_TDM1_CTRL3 , 0x4000},
  105. {RT5677_TDM1_CTRL4 , 0x0123},
  106. {RT5677_TDM1_CTRL5 , 0x4567},
  107. {RT5677_TDM2_CTRL1 , 0x0300},
  108. {RT5677_TDM2_CTRL2 , 0x0000},
  109. {RT5677_TDM2_CTRL3 , 0x4000},
  110. {RT5677_TDM2_CTRL4 , 0x0123},
  111. {RT5677_TDM2_CTRL5 , 0x4567},
  112. {RT5677_I2C_MASTER_CTRL1 , 0x0001},
  113. {RT5677_I2C_MASTER_CTRL2 , 0x0000},
  114. {RT5677_I2C_MASTER_CTRL3 , 0x0000},
  115. {RT5677_I2C_MASTER_CTRL4 , 0x0000},
  116. {RT5677_I2C_MASTER_CTRL5 , 0x0000},
  117. {RT5677_I2C_MASTER_CTRL6 , 0x0000},
  118. {RT5677_I2C_MASTER_CTRL7 , 0x0000},
  119. {RT5677_I2C_MASTER_CTRL8 , 0x0000},
  120. {RT5677_DMIC_CTRL1 , 0x1505},
  121. {RT5677_DMIC_CTRL2 , 0x0055},
  122. {RT5677_HAP_GENE_CTRL1 , 0x0111},
  123. {RT5677_HAP_GENE_CTRL2 , 0x0064},
  124. {RT5677_HAP_GENE_CTRL3 , 0xef0e},
  125. {RT5677_HAP_GENE_CTRL4 , 0xf0f0},
  126. {RT5677_HAP_GENE_CTRL5 , 0xef0e},
  127. {RT5677_HAP_GENE_CTRL6 , 0xf0f0},
  128. {RT5677_HAP_GENE_CTRL7 , 0xef0e},
  129. {RT5677_HAP_GENE_CTRL8 , 0xf0f0},
  130. {RT5677_HAP_GENE_CTRL9 , 0xf000},
  131. {RT5677_HAP_GENE_CTRL10 , 0x0000},
  132. {RT5677_PWR_DIG1 , 0x0000},
  133. {RT5677_PWR_DIG2 , 0x0000},
  134. {RT5677_PWR_ANLG1 , 0x0055},
  135. {RT5677_PWR_ANLG2 , 0x0000},
  136. {RT5677_PWR_DSP1 , 0x0001},
  137. {RT5677_PWR_DSP_ST , 0x0000},
  138. {RT5677_PWR_DSP2 , 0x0000},
  139. {RT5677_ADC_DAC_HPF_CTRL1 , 0x0e00},
  140. {RT5677_PRIV_INDEX , 0x0000},
  141. {RT5677_PRIV_DATA , 0x0000},
  142. {RT5677_I2S4_SDP , 0x8000},
  143. {RT5677_I2S1_SDP , 0x8000},
  144. {RT5677_I2S2_SDP , 0x8000},
  145. {RT5677_I2S3_SDP , 0x8000},
  146. {RT5677_CLK_TREE_CTRL1 , 0x1111},
  147. {RT5677_CLK_TREE_CTRL2 , 0x1111},
  148. {RT5677_CLK_TREE_CTRL3 , 0x0000},
  149. {RT5677_PLL1_CTRL1 , 0x0000},
  150. {RT5677_PLL1_CTRL2 , 0x0000},
  151. {RT5677_PLL2_CTRL1 , 0x0c60},
  152. {RT5677_PLL2_CTRL2 , 0x2000},
  153. {RT5677_GLB_CLK1 , 0x0000},
  154. {RT5677_GLB_CLK2 , 0x0000},
  155. {RT5677_ASRC_1 , 0x0000},
  156. {RT5677_ASRC_2 , 0x0000},
  157. {RT5677_ASRC_3 , 0x0000},
  158. {RT5677_ASRC_4 , 0x0000},
  159. {RT5677_ASRC_5 , 0x0000},
  160. {RT5677_ASRC_6 , 0x0000},
  161. {RT5677_ASRC_7 , 0x0000},
  162. {RT5677_ASRC_8 , 0x0000},
  163. {RT5677_ASRC_9 , 0x0000},
  164. {RT5677_ASRC_10 , 0x0000},
  165. {RT5677_ASRC_11 , 0x0000},
  166. {RT5677_ASRC_12 , 0x0008},
  167. {RT5677_ASRC_13 , 0x0000},
  168. {RT5677_ASRC_14 , 0x0000},
  169. {RT5677_ASRC_15 , 0x0000},
  170. {RT5677_ASRC_16 , 0x0000},
  171. {RT5677_ASRC_17 , 0x0000},
  172. {RT5677_ASRC_18 , 0x0000},
  173. {RT5677_ASRC_19 , 0x0000},
  174. {RT5677_ASRC_20 , 0x0000},
  175. {RT5677_ASRC_21 , 0x000c},
  176. {RT5677_ASRC_22 , 0x0000},
  177. {RT5677_ASRC_23 , 0x0000},
  178. {RT5677_VAD_CTRL1 , 0x2184},
  179. {RT5677_VAD_CTRL2 , 0x010a},
  180. {RT5677_VAD_CTRL3 , 0x0aea},
  181. {RT5677_VAD_CTRL4 , 0x000c},
  182. {RT5677_VAD_CTRL5 , 0x0000},
  183. {RT5677_DSP_INB_CTRL1 , 0x0000},
  184. {RT5677_DSP_INB_CTRL2 , 0x0000},
  185. {RT5677_DSP_IN_OUTB_CTRL , 0x0000},
  186. {RT5677_DSP_OUTB0_1_DIG_VOL , 0x2f2f},
  187. {RT5677_DSP_OUTB2_3_DIG_VOL , 0x2f2f},
  188. {RT5677_DSP_OUTB4_5_DIG_VOL , 0x2f2f},
  189. {RT5677_DSP_OUTB6_7_DIG_VOL , 0x2f2f},
  190. {RT5677_ADC_EQ_CTRL1 , 0x6000},
  191. {RT5677_ADC_EQ_CTRL2 , 0x0000},
  192. {RT5677_EQ_CTRL1 , 0xc000},
  193. {RT5677_EQ_CTRL2 , 0x0000},
  194. {RT5677_EQ_CTRL3 , 0x0000},
  195. {RT5677_SOFT_VOL_ZERO_CROSS1 , 0x0009},
  196. {RT5677_JD_CTRL1 , 0x0000},
  197. {RT5677_JD_CTRL2 , 0x0000},
  198. {RT5677_JD_CTRL3 , 0x0000},
  199. {RT5677_IRQ_CTRL1 , 0x0000},
  200. {RT5677_IRQ_CTRL2 , 0x0000},
  201. {RT5677_GPIO_ST , 0x0000},
  202. {RT5677_GPIO_CTRL1 , 0x0000},
  203. {RT5677_GPIO_CTRL2 , 0x0000},
  204. {RT5677_GPIO_CTRL3 , 0x0000},
  205. {RT5677_STO1_ADC_HI_FILTER1 , 0xb320},
  206. {RT5677_STO1_ADC_HI_FILTER2 , 0x0000},
  207. {RT5677_MONO_ADC_HI_FILTER1 , 0xb300},
  208. {RT5677_MONO_ADC_HI_FILTER2 , 0x0000},
  209. {RT5677_STO2_ADC_HI_FILTER1 , 0xb300},
  210. {RT5677_STO2_ADC_HI_FILTER2 , 0x0000},
  211. {RT5677_STO3_ADC_HI_FILTER1 , 0xb300},
  212. {RT5677_STO3_ADC_HI_FILTER2 , 0x0000},
  213. {RT5677_STO4_ADC_HI_FILTER1 , 0xb300},
  214. {RT5677_STO4_ADC_HI_FILTER2 , 0x0000},
  215. {RT5677_MB_DRC_CTRL1 , 0x0f20},
  216. {RT5677_DRC1_CTRL1 , 0x001f},
  217. {RT5677_DRC1_CTRL2 , 0x020c},
  218. {RT5677_DRC1_CTRL3 , 0x1f00},
  219. {RT5677_DRC1_CTRL4 , 0x0000},
  220. {RT5677_DRC1_CTRL5 , 0x0000},
  221. {RT5677_DRC1_CTRL6 , 0x0029},
  222. {RT5677_DRC2_CTRL1 , 0x001f},
  223. {RT5677_DRC2_CTRL2 , 0x020c},
  224. {RT5677_DRC2_CTRL3 , 0x1f00},
  225. {RT5677_DRC2_CTRL4 , 0x0000},
  226. {RT5677_DRC2_CTRL5 , 0x0000},
  227. {RT5677_DRC2_CTRL6 , 0x0029},
  228. {RT5677_DRC1_HL_CTRL1 , 0x8000},
  229. {RT5677_DRC1_HL_CTRL2 , 0x0200},
  230. {RT5677_DRC2_HL_CTRL1 , 0x8000},
  231. {RT5677_DRC2_HL_CTRL2 , 0x0200},
  232. {RT5677_DSP_INB1_SRC_CTRL1 , 0x5800},
  233. {RT5677_DSP_INB1_SRC_CTRL2 , 0x0000},
  234. {RT5677_DSP_INB1_SRC_CTRL3 , 0x0000},
  235. {RT5677_DSP_INB1_SRC_CTRL4 , 0x0800},
  236. {RT5677_DSP_INB2_SRC_CTRL1 , 0x5800},
  237. {RT5677_DSP_INB2_SRC_CTRL2 , 0x0000},
  238. {RT5677_DSP_INB2_SRC_CTRL3 , 0x0000},
  239. {RT5677_DSP_INB2_SRC_CTRL4 , 0x0800},
  240. {RT5677_DSP_INB3_SRC_CTRL1 , 0x5800},
  241. {RT5677_DSP_INB3_SRC_CTRL2 , 0x0000},
  242. {RT5677_DSP_INB3_SRC_CTRL3 , 0x0000},
  243. {RT5677_DSP_INB3_SRC_CTRL4 , 0x0800},
  244. {RT5677_DSP_OUTB1_SRC_CTRL1 , 0x5800},
  245. {RT5677_DSP_OUTB1_SRC_CTRL2 , 0x0000},
  246. {RT5677_DSP_OUTB1_SRC_CTRL3 , 0x0000},
  247. {RT5677_DSP_OUTB1_SRC_CTRL4 , 0x0800},
  248. {RT5677_DSP_OUTB2_SRC_CTRL1 , 0x5800},
  249. {RT5677_DSP_OUTB2_SRC_CTRL2 , 0x0000},
  250. {RT5677_DSP_OUTB2_SRC_CTRL3 , 0x0000},
  251. {RT5677_DSP_OUTB2_SRC_CTRL4 , 0x0800},
  252. {RT5677_DSP_OUTB_0123_MIXER_CTRL, 0xfefe},
  253. {RT5677_DSP_OUTB_45_MIXER_CTRL , 0xfefe},
  254. {RT5677_DSP_OUTB_67_MIXER_CTRL , 0xfefe},
  255. {RT5677_DIG_MISC , 0x0000},
  256. {RT5677_GEN_CTRL1 , 0x0000},
  257. {RT5677_GEN_CTRL2 , 0x0000},
  258. {RT5677_VENDOR_ID , 0x0000},
  259. {RT5677_VENDOR_ID1 , 0x10ec},
  260. {RT5677_VENDOR_ID2 , 0x6327},
  261. };
  262. static bool rt5677_volatile_register(struct device *dev, unsigned int reg)
  263. {
  264. int i;
  265. for (i = 0; i < ARRAY_SIZE(rt5677_ranges); i++) {
  266. if (reg >= rt5677_ranges[i].range_min &&
  267. reg <= rt5677_ranges[i].range_max) {
  268. return true;
  269. }
  270. }
  271. switch (reg) {
  272. case RT5677_RESET:
  273. case RT5677_SLIMBUS_PARAM:
  274. case RT5677_PDM_DATA_CTRL1:
  275. case RT5677_PDM_DATA_CTRL2:
  276. case RT5677_PDM1_DATA_CTRL4:
  277. case RT5677_PDM2_DATA_CTRL4:
  278. case RT5677_I2C_MASTER_CTRL1:
  279. case RT5677_I2C_MASTER_CTRL7:
  280. case RT5677_I2C_MASTER_CTRL8:
  281. case RT5677_HAP_GENE_CTRL2:
  282. case RT5677_PWR_DSP_ST:
  283. case RT5677_PRIV_DATA:
  284. case RT5677_PLL1_CTRL2:
  285. case RT5677_PLL2_CTRL2:
  286. case RT5677_ASRC_22:
  287. case RT5677_ASRC_23:
  288. case RT5677_VAD_CTRL5:
  289. case RT5677_ADC_EQ_CTRL1:
  290. case RT5677_EQ_CTRL1:
  291. case RT5677_IRQ_CTRL1:
  292. case RT5677_IRQ_CTRL2:
  293. case RT5677_GPIO_ST:
  294. case RT5677_DSP_INB1_SRC_CTRL4:
  295. case RT5677_DSP_INB2_SRC_CTRL4:
  296. case RT5677_DSP_INB3_SRC_CTRL4:
  297. case RT5677_DSP_OUTB1_SRC_CTRL4:
  298. case RT5677_DSP_OUTB2_SRC_CTRL4:
  299. case RT5677_VENDOR_ID:
  300. case RT5677_VENDOR_ID1:
  301. case RT5677_VENDOR_ID2:
  302. return true;
  303. default:
  304. return false;
  305. }
  306. }
  307. static bool rt5677_readable_register(struct device *dev, unsigned int reg)
  308. {
  309. int i;
  310. for (i = 0; i < ARRAY_SIZE(rt5677_ranges); i++) {
  311. if (reg >= rt5677_ranges[i].range_min &&
  312. reg <= rt5677_ranges[i].range_max) {
  313. return true;
  314. }
  315. }
  316. switch (reg) {
  317. case RT5677_RESET:
  318. case RT5677_LOUT1:
  319. case RT5677_IN1:
  320. case RT5677_MICBIAS:
  321. case RT5677_SLIMBUS_PARAM:
  322. case RT5677_SLIMBUS_RX:
  323. case RT5677_SLIMBUS_CTRL:
  324. case RT5677_SIDETONE_CTRL:
  325. case RT5677_ANA_DAC1_2_3_SRC:
  326. case RT5677_IF_DSP_DAC3_4_MIXER:
  327. case RT5677_DAC4_DIG_VOL:
  328. case RT5677_DAC3_DIG_VOL:
  329. case RT5677_DAC1_DIG_VOL:
  330. case RT5677_DAC2_DIG_VOL:
  331. case RT5677_IF_DSP_DAC2_MIXER:
  332. case RT5677_STO1_ADC_DIG_VOL:
  333. case RT5677_MONO_ADC_DIG_VOL:
  334. case RT5677_STO1_2_ADC_BST:
  335. case RT5677_STO2_ADC_DIG_VOL:
  336. case RT5677_ADC_BST_CTRL2:
  337. case RT5677_STO3_4_ADC_BST:
  338. case RT5677_STO3_ADC_DIG_VOL:
  339. case RT5677_STO4_ADC_DIG_VOL:
  340. case RT5677_STO4_ADC_MIXER:
  341. case RT5677_STO3_ADC_MIXER:
  342. case RT5677_STO2_ADC_MIXER:
  343. case RT5677_STO1_ADC_MIXER:
  344. case RT5677_MONO_ADC_MIXER:
  345. case RT5677_ADC_IF_DSP_DAC1_MIXER:
  346. case RT5677_STO1_DAC_MIXER:
  347. case RT5677_MONO_DAC_MIXER:
  348. case RT5677_DD1_MIXER:
  349. case RT5677_DD2_MIXER:
  350. case RT5677_IF3_DATA:
  351. case RT5677_IF4_DATA:
  352. case RT5677_PDM_OUT_CTRL:
  353. case RT5677_PDM_DATA_CTRL1:
  354. case RT5677_PDM_DATA_CTRL2:
  355. case RT5677_PDM1_DATA_CTRL2:
  356. case RT5677_PDM1_DATA_CTRL3:
  357. case RT5677_PDM1_DATA_CTRL4:
  358. case RT5677_PDM2_DATA_CTRL2:
  359. case RT5677_PDM2_DATA_CTRL3:
  360. case RT5677_PDM2_DATA_CTRL4:
  361. case RT5677_TDM1_CTRL1:
  362. case RT5677_TDM1_CTRL2:
  363. case RT5677_TDM1_CTRL3:
  364. case RT5677_TDM1_CTRL4:
  365. case RT5677_TDM1_CTRL5:
  366. case RT5677_TDM2_CTRL1:
  367. case RT5677_TDM2_CTRL2:
  368. case RT5677_TDM2_CTRL3:
  369. case RT5677_TDM2_CTRL4:
  370. case RT5677_TDM2_CTRL5:
  371. case RT5677_I2C_MASTER_CTRL1:
  372. case RT5677_I2C_MASTER_CTRL2:
  373. case RT5677_I2C_MASTER_CTRL3:
  374. case RT5677_I2C_MASTER_CTRL4:
  375. case RT5677_I2C_MASTER_CTRL5:
  376. case RT5677_I2C_MASTER_CTRL6:
  377. case RT5677_I2C_MASTER_CTRL7:
  378. case RT5677_I2C_MASTER_CTRL8:
  379. case RT5677_DMIC_CTRL1:
  380. case RT5677_DMIC_CTRL2:
  381. case RT5677_HAP_GENE_CTRL1:
  382. case RT5677_HAP_GENE_CTRL2:
  383. case RT5677_HAP_GENE_CTRL3:
  384. case RT5677_HAP_GENE_CTRL4:
  385. case RT5677_HAP_GENE_CTRL5:
  386. case RT5677_HAP_GENE_CTRL6:
  387. case RT5677_HAP_GENE_CTRL7:
  388. case RT5677_HAP_GENE_CTRL8:
  389. case RT5677_HAP_GENE_CTRL9:
  390. case RT5677_HAP_GENE_CTRL10:
  391. case RT5677_PWR_DIG1:
  392. case RT5677_PWR_DIG2:
  393. case RT5677_PWR_ANLG1:
  394. case RT5677_PWR_ANLG2:
  395. case RT5677_PWR_DSP1:
  396. case RT5677_PWR_DSP_ST:
  397. case RT5677_PWR_DSP2:
  398. case RT5677_ADC_DAC_HPF_CTRL1:
  399. case RT5677_PRIV_INDEX:
  400. case RT5677_PRIV_DATA:
  401. case RT5677_I2S4_SDP:
  402. case RT5677_I2S1_SDP:
  403. case RT5677_I2S2_SDP:
  404. case RT5677_I2S3_SDP:
  405. case RT5677_CLK_TREE_CTRL1:
  406. case RT5677_CLK_TREE_CTRL2:
  407. case RT5677_CLK_TREE_CTRL3:
  408. case RT5677_PLL1_CTRL1:
  409. case RT5677_PLL1_CTRL2:
  410. case RT5677_PLL2_CTRL1:
  411. case RT5677_PLL2_CTRL2:
  412. case RT5677_GLB_CLK1:
  413. case RT5677_GLB_CLK2:
  414. case RT5677_ASRC_1:
  415. case RT5677_ASRC_2:
  416. case RT5677_ASRC_3:
  417. case RT5677_ASRC_4:
  418. case RT5677_ASRC_5:
  419. case RT5677_ASRC_6:
  420. case RT5677_ASRC_7:
  421. case RT5677_ASRC_8:
  422. case RT5677_ASRC_9:
  423. case RT5677_ASRC_10:
  424. case RT5677_ASRC_11:
  425. case RT5677_ASRC_12:
  426. case RT5677_ASRC_13:
  427. case RT5677_ASRC_14:
  428. case RT5677_ASRC_15:
  429. case RT5677_ASRC_16:
  430. case RT5677_ASRC_17:
  431. case RT5677_ASRC_18:
  432. case RT5677_ASRC_19:
  433. case RT5677_ASRC_20:
  434. case RT5677_ASRC_21:
  435. case RT5677_ASRC_22:
  436. case RT5677_ASRC_23:
  437. case RT5677_VAD_CTRL1:
  438. case RT5677_VAD_CTRL2:
  439. case RT5677_VAD_CTRL3:
  440. case RT5677_VAD_CTRL4:
  441. case RT5677_VAD_CTRL5:
  442. case RT5677_DSP_INB_CTRL1:
  443. case RT5677_DSP_INB_CTRL2:
  444. case RT5677_DSP_IN_OUTB_CTRL:
  445. case RT5677_DSP_OUTB0_1_DIG_VOL:
  446. case RT5677_DSP_OUTB2_3_DIG_VOL:
  447. case RT5677_DSP_OUTB4_5_DIG_VOL:
  448. case RT5677_DSP_OUTB6_7_DIG_VOL:
  449. case RT5677_ADC_EQ_CTRL1:
  450. case RT5677_ADC_EQ_CTRL2:
  451. case RT5677_EQ_CTRL1:
  452. case RT5677_EQ_CTRL2:
  453. case RT5677_EQ_CTRL3:
  454. case RT5677_SOFT_VOL_ZERO_CROSS1:
  455. case RT5677_JD_CTRL1:
  456. case RT5677_JD_CTRL2:
  457. case RT5677_JD_CTRL3:
  458. case RT5677_IRQ_CTRL1:
  459. case RT5677_IRQ_CTRL2:
  460. case RT5677_GPIO_ST:
  461. case RT5677_GPIO_CTRL1:
  462. case RT5677_GPIO_CTRL2:
  463. case RT5677_GPIO_CTRL3:
  464. case RT5677_STO1_ADC_HI_FILTER1:
  465. case RT5677_STO1_ADC_HI_FILTER2:
  466. case RT5677_MONO_ADC_HI_FILTER1:
  467. case RT5677_MONO_ADC_HI_FILTER2:
  468. case RT5677_STO2_ADC_HI_FILTER1:
  469. case RT5677_STO2_ADC_HI_FILTER2:
  470. case RT5677_STO3_ADC_HI_FILTER1:
  471. case RT5677_STO3_ADC_HI_FILTER2:
  472. case RT5677_STO4_ADC_HI_FILTER1:
  473. case RT5677_STO4_ADC_HI_FILTER2:
  474. case RT5677_MB_DRC_CTRL1:
  475. case RT5677_DRC1_CTRL1:
  476. case RT5677_DRC1_CTRL2:
  477. case RT5677_DRC1_CTRL3:
  478. case RT5677_DRC1_CTRL4:
  479. case RT5677_DRC1_CTRL5:
  480. case RT5677_DRC1_CTRL6:
  481. case RT5677_DRC2_CTRL1:
  482. case RT5677_DRC2_CTRL2:
  483. case RT5677_DRC2_CTRL3:
  484. case RT5677_DRC2_CTRL4:
  485. case RT5677_DRC2_CTRL5:
  486. case RT5677_DRC2_CTRL6:
  487. case RT5677_DRC1_HL_CTRL1:
  488. case RT5677_DRC1_HL_CTRL2:
  489. case RT5677_DRC2_HL_CTRL1:
  490. case RT5677_DRC2_HL_CTRL2:
  491. case RT5677_DSP_INB1_SRC_CTRL1:
  492. case RT5677_DSP_INB1_SRC_CTRL2:
  493. case RT5677_DSP_INB1_SRC_CTRL3:
  494. case RT5677_DSP_INB1_SRC_CTRL4:
  495. case RT5677_DSP_INB2_SRC_CTRL1:
  496. case RT5677_DSP_INB2_SRC_CTRL2:
  497. case RT5677_DSP_INB2_SRC_CTRL3:
  498. case RT5677_DSP_INB2_SRC_CTRL4:
  499. case RT5677_DSP_INB3_SRC_CTRL1:
  500. case RT5677_DSP_INB3_SRC_CTRL2:
  501. case RT5677_DSP_INB3_SRC_CTRL3:
  502. case RT5677_DSP_INB3_SRC_CTRL4:
  503. case RT5677_DSP_OUTB1_SRC_CTRL1:
  504. case RT5677_DSP_OUTB1_SRC_CTRL2:
  505. case RT5677_DSP_OUTB1_SRC_CTRL3:
  506. case RT5677_DSP_OUTB1_SRC_CTRL4:
  507. case RT5677_DSP_OUTB2_SRC_CTRL1:
  508. case RT5677_DSP_OUTB2_SRC_CTRL2:
  509. case RT5677_DSP_OUTB2_SRC_CTRL3:
  510. case RT5677_DSP_OUTB2_SRC_CTRL4:
  511. case RT5677_DSP_OUTB_0123_MIXER_CTRL:
  512. case RT5677_DSP_OUTB_45_MIXER_CTRL:
  513. case RT5677_DSP_OUTB_67_MIXER_CTRL:
  514. case RT5677_DIG_MISC:
  515. case RT5677_GEN_CTRL1:
  516. case RT5677_GEN_CTRL2:
  517. case RT5677_VENDOR_ID:
  518. case RT5677_VENDOR_ID1:
  519. case RT5677_VENDOR_ID2:
  520. return true;
  521. default:
  522. return false;
  523. }
  524. }
  525. static const DECLARE_TLV_DB_SCALE(out_vol_tlv, -4650, 150, 0);
  526. static const DECLARE_TLV_DB_SCALE(dac_vol_tlv, -65625, 375, 0);
  527. static const DECLARE_TLV_DB_SCALE(in_vol_tlv, -3450, 150, 0);
  528. static const DECLARE_TLV_DB_SCALE(adc_vol_tlv, -17625, 375, 0);
  529. static const DECLARE_TLV_DB_SCALE(adc_bst_tlv, 0, 1200, 0);
  530. static const DECLARE_TLV_DB_SCALE(st_vol_tlv, -4650, 150, 0);
  531. /* {0, +20, +24, +30, +35, +40, +44, +50, +52} dB */
  532. static unsigned int bst_tlv[] = {
  533. TLV_DB_RANGE_HEAD(7),
  534. 0, 0, TLV_DB_SCALE_ITEM(0, 0, 0),
  535. 1, 1, TLV_DB_SCALE_ITEM(2000, 0, 0),
  536. 2, 2, TLV_DB_SCALE_ITEM(2400, 0, 0),
  537. 3, 5, TLV_DB_SCALE_ITEM(3000, 500, 0),
  538. 6, 6, TLV_DB_SCALE_ITEM(4400, 0, 0),
  539. 7, 7, TLV_DB_SCALE_ITEM(5000, 0, 0),
  540. 8, 8, TLV_DB_SCALE_ITEM(5200, 0, 0),
  541. };
  542. static const struct snd_kcontrol_new rt5677_snd_controls[] = {
  543. /* OUTPUT Control */
  544. SOC_SINGLE("OUT1 Playback Switch", RT5677_LOUT1,
  545. RT5677_LOUT1_L_MUTE_SFT, 1, 1),
  546. SOC_SINGLE("OUT2 Playback Switch", RT5677_LOUT1,
  547. RT5677_LOUT2_L_MUTE_SFT, 1, 1),
  548. SOC_SINGLE("OUT3 Playback Switch", RT5677_LOUT1,
  549. RT5677_LOUT3_L_MUTE_SFT, 1, 1),
  550. /* DAC Digital Volume */
  551. SOC_DOUBLE_TLV("DAC1 Playback Volume", RT5677_DAC1_DIG_VOL,
  552. RT5677_L_VOL_SFT, RT5677_R_VOL_SFT, 175, 0, dac_vol_tlv),
  553. SOC_DOUBLE_TLV("DAC2 Playback Volume", RT5677_DAC2_DIG_VOL,
  554. RT5677_L_VOL_SFT, RT5677_R_VOL_SFT, 175, 0, dac_vol_tlv),
  555. SOC_DOUBLE_TLV("DAC3 Playback Volume", RT5677_DAC3_DIG_VOL,
  556. RT5677_L_VOL_SFT, RT5677_R_VOL_SFT, 175, 0, dac_vol_tlv),
  557. SOC_DOUBLE_TLV("DAC4 Playback Volume", RT5677_DAC4_DIG_VOL,
  558. RT5677_L_VOL_SFT, RT5677_R_VOL_SFT, 175, 0, dac_vol_tlv),
  559. /* IN1/IN2 Control */
  560. SOC_SINGLE_TLV("IN1 Boost", RT5677_IN1, RT5677_BST_SFT1, 8, 0, bst_tlv),
  561. SOC_SINGLE_TLV("IN2 Boost", RT5677_IN1, RT5677_BST_SFT2, 8, 0, bst_tlv),
  562. /* ADC Digital Volume Control */
  563. SOC_DOUBLE("ADC1 Capture Switch", RT5677_STO1_ADC_DIG_VOL,
  564. RT5677_L_MUTE_SFT, RT5677_R_MUTE_SFT, 1, 1),
  565. SOC_DOUBLE("ADC2 Capture Switch", RT5677_STO2_ADC_DIG_VOL,
  566. RT5677_L_MUTE_SFT, RT5677_R_MUTE_SFT, 1, 1),
  567. SOC_DOUBLE("ADC3 Capture Switch", RT5677_STO3_ADC_DIG_VOL,
  568. RT5677_L_MUTE_SFT, RT5677_R_MUTE_SFT, 1, 1),
  569. SOC_DOUBLE("ADC4 Capture Switch", RT5677_STO4_ADC_DIG_VOL,
  570. RT5677_L_MUTE_SFT, RT5677_R_MUTE_SFT, 1, 1),
  571. SOC_DOUBLE("Mono ADC Capture Switch", RT5677_MONO_ADC_DIG_VOL,
  572. RT5677_L_MUTE_SFT, RT5677_R_MUTE_SFT, 1, 1),
  573. SOC_DOUBLE_TLV("ADC1 Capture Volume", RT5677_STO1_ADC_DIG_VOL,
  574. RT5677_STO1_ADC_L_VOL_SFT, RT5677_STO1_ADC_R_VOL_SFT, 127, 0,
  575. adc_vol_tlv),
  576. SOC_DOUBLE_TLV("ADC2 Capture Volume", RT5677_STO2_ADC_DIG_VOL,
  577. RT5677_STO1_ADC_L_VOL_SFT, RT5677_STO1_ADC_R_VOL_SFT, 127, 0,
  578. adc_vol_tlv),
  579. SOC_DOUBLE_TLV("ADC3 Capture Volume", RT5677_STO3_ADC_DIG_VOL,
  580. RT5677_STO1_ADC_L_VOL_SFT, RT5677_STO1_ADC_R_VOL_SFT, 127, 0,
  581. adc_vol_tlv),
  582. SOC_DOUBLE_TLV("ADC4 Capture Volume", RT5677_STO4_ADC_DIG_VOL,
  583. RT5677_STO1_ADC_L_VOL_SFT, RT5677_STO1_ADC_R_VOL_SFT, 127, 0,
  584. adc_vol_tlv),
  585. SOC_DOUBLE_TLV("Mono ADC Capture Volume", RT5677_MONO_ADC_DIG_VOL,
  586. RT5677_MONO_ADC_L_VOL_SFT, RT5677_MONO_ADC_R_VOL_SFT, 127, 0,
  587. adc_vol_tlv),
  588. /* Sidetone Control */
  589. SOC_SINGLE_TLV("Sidetone Volume", RT5677_SIDETONE_CTRL,
  590. RT5677_ST_VOL_SFT, 31, 0, st_vol_tlv),
  591. /* ADC Boost Volume Control */
  592. SOC_DOUBLE_TLV("STO1 ADC Boost Volume", RT5677_STO1_2_ADC_BST,
  593. RT5677_STO1_ADC_L_BST_SFT, RT5677_STO1_ADC_R_BST_SFT, 3, 0,
  594. adc_bst_tlv),
  595. SOC_DOUBLE_TLV("STO2 ADC Boost Volume", RT5677_STO1_2_ADC_BST,
  596. RT5677_STO2_ADC_L_BST_SFT, RT5677_STO2_ADC_R_BST_SFT, 3, 0,
  597. adc_bst_tlv),
  598. SOC_DOUBLE_TLV("STO3 ADC Boost Volume", RT5677_STO3_4_ADC_BST,
  599. RT5677_STO3_ADC_L_BST_SFT, RT5677_STO3_ADC_R_BST_SFT, 3, 0,
  600. adc_bst_tlv),
  601. SOC_DOUBLE_TLV("STO4 ADC Boost Volume", RT5677_STO3_4_ADC_BST,
  602. RT5677_STO4_ADC_L_BST_SFT, RT5677_STO4_ADC_R_BST_SFT, 3, 0,
  603. adc_bst_tlv),
  604. SOC_DOUBLE_TLV("Mono ADC Boost Volume", RT5677_ADC_BST_CTRL2,
  605. RT5677_MONO_ADC_L_BST_SFT, RT5677_MONO_ADC_R_BST_SFT, 3, 0,
  606. adc_bst_tlv),
  607. };
  608. /**
  609. * set_dmic_clk - Set parameter of dmic.
  610. *
  611. * @w: DAPM widget.
  612. * @kcontrol: The kcontrol of this widget.
  613. * @event: Event id.
  614. *
  615. * Choose dmic clock between 1MHz and 3MHz.
  616. * It is better for clock to approximate 3MHz.
  617. */
  618. static int set_dmic_clk(struct snd_soc_dapm_widget *w,
  619. struct snd_kcontrol *kcontrol, int event)
  620. {
  621. struct snd_soc_codec *codec = w->codec;
  622. struct rt5677_priv *rt5677 = snd_soc_codec_get_drvdata(codec);
  623. int idx = rl6231_calc_dmic_clk(rt5677->lrck[RT5677_AIF1] << 8);
  624. if (idx < 0)
  625. dev_err(codec->dev, "Failed to set DMIC clock\n");
  626. else
  627. regmap_update_bits(rt5677->regmap, RT5677_DMIC_CTRL1,
  628. RT5677_DMIC_CLK_MASK, idx << RT5677_DMIC_CLK_SFT);
  629. return idx;
  630. }
  631. static int is_sys_clk_from_pll(struct snd_soc_dapm_widget *source,
  632. struct snd_soc_dapm_widget *sink)
  633. {
  634. struct rt5677_priv *rt5677 = snd_soc_codec_get_drvdata(source->codec);
  635. unsigned int val;
  636. regmap_read(rt5677->regmap, RT5677_GLB_CLK1, &val);
  637. val &= RT5677_SCLK_SRC_MASK;
  638. if (val == RT5677_SCLK_SRC_PLL1)
  639. return 1;
  640. else
  641. return 0;
  642. }
  643. /* Digital Mixer */
  644. static const struct snd_kcontrol_new rt5677_sto1_adc_l_mix[] = {
  645. SOC_DAPM_SINGLE("ADC1 Switch", RT5677_STO1_ADC_MIXER,
  646. RT5677_M_STO1_ADC_L1_SFT, 1, 1),
  647. SOC_DAPM_SINGLE("ADC2 Switch", RT5677_STO1_ADC_MIXER,
  648. RT5677_M_STO1_ADC_L2_SFT, 1, 1),
  649. };
  650. static const struct snd_kcontrol_new rt5677_sto1_adc_r_mix[] = {
  651. SOC_DAPM_SINGLE("ADC1 Switch", RT5677_STO1_ADC_MIXER,
  652. RT5677_M_STO1_ADC_R1_SFT, 1, 1),
  653. SOC_DAPM_SINGLE("ADC2 Switch", RT5677_STO1_ADC_MIXER,
  654. RT5677_M_STO1_ADC_R2_SFT, 1, 1),
  655. };
  656. static const struct snd_kcontrol_new rt5677_sto2_adc_l_mix[] = {
  657. SOC_DAPM_SINGLE("ADC1 Switch", RT5677_STO2_ADC_MIXER,
  658. RT5677_M_STO2_ADC_L1_SFT, 1, 1),
  659. SOC_DAPM_SINGLE("ADC2 Switch", RT5677_STO2_ADC_MIXER,
  660. RT5677_M_STO2_ADC_L2_SFT, 1, 1),
  661. };
  662. static const struct snd_kcontrol_new rt5677_sto2_adc_r_mix[] = {
  663. SOC_DAPM_SINGLE("ADC1 Switch", RT5677_STO2_ADC_MIXER,
  664. RT5677_M_STO2_ADC_R1_SFT, 1, 1),
  665. SOC_DAPM_SINGLE("ADC2 Switch", RT5677_STO2_ADC_MIXER,
  666. RT5677_M_STO2_ADC_R2_SFT, 1, 1),
  667. };
  668. static const struct snd_kcontrol_new rt5677_sto3_adc_l_mix[] = {
  669. SOC_DAPM_SINGLE("ADC1 Switch", RT5677_STO3_ADC_MIXER,
  670. RT5677_M_STO3_ADC_L1_SFT, 1, 1),
  671. SOC_DAPM_SINGLE("ADC2 Switch", RT5677_STO3_ADC_MIXER,
  672. RT5677_M_STO3_ADC_L2_SFT, 1, 1),
  673. };
  674. static const struct snd_kcontrol_new rt5677_sto3_adc_r_mix[] = {
  675. SOC_DAPM_SINGLE("ADC1 Switch", RT5677_STO3_ADC_MIXER,
  676. RT5677_M_STO3_ADC_R1_SFT, 1, 1),
  677. SOC_DAPM_SINGLE("ADC2 Switch", RT5677_STO3_ADC_MIXER,
  678. RT5677_M_STO3_ADC_R2_SFT, 1, 1),
  679. };
  680. static const struct snd_kcontrol_new rt5677_sto4_adc_l_mix[] = {
  681. SOC_DAPM_SINGLE("ADC1 Switch", RT5677_STO4_ADC_MIXER,
  682. RT5677_M_STO4_ADC_L1_SFT, 1, 1),
  683. SOC_DAPM_SINGLE("ADC2 Switch", RT5677_STO4_ADC_MIXER,
  684. RT5677_M_STO4_ADC_L2_SFT, 1, 1),
  685. };
  686. static const struct snd_kcontrol_new rt5677_sto4_adc_r_mix[] = {
  687. SOC_DAPM_SINGLE("ADC1 Switch", RT5677_STO4_ADC_MIXER,
  688. RT5677_M_STO4_ADC_R1_SFT, 1, 1),
  689. SOC_DAPM_SINGLE("ADC2 Switch", RT5677_STO4_ADC_MIXER,
  690. RT5677_M_STO4_ADC_R2_SFT, 1, 1),
  691. };
  692. static const struct snd_kcontrol_new rt5677_mono_adc_l_mix[] = {
  693. SOC_DAPM_SINGLE("ADC1 Switch", RT5677_MONO_ADC_MIXER,
  694. RT5677_M_MONO_ADC_L1_SFT, 1, 1),
  695. SOC_DAPM_SINGLE("ADC2 Switch", RT5677_MONO_ADC_MIXER,
  696. RT5677_M_MONO_ADC_L2_SFT, 1, 1),
  697. };
  698. static const struct snd_kcontrol_new rt5677_mono_adc_r_mix[] = {
  699. SOC_DAPM_SINGLE("ADC1 Switch", RT5677_MONO_ADC_MIXER,
  700. RT5677_M_MONO_ADC_R1_SFT, 1, 1),
  701. SOC_DAPM_SINGLE("ADC2 Switch", RT5677_MONO_ADC_MIXER,
  702. RT5677_M_MONO_ADC_R2_SFT, 1, 1),
  703. };
  704. static const struct snd_kcontrol_new rt5677_dac_l_mix[] = {
  705. SOC_DAPM_SINGLE("Stereo ADC Switch", RT5677_ADC_IF_DSP_DAC1_MIXER,
  706. RT5677_M_ADDA_MIXER1_L_SFT, 1, 1),
  707. SOC_DAPM_SINGLE("DAC1 Switch", RT5677_ADC_IF_DSP_DAC1_MIXER,
  708. RT5677_M_DAC1_L_SFT, 1, 1),
  709. };
  710. static const struct snd_kcontrol_new rt5677_dac_r_mix[] = {
  711. SOC_DAPM_SINGLE("Stereo ADC Switch", RT5677_ADC_IF_DSP_DAC1_MIXER,
  712. RT5677_M_ADDA_MIXER1_R_SFT, 1, 1),
  713. SOC_DAPM_SINGLE("DAC1 Switch", RT5677_ADC_IF_DSP_DAC1_MIXER,
  714. RT5677_M_DAC1_R_SFT, 1, 1),
  715. };
  716. static const struct snd_kcontrol_new rt5677_sto1_dac_l_mix[] = {
  717. SOC_DAPM_SINGLE("ST L Switch", RT5677_STO1_DAC_MIXER,
  718. RT5677_M_ST_DAC1_L_SFT, 1, 1),
  719. SOC_DAPM_SINGLE("DAC1 L Switch", RT5677_STO1_DAC_MIXER,
  720. RT5677_M_DAC1_L_STO_L_SFT, 1, 1),
  721. SOC_DAPM_SINGLE("DAC2 L Switch", RT5677_STO1_DAC_MIXER,
  722. RT5677_M_DAC2_L_STO_L_SFT, 1, 1),
  723. SOC_DAPM_SINGLE("DAC1 R Switch", RT5677_STO1_DAC_MIXER,
  724. RT5677_M_DAC1_R_STO_L_SFT, 1, 1),
  725. };
  726. static const struct snd_kcontrol_new rt5677_sto1_dac_r_mix[] = {
  727. SOC_DAPM_SINGLE("ST R Switch", RT5677_STO1_DAC_MIXER,
  728. RT5677_M_ST_DAC1_R_SFT, 1, 1),
  729. SOC_DAPM_SINGLE("DAC1 R Switch", RT5677_STO1_DAC_MIXER,
  730. RT5677_M_DAC1_R_STO_R_SFT, 1, 1),
  731. SOC_DAPM_SINGLE("DAC2 R Switch", RT5677_STO1_DAC_MIXER,
  732. RT5677_M_DAC2_R_STO_R_SFT, 1, 1),
  733. SOC_DAPM_SINGLE("DAC1 L Switch", RT5677_STO1_DAC_MIXER,
  734. RT5677_M_DAC1_L_STO_R_SFT, 1, 1),
  735. };
  736. static const struct snd_kcontrol_new rt5677_mono_dac_l_mix[] = {
  737. SOC_DAPM_SINGLE("ST L Switch", RT5677_MONO_DAC_MIXER,
  738. RT5677_M_ST_DAC2_L_SFT, 1, 1),
  739. SOC_DAPM_SINGLE("DAC1 L Switch", RT5677_MONO_DAC_MIXER,
  740. RT5677_M_DAC1_L_MONO_L_SFT, 1, 1),
  741. SOC_DAPM_SINGLE("DAC2 L Switch", RT5677_MONO_DAC_MIXER,
  742. RT5677_M_DAC2_L_MONO_L_SFT, 1, 1),
  743. SOC_DAPM_SINGLE("DAC2 R Switch", RT5677_MONO_DAC_MIXER,
  744. RT5677_M_DAC2_R_MONO_L_SFT, 1, 1),
  745. };
  746. static const struct snd_kcontrol_new rt5677_mono_dac_r_mix[] = {
  747. SOC_DAPM_SINGLE("ST R Switch", RT5677_MONO_DAC_MIXER,
  748. RT5677_M_ST_DAC2_R_SFT, 1, 1),
  749. SOC_DAPM_SINGLE("DAC1 R Switch", RT5677_MONO_DAC_MIXER,
  750. RT5677_M_DAC1_R_MONO_R_SFT, 1, 1),
  751. SOC_DAPM_SINGLE("DAC2 R Switch", RT5677_MONO_DAC_MIXER,
  752. RT5677_M_DAC2_R_MONO_R_SFT, 1, 1),
  753. SOC_DAPM_SINGLE("DAC2 L Switch", RT5677_MONO_DAC_MIXER,
  754. RT5677_M_DAC2_L_MONO_R_SFT, 1, 1),
  755. };
  756. static const struct snd_kcontrol_new rt5677_dd1_l_mix[] = {
  757. SOC_DAPM_SINGLE("Sto DAC Mix L Switch", RT5677_DD1_MIXER,
  758. RT5677_M_STO_L_DD1_L_SFT, 1, 1),
  759. SOC_DAPM_SINGLE("Mono DAC Mix L Switch", RT5677_DD1_MIXER,
  760. RT5677_M_MONO_L_DD1_L_SFT, 1, 1),
  761. SOC_DAPM_SINGLE("DAC3 L Switch", RT5677_DD1_MIXER,
  762. RT5677_M_DAC3_L_DD1_L_SFT, 1, 1),
  763. SOC_DAPM_SINGLE("DAC3 R Switch", RT5677_DD1_MIXER,
  764. RT5677_M_DAC3_R_DD1_L_SFT, 1, 1),
  765. };
  766. static const struct snd_kcontrol_new rt5677_dd1_r_mix[] = {
  767. SOC_DAPM_SINGLE("Sto DAC Mix R Switch", RT5677_DD1_MIXER,
  768. RT5677_M_STO_R_DD1_R_SFT, 1, 1),
  769. SOC_DAPM_SINGLE("Mono DAC Mix R Switch", RT5677_DD1_MIXER,
  770. RT5677_M_MONO_R_DD1_R_SFT, 1, 1),
  771. SOC_DAPM_SINGLE("DAC3 R Switch", RT5677_DD1_MIXER,
  772. RT5677_M_DAC3_R_DD1_R_SFT, 1, 1),
  773. SOC_DAPM_SINGLE("DAC3 L Switch", RT5677_DD1_MIXER,
  774. RT5677_M_DAC3_L_DD1_R_SFT, 1, 1),
  775. };
  776. static const struct snd_kcontrol_new rt5677_dd2_l_mix[] = {
  777. SOC_DAPM_SINGLE("Sto DAC Mix L Switch", RT5677_DD2_MIXER,
  778. RT5677_M_STO_L_DD2_L_SFT, 1, 1),
  779. SOC_DAPM_SINGLE("Mono DAC Mix L Switch", RT5677_DD2_MIXER,
  780. RT5677_M_MONO_L_DD2_L_SFT, 1, 1),
  781. SOC_DAPM_SINGLE("DAC4 L Switch", RT5677_DD2_MIXER,
  782. RT5677_M_DAC4_L_DD2_L_SFT, 1, 1),
  783. SOC_DAPM_SINGLE("DAC4 R Switch", RT5677_DD2_MIXER,
  784. RT5677_M_DAC4_R_DD2_L_SFT, 1, 1),
  785. };
  786. static const struct snd_kcontrol_new rt5677_dd2_r_mix[] = {
  787. SOC_DAPM_SINGLE("Sto DAC Mix R Switch", RT5677_DD2_MIXER,
  788. RT5677_M_STO_R_DD2_R_SFT, 1, 1),
  789. SOC_DAPM_SINGLE("Mono DAC Mix R Switch", RT5677_DD2_MIXER,
  790. RT5677_M_MONO_R_DD2_R_SFT, 1, 1),
  791. SOC_DAPM_SINGLE("DAC4 R Switch", RT5677_DD2_MIXER,
  792. RT5677_M_DAC4_R_DD2_R_SFT, 1, 1),
  793. SOC_DAPM_SINGLE("DAC4 L Switch", RT5677_DD2_MIXER,
  794. RT5677_M_DAC4_L_DD2_R_SFT, 1, 1),
  795. };
  796. static const struct snd_kcontrol_new rt5677_ob_01_mix[] = {
  797. SOC_DAPM_SINGLE("IB01 Switch", RT5677_DSP_OUTB_0123_MIXER_CTRL,
  798. RT5677_DSP_IB_01_H_SFT, 1, 1),
  799. SOC_DAPM_SINGLE("IB23 Switch", RT5677_DSP_OUTB_0123_MIXER_CTRL,
  800. RT5677_DSP_IB_23_H_SFT, 1, 1),
  801. SOC_DAPM_SINGLE("IB45 Switch", RT5677_DSP_OUTB_0123_MIXER_CTRL,
  802. RT5677_DSP_IB_45_H_SFT, 1, 1),
  803. SOC_DAPM_SINGLE("IB6 Switch", RT5677_DSP_OUTB_0123_MIXER_CTRL,
  804. RT5677_DSP_IB_6_H_SFT, 1, 1),
  805. SOC_DAPM_SINGLE("IB7 Switch", RT5677_DSP_OUTB_0123_MIXER_CTRL,
  806. RT5677_DSP_IB_7_H_SFT, 1, 1),
  807. SOC_DAPM_SINGLE("IB8 Switch", RT5677_DSP_OUTB_0123_MIXER_CTRL,
  808. RT5677_DSP_IB_8_H_SFT, 1, 1),
  809. SOC_DAPM_SINGLE("IB9 Switch", RT5677_DSP_OUTB_0123_MIXER_CTRL,
  810. RT5677_DSP_IB_9_H_SFT, 1, 1),
  811. };
  812. static const struct snd_kcontrol_new rt5677_ob_23_mix[] = {
  813. SOC_DAPM_SINGLE("IB01 Switch", RT5677_DSP_OUTB_0123_MIXER_CTRL,
  814. RT5677_DSP_IB_01_L_SFT, 1, 1),
  815. SOC_DAPM_SINGLE("IB23 Switch", RT5677_DSP_OUTB_0123_MIXER_CTRL,
  816. RT5677_DSP_IB_23_L_SFT, 1, 1),
  817. SOC_DAPM_SINGLE("IB45 Switch", RT5677_DSP_OUTB_0123_MIXER_CTRL,
  818. RT5677_DSP_IB_45_L_SFT, 1, 1),
  819. SOC_DAPM_SINGLE("IB6 Switch", RT5677_DSP_OUTB_0123_MIXER_CTRL,
  820. RT5677_DSP_IB_6_L_SFT, 1, 1),
  821. SOC_DAPM_SINGLE("IB7 Switch", RT5677_DSP_OUTB_0123_MIXER_CTRL,
  822. RT5677_DSP_IB_7_L_SFT, 1, 1),
  823. SOC_DAPM_SINGLE("IB8 Switch", RT5677_DSP_OUTB_0123_MIXER_CTRL,
  824. RT5677_DSP_IB_8_L_SFT, 1, 1),
  825. SOC_DAPM_SINGLE("IB9 Switch", RT5677_DSP_OUTB_0123_MIXER_CTRL,
  826. RT5677_DSP_IB_9_L_SFT, 1, 1),
  827. };
  828. static const struct snd_kcontrol_new rt5677_ob_4_mix[] = {
  829. SOC_DAPM_SINGLE("IB01 Switch", RT5677_DSP_OUTB_45_MIXER_CTRL,
  830. RT5677_DSP_IB_01_H_SFT, 1, 1),
  831. SOC_DAPM_SINGLE("IB23 Switch", RT5677_DSP_OUTB_45_MIXER_CTRL,
  832. RT5677_DSP_IB_23_H_SFT, 1, 1),
  833. SOC_DAPM_SINGLE("IB45 Switch", RT5677_DSP_OUTB_45_MIXER_CTRL,
  834. RT5677_DSP_IB_45_H_SFT, 1, 1),
  835. SOC_DAPM_SINGLE("IB6 Switch", RT5677_DSP_OUTB_45_MIXER_CTRL,
  836. RT5677_DSP_IB_6_H_SFT, 1, 1),
  837. SOC_DAPM_SINGLE("IB7 Switch", RT5677_DSP_OUTB_45_MIXER_CTRL,
  838. RT5677_DSP_IB_7_H_SFT, 1, 1),
  839. SOC_DAPM_SINGLE("IB8 Switch", RT5677_DSP_OUTB_45_MIXER_CTRL,
  840. RT5677_DSP_IB_8_H_SFT, 1, 1),
  841. SOC_DAPM_SINGLE("IB9 Switch", RT5677_DSP_OUTB_45_MIXER_CTRL,
  842. RT5677_DSP_IB_9_H_SFT, 1, 1),
  843. };
  844. static const struct snd_kcontrol_new rt5677_ob_5_mix[] = {
  845. SOC_DAPM_SINGLE("IB01 Switch", RT5677_DSP_OUTB_45_MIXER_CTRL,
  846. RT5677_DSP_IB_01_L_SFT, 1, 1),
  847. SOC_DAPM_SINGLE("IB23 Switch", RT5677_DSP_OUTB_45_MIXER_CTRL,
  848. RT5677_DSP_IB_23_L_SFT, 1, 1),
  849. SOC_DAPM_SINGLE("IB45 Switch", RT5677_DSP_OUTB_45_MIXER_CTRL,
  850. RT5677_DSP_IB_45_L_SFT, 1, 1),
  851. SOC_DAPM_SINGLE("IB6 Switch", RT5677_DSP_OUTB_45_MIXER_CTRL,
  852. RT5677_DSP_IB_6_L_SFT, 1, 1),
  853. SOC_DAPM_SINGLE("IB7 Switch", RT5677_DSP_OUTB_45_MIXER_CTRL,
  854. RT5677_DSP_IB_7_L_SFT, 1, 1),
  855. SOC_DAPM_SINGLE("IB8 Switch", RT5677_DSP_OUTB_45_MIXER_CTRL,
  856. RT5677_DSP_IB_8_L_SFT, 1, 1),
  857. SOC_DAPM_SINGLE("IB9 Switch", RT5677_DSP_OUTB_45_MIXER_CTRL,
  858. RT5677_DSP_IB_9_L_SFT, 1, 1),
  859. };
  860. static const struct snd_kcontrol_new rt5677_ob_6_mix[] = {
  861. SOC_DAPM_SINGLE("IB01 Switch", RT5677_DSP_OUTB_67_MIXER_CTRL,
  862. RT5677_DSP_IB_01_H_SFT, 1, 1),
  863. SOC_DAPM_SINGLE("IB23 Switch", RT5677_DSP_OUTB_67_MIXER_CTRL,
  864. RT5677_DSP_IB_23_H_SFT, 1, 1),
  865. SOC_DAPM_SINGLE("IB45 Switch", RT5677_DSP_OUTB_67_MIXER_CTRL,
  866. RT5677_DSP_IB_45_H_SFT, 1, 1),
  867. SOC_DAPM_SINGLE("IB6 Switch", RT5677_DSP_OUTB_67_MIXER_CTRL,
  868. RT5677_DSP_IB_6_H_SFT, 1, 1),
  869. SOC_DAPM_SINGLE("IB7 Switch", RT5677_DSP_OUTB_67_MIXER_CTRL,
  870. RT5677_DSP_IB_7_H_SFT, 1, 1),
  871. SOC_DAPM_SINGLE("IB8 Switch", RT5677_DSP_OUTB_67_MIXER_CTRL,
  872. RT5677_DSP_IB_8_H_SFT, 1, 1),
  873. SOC_DAPM_SINGLE("IB9 Switch", RT5677_DSP_OUTB_67_MIXER_CTRL,
  874. RT5677_DSP_IB_9_H_SFT, 1, 1),
  875. };
  876. static const struct snd_kcontrol_new rt5677_ob_7_mix[] = {
  877. SOC_DAPM_SINGLE("IB01 Switch", RT5677_DSP_OUTB_67_MIXER_CTRL,
  878. RT5677_DSP_IB_01_L_SFT, 1, 1),
  879. SOC_DAPM_SINGLE("IB23 Switch", RT5677_DSP_OUTB_67_MIXER_CTRL,
  880. RT5677_DSP_IB_23_L_SFT, 1, 1),
  881. SOC_DAPM_SINGLE("IB45 Switch", RT5677_DSP_OUTB_67_MIXER_CTRL,
  882. RT5677_DSP_IB_45_L_SFT, 1, 1),
  883. SOC_DAPM_SINGLE("IB6 Switch", RT5677_DSP_OUTB_67_MIXER_CTRL,
  884. RT5677_DSP_IB_6_L_SFT, 1, 1),
  885. SOC_DAPM_SINGLE("IB7 Switch", RT5677_DSP_OUTB_67_MIXER_CTRL,
  886. RT5677_DSP_IB_7_L_SFT, 1, 1),
  887. SOC_DAPM_SINGLE("IB8 Switch", RT5677_DSP_OUTB_67_MIXER_CTRL,
  888. RT5677_DSP_IB_8_L_SFT, 1, 1),
  889. SOC_DAPM_SINGLE("IB9 Switch", RT5677_DSP_OUTB_67_MIXER_CTRL,
  890. RT5677_DSP_IB_9_L_SFT, 1, 1),
  891. };
  892. /* Mux */
  893. /* DAC1 L/R Source */ /* MX-29 [10:8] */
  894. static const char * const rt5677_dac1_src[] = {
  895. "IF1 DAC 01", "IF2 DAC 01", "IF3 DAC LR", "IF4 DAC LR", "SLB DAC 01",
  896. "OB 01"
  897. };
  898. static SOC_ENUM_SINGLE_DECL(
  899. rt5677_dac1_enum, RT5677_ADC_IF_DSP_DAC1_MIXER,
  900. RT5677_DAC1_L_SEL_SFT, rt5677_dac1_src);
  901. static const struct snd_kcontrol_new rt5677_dac1_mux =
  902. SOC_DAPM_ENUM("DAC1 Source", rt5677_dac1_enum);
  903. /* ADDA1 L/R Source */ /* MX-29 [1:0] */
  904. static const char * const rt5677_adda1_src[] = {
  905. "STO1 ADC MIX", "STO2 ADC MIX", "OB 67",
  906. };
  907. static SOC_ENUM_SINGLE_DECL(
  908. rt5677_adda1_enum, RT5677_ADC_IF_DSP_DAC1_MIXER,
  909. RT5677_ADDA1_SEL_SFT, rt5677_adda1_src);
  910. static const struct snd_kcontrol_new rt5677_adda1_mux =
  911. SOC_DAPM_ENUM("ADDA1 Source", rt5677_adda1_enum);
  912. /*DAC2 L/R Source*/ /* MX-1B [6:4] [2:0] */
  913. static const char * const rt5677_dac2l_src[] = {
  914. "IF1 DAC 2", "IF2 DAC 2", "IF3 DAC L", "IF4 DAC L", "SLB DAC 2",
  915. "OB 2",
  916. };
  917. static SOC_ENUM_SINGLE_DECL(
  918. rt5677_dac2l_enum, RT5677_IF_DSP_DAC2_MIXER,
  919. RT5677_SEL_DAC2_L_SRC_SFT, rt5677_dac2l_src);
  920. static const struct snd_kcontrol_new rt5677_dac2_l_mux =
  921. SOC_DAPM_ENUM("DAC2 L Source", rt5677_dac2l_enum);
  922. static const char * const rt5677_dac2r_src[] = {
  923. "IF1 DAC 3", "IF2 DAC 3", "IF3 DAC R", "IF4 DAC R", "SLB DAC 3",
  924. "OB 3", "Haptic Generator", "VAD ADC"
  925. };
  926. static SOC_ENUM_SINGLE_DECL(
  927. rt5677_dac2r_enum, RT5677_IF_DSP_DAC2_MIXER,
  928. RT5677_SEL_DAC2_R_SRC_SFT, rt5677_dac2r_src);
  929. static const struct snd_kcontrol_new rt5677_dac2_r_mux =
  930. SOC_DAPM_ENUM("DAC2 R Source", rt5677_dac2r_enum);
  931. /*DAC3 L/R Source*/ /* MX-16 [6:4] [2:0] */
  932. static const char * const rt5677_dac3l_src[] = {
  933. "IF1 DAC 4", "IF2 DAC 4", "IF3 DAC L", "IF4 DAC L",
  934. "SLB DAC 4", "OB 4"
  935. };
  936. static SOC_ENUM_SINGLE_DECL(
  937. rt5677_dac3l_enum, RT5677_IF_DSP_DAC3_4_MIXER,
  938. RT5677_SEL_DAC3_L_SRC_SFT, rt5677_dac3l_src);
  939. static const struct snd_kcontrol_new rt5677_dac3_l_mux =
  940. SOC_DAPM_ENUM("DAC3 L Source", rt5677_dac3l_enum);
  941. static const char * const rt5677_dac3r_src[] = {
  942. "IF1 DAC 5", "IF2 DAC 5", "IF3 DAC R", "IF4 DAC R",
  943. "SLB DAC 5", "OB 5"
  944. };
  945. static SOC_ENUM_SINGLE_DECL(
  946. rt5677_dac3r_enum, RT5677_IF_DSP_DAC3_4_MIXER,
  947. RT5677_SEL_DAC3_R_SRC_SFT, rt5677_dac3r_src);
  948. static const struct snd_kcontrol_new rt5677_dac3_r_mux =
  949. SOC_DAPM_ENUM("DAC3 R Source", rt5677_dac3r_enum);
  950. /*DAC4 L/R Source*/ /* MX-16 [14:12] [10:8] */
  951. static const char * const rt5677_dac4l_src[] = {
  952. "IF1 DAC 6", "IF2 DAC 6", "IF3 DAC L", "IF4 DAC L",
  953. "SLB DAC 6", "OB 6"
  954. };
  955. static SOC_ENUM_SINGLE_DECL(
  956. rt5677_dac4l_enum, RT5677_IF_DSP_DAC3_4_MIXER,
  957. RT5677_SEL_DAC4_L_SRC_SFT, rt5677_dac4l_src);
  958. static const struct snd_kcontrol_new rt5677_dac4_l_mux =
  959. SOC_DAPM_ENUM("DAC4 L Source", rt5677_dac4l_enum);
  960. static const char * const rt5677_dac4r_src[] = {
  961. "IF1 DAC 7", "IF2 DAC 7", "IF3 DAC R", "IF4 DAC R",
  962. "SLB DAC 7", "OB 7"
  963. };
  964. static SOC_ENUM_SINGLE_DECL(
  965. rt5677_dac4r_enum, RT5677_IF_DSP_DAC3_4_MIXER,
  966. RT5677_SEL_DAC4_R_SRC_SFT, rt5677_dac4r_src);
  967. static const struct snd_kcontrol_new rt5677_dac4_r_mux =
  968. SOC_DAPM_ENUM("DAC4 R Source", rt5677_dac4r_enum);
  969. /* In/OutBound Source Pass SRC */ /* MX-A5 [3] [4] [0] [1] [2] */
  970. static const char * const rt5677_iob_bypass_src[] = {
  971. "Bypass", "Pass SRC"
  972. };
  973. static SOC_ENUM_SINGLE_DECL(
  974. rt5677_ob01_bypass_src_enum, RT5677_DSP_IN_OUTB_CTRL,
  975. RT5677_SEL_SRC_OB01_SFT, rt5677_iob_bypass_src);
  976. static const struct snd_kcontrol_new rt5677_ob01_bypass_src_mux =
  977. SOC_DAPM_ENUM("OB01 Bypass Source", rt5677_ob01_bypass_src_enum);
  978. static SOC_ENUM_SINGLE_DECL(
  979. rt5677_ob23_bypass_src_enum, RT5677_DSP_IN_OUTB_CTRL,
  980. RT5677_SEL_SRC_OB23_SFT, rt5677_iob_bypass_src);
  981. static const struct snd_kcontrol_new rt5677_ob23_bypass_src_mux =
  982. SOC_DAPM_ENUM("OB23 Bypass Source", rt5677_ob23_bypass_src_enum);
  983. static SOC_ENUM_SINGLE_DECL(
  984. rt5677_ib01_bypass_src_enum, RT5677_DSP_IN_OUTB_CTRL,
  985. RT5677_SEL_SRC_IB01_SFT, rt5677_iob_bypass_src);
  986. static const struct snd_kcontrol_new rt5677_ib01_bypass_src_mux =
  987. SOC_DAPM_ENUM("IB01 Bypass Source", rt5677_ib01_bypass_src_enum);
  988. static SOC_ENUM_SINGLE_DECL(
  989. rt5677_ib23_bypass_src_enum, RT5677_DSP_IN_OUTB_CTRL,
  990. RT5677_SEL_SRC_IB23_SFT, rt5677_iob_bypass_src);
  991. static const struct snd_kcontrol_new rt5677_ib23_bypass_src_mux =
  992. SOC_DAPM_ENUM("IB23 Bypass Source", rt5677_ib23_bypass_src_enum);
  993. static SOC_ENUM_SINGLE_DECL(
  994. rt5677_ib45_bypass_src_enum, RT5677_DSP_IN_OUTB_CTRL,
  995. RT5677_SEL_SRC_IB45_SFT, rt5677_iob_bypass_src);
  996. static const struct snd_kcontrol_new rt5677_ib45_bypass_src_mux =
  997. SOC_DAPM_ENUM("IB45 Bypass Source", rt5677_ib45_bypass_src_enum);
  998. /* Stereo ADC Source 2 */ /* MX-27 MX26 MX25 [11:10] */
  999. static const char * const rt5677_stereo_adc2_src[] = {
  1000. "DD MIX1", "DMIC", "Stereo DAC MIX"
  1001. };
  1002. static SOC_ENUM_SINGLE_DECL(
  1003. rt5677_stereo1_adc2_enum, RT5677_STO1_ADC_MIXER,
  1004. RT5677_SEL_STO1_ADC2_SFT, rt5677_stereo_adc2_src);
  1005. static const struct snd_kcontrol_new rt5677_sto1_adc2_mux =
  1006. SOC_DAPM_ENUM("Stereo1 ADC2 Source", rt5677_stereo1_adc2_enum);
  1007. static SOC_ENUM_SINGLE_DECL(
  1008. rt5677_stereo2_adc2_enum, RT5677_STO2_ADC_MIXER,
  1009. RT5677_SEL_STO2_ADC2_SFT, rt5677_stereo_adc2_src);
  1010. static const struct snd_kcontrol_new rt5677_sto2_adc2_mux =
  1011. SOC_DAPM_ENUM("Stereo2 ADC2 Source", rt5677_stereo2_adc2_enum);
  1012. static SOC_ENUM_SINGLE_DECL(
  1013. rt5677_stereo3_adc2_enum, RT5677_STO3_ADC_MIXER,
  1014. RT5677_SEL_STO3_ADC2_SFT, rt5677_stereo_adc2_src);
  1015. static const struct snd_kcontrol_new rt5677_sto3_adc2_mux =
  1016. SOC_DAPM_ENUM("Stereo3 ADC2 Source", rt5677_stereo3_adc2_enum);
  1017. /* DMIC Source */ /* MX-28 [9:8][1:0] MX-27 MX-26 MX-25 MX-24 [9:8] */
  1018. static const char * const rt5677_dmic_src[] = {
  1019. "DMIC1", "DMIC2", "DMIC3", "DMIC4"
  1020. };
  1021. static SOC_ENUM_SINGLE_DECL(
  1022. rt5677_mono_dmic_l_enum, RT5677_MONO_ADC_MIXER,
  1023. RT5677_SEL_MONO_DMIC_L_SFT, rt5677_dmic_src);
  1024. static const struct snd_kcontrol_new rt5677_mono_dmic_l_mux =
  1025. SOC_DAPM_ENUM("Mono DMIC L Source", rt5677_mono_dmic_l_enum);
  1026. static SOC_ENUM_SINGLE_DECL(
  1027. rt5677_mono_dmic_r_enum, RT5677_MONO_ADC_MIXER,
  1028. RT5677_SEL_MONO_DMIC_R_SFT, rt5677_dmic_src);
  1029. static const struct snd_kcontrol_new rt5677_mono_dmic_r_mux =
  1030. SOC_DAPM_ENUM("Mono DMIC R Source", rt5677_mono_dmic_r_enum);
  1031. static SOC_ENUM_SINGLE_DECL(
  1032. rt5677_stereo1_dmic_enum, RT5677_STO1_ADC_MIXER,
  1033. RT5677_SEL_STO1_DMIC_SFT, rt5677_dmic_src);
  1034. static const struct snd_kcontrol_new rt5677_sto1_dmic_mux =
  1035. SOC_DAPM_ENUM("Stereo1 DMIC Source", rt5677_stereo1_dmic_enum);
  1036. static SOC_ENUM_SINGLE_DECL(
  1037. rt5677_stereo2_dmic_enum, RT5677_STO2_ADC_MIXER,
  1038. RT5677_SEL_STO2_DMIC_SFT, rt5677_dmic_src);
  1039. static const struct snd_kcontrol_new rt5677_sto2_dmic_mux =
  1040. SOC_DAPM_ENUM("Stereo2 DMIC Source", rt5677_stereo2_dmic_enum);
  1041. static SOC_ENUM_SINGLE_DECL(
  1042. rt5677_stereo3_dmic_enum, RT5677_STO3_ADC_MIXER,
  1043. RT5677_SEL_STO3_DMIC_SFT, rt5677_dmic_src);
  1044. static const struct snd_kcontrol_new rt5677_sto3_dmic_mux =
  1045. SOC_DAPM_ENUM("Stereo3 DMIC Source", rt5677_stereo3_dmic_enum);
  1046. static SOC_ENUM_SINGLE_DECL(
  1047. rt5677_stereo4_dmic_enum, RT5677_STO4_ADC_MIXER,
  1048. RT5677_SEL_STO4_DMIC_SFT, rt5677_dmic_src);
  1049. static const struct snd_kcontrol_new rt5677_sto4_dmic_mux =
  1050. SOC_DAPM_ENUM("Stereo4 DMIC Source", rt5677_stereo4_dmic_enum);
  1051. /* Stereo2 ADC Source */ /* MX-26 [0] */
  1052. static const char * const rt5677_stereo2_adc_lr_src[] = {
  1053. "L", "LR"
  1054. };
  1055. static SOC_ENUM_SINGLE_DECL(
  1056. rt5677_stereo2_adc_lr_enum, RT5677_STO2_ADC_MIXER,
  1057. RT5677_SEL_STO2_LR_MIX_SFT, rt5677_stereo2_adc_lr_src);
  1058. static const struct snd_kcontrol_new rt5677_sto2_adc_lr_mux =
  1059. SOC_DAPM_ENUM("Stereo2 ADC LR Source", rt5677_stereo2_adc_lr_enum);
  1060. /* Stereo1 ADC Source 1 */ /* MX-27 MX26 MX25 [13:12] */
  1061. static const char * const rt5677_stereo_adc1_src[] = {
  1062. "DD MIX1", "ADC1/2", "Stereo DAC MIX"
  1063. };
  1064. static SOC_ENUM_SINGLE_DECL(
  1065. rt5677_stereo1_adc1_enum, RT5677_STO1_ADC_MIXER,
  1066. RT5677_SEL_STO1_ADC1_SFT, rt5677_stereo_adc1_src);
  1067. static const struct snd_kcontrol_new rt5677_sto1_adc1_mux =
  1068. SOC_DAPM_ENUM("Stereo1 ADC1 Source", rt5677_stereo1_adc1_enum);
  1069. static SOC_ENUM_SINGLE_DECL(
  1070. rt5677_stereo2_adc1_enum, RT5677_STO2_ADC_MIXER,
  1071. RT5677_SEL_STO2_ADC1_SFT, rt5677_stereo_adc1_src);
  1072. static const struct snd_kcontrol_new rt5677_sto2_adc1_mux =
  1073. SOC_DAPM_ENUM("Stereo2 ADC1 Source", rt5677_stereo2_adc1_enum);
  1074. static SOC_ENUM_SINGLE_DECL(
  1075. rt5677_stereo3_adc1_enum, RT5677_STO3_ADC_MIXER,
  1076. RT5677_SEL_STO3_ADC1_SFT, rt5677_stereo_adc1_src);
  1077. static const struct snd_kcontrol_new rt5677_sto3_adc1_mux =
  1078. SOC_DAPM_ENUM("Stereo3 ADC1 Source", rt5677_stereo3_adc1_enum);
  1079. /* Mono ADC Left Source 2 */ /* MX-28 [11:10] */
  1080. static const char * const rt5677_mono_adc2_l_src[] = {
  1081. "DD MIX1L", "DMIC", "MONO DAC MIXL"
  1082. };
  1083. static SOC_ENUM_SINGLE_DECL(
  1084. rt5677_mono_adc2_l_enum, RT5677_MONO_ADC_MIXER,
  1085. RT5677_SEL_MONO_ADC_L2_SFT, rt5677_mono_adc2_l_src);
  1086. static const struct snd_kcontrol_new rt5677_mono_adc2_l_mux =
  1087. SOC_DAPM_ENUM("Mono ADC2 L Source", rt5677_mono_adc2_l_enum);
  1088. /* Mono ADC Left Source 1 */ /* MX-28 [13:12] */
  1089. static const char * const rt5677_mono_adc1_l_src[] = {
  1090. "DD MIX1L", "ADC1", "MONO DAC MIXL"
  1091. };
  1092. static SOC_ENUM_SINGLE_DECL(
  1093. rt5677_mono_adc1_l_enum, RT5677_MONO_ADC_MIXER,
  1094. RT5677_SEL_MONO_ADC_L1_SFT, rt5677_mono_adc1_l_src);
  1095. static const struct snd_kcontrol_new rt5677_mono_adc1_l_mux =
  1096. SOC_DAPM_ENUM("Mono ADC1 L Source", rt5677_mono_adc1_l_enum);
  1097. /* Mono ADC Right Source 2 */ /* MX-28 [3:2] */
  1098. static const char * const rt5677_mono_adc2_r_src[] = {
  1099. "DD MIX1R", "DMIC", "MONO DAC MIXR"
  1100. };
  1101. static SOC_ENUM_SINGLE_DECL(
  1102. rt5677_mono_adc2_r_enum, RT5677_MONO_ADC_MIXER,
  1103. RT5677_SEL_MONO_ADC_R2_SFT, rt5677_mono_adc2_r_src);
  1104. static const struct snd_kcontrol_new rt5677_mono_adc2_r_mux =
  1105. SOC_DAPM_ENUM("Mono ADC2 R Source", rt5677_mono_adc2_r_enum);
  1106. /* Mono ADC Right Source 1 */ /* MX-28 [5:4] */
  1107. static const char * const rt5677_mono_adc1_r_src[] = {
  1108. "DD MIX1R", "ADC2", "MONO DAC MIXR"
  1109. };
  1110. static SOC_ENUM_SINGLE_DECL(
  1111. rt5677_mono_adc1_r_enum, RT5677_MONO_ADC_MIXER,
  1112. RT5677_SEL_MONO_ADC_R1_SFT, rt5677_mono_adc1_r_src);
  1113. static const struct snd_kcontrol_new rt5677_mono_adc1_r_mux =
  1114. SOC_DAPM_ENUM("Mono ADC1 R Source", rt5677_mono_adc1_r_enum);
  1115. /* Stereo4 ADC Source 2 */ /* MX-24 [11:10] */
  1116. static const char * const rt5677_stereo4_adc2_src[] = {
  1117. "DD MIX1", "DMIC", "DD MIX2"
  1118. };
  1119. static SOC_ENUM_SINGLE_DECL(
  1120. rt5677_stereo4_adc2_enum, RT5677_STO4_ADC_MIXER,
  1121. RT5677_SEL_STO4_ADC2_SFT, rt5677_stereo4_adc2_src);
  1122. static const struct snd_kcontrol_new rt5677_sto4_adc2_mux =
  1123. SOC_DAPM_ENUM("Stereo4 ADC2 Source", rt5677_stereo4_adc2_enum);
  1124. /* Stereo4 ADC Source 1 */ /* MX-24 [13:12] */
  1125. static const char * const rt5677_stereo4_adc1_src[] = {
  1126. "DD MIX1", "ADC1/2", "DD MIX2"
  1127. };
  1128. static SOC_ENUM_SINGLE_DECL(
  1129. rt5677_stereo4_adc1_enum, RT5677_STO4_ADC_MIXER,
  1130. RT5677_SEL_STO4_ADC1_SFT, rt5677_stereo4_adc1_src);
  1131. static const struct snd_kcontrol_new rt5677_sto4_adc1_mux =
  1132. SOC_DAPM_ENUM("Stereo4 ADC1 Source", rt5677_stereo4_adc1_enum);
  1133. /* InBound0/1 Source */ /* MX-A3 [14:12] */
  1134. static const char * const rt5677_inbound01_src[] = {
  1135. "IF1 DAC 01", "IF2 DAC 01", "SLB DAC 01", "STO1 ADC MIX",
  1136. "VAD ADC/DAC1 FS"
  1137. };
  1138. static SOC_ENUM_SINGLE_DECL(
  1139. rt5677_inbound01_enum, RT5677_DSP_INB_CTRL1,
  1140. RT5677_IB01_SRC_SFT, rt5677_inbound01_src);
  1141. static const struct snd_kcontrol_new rt5677_ib01_src_mux =
  1142. SOC_DAPM_ENUM("InBound0/1 Source", rt5677_inbound01_enum);
  1143. /* InBound2/3 Source */ /* MX-A3 [10:8] */
  1144. static const char * const rt5677_inbound23_src[] = {
  1145. "IF1 DAC 23", "IF2 DAC 23", "SLB DAC 23", "STO2 ADC MIX",
  1146. "DAC1 FS", "IF4 DAC"
  1147. };
  1148. static SOC_ENUM_SINGLE_DECL(
  1149. rt5677_inbound23_enum, RT5677_DSP_INB_CTRL1,
  1150. RT5677_IB23_SRC_SFT, rt5677_inbound23_src);
  1151. static const struct snd_kcontrol_new rt5677_ib23_src_mux =
  1152. SOC_DAPM_ENUM("InBound2/3 Source", rt5677_inbound23_enum);
  1153. /* InBound4/5 Source */ /* MX-A3 [6:4] */
  1154. static const char * const rt5677_inbound45_src[] = {
  1155. "IF1 DAC 45", "IF2 DAC 45", "SLB DAC 45", "STO3 ADC MIX",
  1156. "IF3 DAC"
  1157. };
  1158. static SOC_ENUM_SINGLE_DECL(
  1159. rt5677_inbound45_enum, RT5677_DSP_INB_CTRL1,
  1160. RT5677_IB45_SRC_SFT, rt5677_inbound45_src);
  1161. static const struct snd_kcontrol_new rt5677_ib45_src_mux =
  1162. SOC_DAPM_ENUM("InBound4/5 Source", rt5677_inbound45_enum);
  1163. /* InBound6 Source */ /* MX-A3 [2:0] */
  1164. static const char * const rt5677_inbound6_src[] = {
  1165. "IF1 DAC 6", "IF2 DAC 6", "SLB DAC 6", "STO4 ADC MIX L",
  1166. "IF4 DAC L", "STO1 ADC MIX L", "STO2 ADC MIX L", "STO3 ADC MIX L"
  1167. };
  1168. static SOC_ENUM_SINGLE_DECL(
  1169. rt5677_inbound6_enum, RT5677_DSP_INB_CTRL1,
  1170. RT5677_IB6_SRC_SFT, rt5677_inbound6_src);
  1171. static const struct snd_kcontrol_new rt5677_ib6_src_mux =
  1172. SOC_DAPM_ENUM("InBound6 Source", rt5677_inbound6_enum);
  1173. /* InBound7 Source */ /* MX-A4 [14:12] */
  1174. static const char * const rt5677_inbound7_src[] = {
  1175. "IF1 DAC 7", "IF2 DAC 7", "SLB DAC 7", "STO4 ADC MIX R",
  1176. "IF4 DAC R", "STO1 ADC MIX R", "STO2 ADC MIX R", "STO3 ADC MIX R"
  1177. };
  1178. static SOC_ENUM_SINGLE_DECL(
  1179. rt5677_inbound7_enum, RT5677_DSP_INB_CTRL2,
  1180. RT5677_IB7_SRC_SFT, rt5677_inbound7_src);
  1181. static const struct snd_kcontrol_new rt5677_ib7_src_mux =
  1182. SOC_DAPM_ENUM("InBound7 Source", rt5677_inbound7_enum);
  1183. /* InBound8 Source */ /* MX-A4 [10:8] */
  1184. static const char * const rt5677_inbound8_src[] = {
  1185. "STO1 ADC MIX L", "STO2 ADC MIX L", "STO3 ADC MIX L", "STO4 ADC MIX L",
  1186. "MONO ADC MIX L", "DACL1 FS"
  1187. };
  1188. static SOC_ENUM_SINGLE_DECL(
  1189. rt5677_inbound8_enum, RT5677_DSP_INB_CTRL2,
  1190. RT5677_IB8_SRC_SFT, rt5677_inbound8_src);
  1191. static const struct snd_kcontrol_new rt5677_ib8_src_mux =
  1192. SOC_DAPM_ENUM("InBound8 Source", rt5677_inbound8_enum);
  1193. /* InBound9 Source */ /* MX-A4 [6:4] */
  1194. static const char * const rt5677_inbound9_src[] = {
  1195. "STO1 ADC MIX R", "STO2 ADC MIX R", "STO3 ADC MIX R", "STO4 ADC MIX R",
  1196. "MONO ADC MIX R", "DACR1 FS", "DAC1 FS"
  1197. };
  1198. static SOC_ENUM_SINGLE_DECL(
  1199. rt5677_inbound9_enum, RT5677_DSP_INB_CTRL2,
  1200. RT5677_IB9_SRC_SFT, rt5677_inbound9_src);
  1201. static const struct snd_kcontrol_new rt5677_ib9_src_mux =
  1202. SOC_DAPM_ENUM("InBound9 Source", rt5677_inbound9_enum);
  1203. /* VAD Source */ /* MX-9F [6:4] */
  1204. static const char * const rt5677_vad_src[] = {
  1205. "STO1 ADC MIX L", "MONO ADC MIX L", "MONO ADC MIX R", "STO2 ADC MIX L",
  1206. "STO3 ADC MIX L"
  1207. };
  1208. static SOC_ENUM_SINGLE_DECL(
  1209. rt5677_vad_enum, RT5677_VAD_CTRL4,
  1210. RT5677_VAD_SRC_SFT, rt5677_vad_src);
  1211. static const struct snd_kcontrol_new rt5677_vad_src_mux =
  1212. SOC_DAPM_ENUM("VAD Source", rt5677_vad_enum);
  1213. /* Sidetone Source */ /* MX-13 [11:9] */
  1214. static const char * const rt5677_sidetone_src[] = {
  1215. "DMIC1 L", "DMIC2 L", "DMIC3 L", "DMIC4 L", "ADC1", "ADC2"
  1216. };
  1217. static SOC_ENUM_SINGLE_DECL(
  1218. rt5677_sidetone_enum, RT5677_SIDETONE_CTRL,
  1219. RT5677_ST_SEL_SFT, rt5677_sidetone_src);
  1220. static const struct snd_kcontrol_new rt5677_sidetone_mux =
  1221. SOC_DAPM_ENUM("Sidetone Source", rt5677_sidetone_enum);
  1222. /* DAC1/2 Source */ /* MX-15 [1:0] */
  1223. static const char * const rt5677_dac12_src[] = {
  1224. "STO1 DAC MIX", "MONO DAC MIX", "DD MIX1", "DD MIX2"
  1225. };
  1226. static SOC_ENUM_SINGLE_DECL(
  1227. rt5677_dac12_enum, RT5677_ANA_DAC1_2_3_SRC,
  1228. RT5677_ANA_DAC1_2_SRC_SEL_SFT, rt5677_dac12_src);
  1229. static const struct snd_kcontrol_new rt5677_dac12_mux =
  1230. SOC_DAPM_ENUM("Analog DAC1/2 Source", rt5677_dac12_enum);
  1231. /* DAC3 Source */ /* MX-15 [5:4] */
  1232. static const char * const rt5677_dac3_src[] = {
  1233. "MONO DAC MIXL", "MONO DAC MIXR", "DD MIX1L", "DD MIX2L"
  1234. };
  1235. static SOC_ENUM_SINGLE_DECL(
  1236. rt5677_dac3_enum, RT5677_ANA_DAC1_2_3_SRC,
  1237. RT5677_ANA_DAC3_SRC_SEL_SFT, rt5677_dac3_src);
  1238. static const struct snd_kcontrol_new rt5677_dac3_mux =
  1239. SOC_DAPM_ENUM("Analog DAC3 Source", rt5677_dac3_enum);
  1240. /* PDM channel Source */ /* MX-31 [13:12][9:8][5:4][1:0] */
  1241. static const char * const rt5677_pdm_src[] = {
  1242. "STO1 DAC MIX", "MONO DAC MIX", "DD MIX1", "DD MIX2"
  1243. };
  1244. static SOC_ENUM_SINGLE_DECL(
  1245. rt5677_pdm1_l_enum, RT5677_PDM_OUT_CTRL,
  1246. RT5677_SEL_PDM1_L_SFT, rt5677_pdm_src);
  1247. static const struct snd_kcontrol_new rt5677_pdm1_l_mux =
  1248. SOC_DAPM_ENUM("PDM1 Source", rt5677_pdm1_l_enum);
  1249. static SOC_ENUM_SINGLE_DECL(
  1250. rt5677_pdm2_l_enum, RT5677_PDM_OUT_CTRL,
  1251. RT5677_SEL_PDM2_L_SFT, rt5677_pdm_src);
  1252. static const struct snd_kcontrol_new rt5677_pdm2_l_mux =
  1253. SOC_DAPM_ENUM("PDM2 Source", rt5677_pdm2_l_enum);
  1254. static SOC_ENUM_SINGLE_DECL(
  1255. rt5677_pdm1_r_enum, RT5677_PDM_OUT_CTRL,
  1256. RT5677_SEL_PDM1_R_SFT, rt5677_pdm_src);
  1257. static const struct snd_kcontrol_new rt5677_pdm1_r_mux =
  1258. SOC_DAPM_ENUM("PDM1 Source", rt5677_pdm1_r_enum);
  1259. static SOC_ENUM_SINGLE_DECL(
  1260. rt5677_pdm2_r_enum, RT5677_PDM_OUT_CTRL,
  1261. RT5677_SEL_PDM2_R_SFT, rt5677_pdm_src);
  1262. static const struct snd_kcontrol_new rt5677_pdm2_r_mux =
  1263. SOC_DAPM_ENUM("PDM2 Source", rt5677_pdm2_r_enum);
  1264. /* TDM IF1/2 SLB ADC1 Data Selection */ /* MX-3C MX-41 [5:4] MX-08 [1:0]*/
  1265. static const char * const rt5677_if12_adc1_src[] = {
  1266. "STO1 ADC MIX", "OB01", "VAD ADC"
  1267. };
  1268. static SOC_ENUM_SINGLE_DECL(
  1269. rt5677_if1_adc1_enum, RT5677_TDM1_CTRL2,
  1270. RT5677_IF1_ADC1_SFT, rt5677_if12_adc1_src);
  1271. static const struct snd_kcontrol_new rt5677_if1_adc1_mux =
  1272. SOC_DAPM_ENUM("IF1 ADC1 Source", rt5677_if1_adc1_enum);
  1273. static SOC_ENUM_SINGLE_DECL(
  1274. rt5677_if2_adc1_enum, RT5677_TDM2_CTRL2,
  1275. RT5677_IF2_ADC1_SFT, rt5677_if12_adc1_src);
  1276. static const struct snd_kcontrol_new rt5677_if2_adc1_mux =
  1277. SOC_DAPM_ENUM("IF2 ADC1 Source", rt5677_if2_adc1_enum);
  1278. static SOC_ENUM_SINGLE_DECL(
  1279. rt5677_slb_adc1_enum, RT5677_SLIMBUS_RX,
  1280. RT5677_SLB_ADC1_SFT, rt5677_if12_adc1_src);
  1281. static const struct snd_kcontrol_new rt5677_slb_adc1_mux =
  1282. SOC_DAPM_ENUM("SLB ADC1 Source", rt5677_slb_adc1_enum);
  1283. /* TDM IF1/2 SLB ADC2 Data Selection */ /* MX-3C MX-41 [7:6] MX-08 [3:2] */
  1284. static const char * const rt5677_if12_adc2_src[] = {
  1285. "STO2 ADC MIX", "OB23"
  1286. };
  1287. static SOC_ENUM_SINGLE_DECL(
  1288. rt5677_if1_adc2_enum, RT5677_TDM1_CTRL2,
  1289. RT5677_IF1_ADC2_SFT, rt5677_if12_adc2_src);
  1290. static const struct snd_kcontrol_new rt5677_if1_adc2_mux =
  1291. SOC_DAPM_ENUM("IF1 ADC2 Source", rt5677_if1_adc2_enum);
  1292. static SOC_ENUM_SINGLE_DECL(
  1293. rt5677_if2_adc2_enum, RT5677_TDM2_CTRL2,
  1294. RT5677_IF2_ADC2_SFT, rt5677_if12_adc2_src);
  1295. static const struct snd_kcontrol_new rt5677_if2_adc2_mux =
  1296. SOC_DAPM_ENUM("IF2 ADC2 Source", rt5677_if2_adc2_enum);
  1297. static SOC_ENUM_SINGLE_DECL(
  1298. rt5677_slb_adc2_enum, RT5677_SLIMBUS_RX,
  1299. RT5677_SLB_ADC2_SFT, rt5677_if12_adc2_src);
  1300. static const struct snd_kcontrol_new rt5677_slb_adc2_mux =
  1301. SOC_DAPM_ENUM("SLB ADC2 Source", rt5677_slb_adc2_enum);
  1302. /* TDM IF1/2 SLB ADC3 Data Selection */ /* MX-3C MX-41 [9:8] MX-08 [5:4] */
  1303. static const char * const rt5677_if12_adc3_src[] = {
  1304. "STO3 ADC MIX", "MONO ADC MIX", "OB45"
  1305. };
  1306. static SOC_ENUM_SINGLE_DECL(
  1307. rt5677_if1_adc3_enum, RT5677_TDM1_CTRL2,
  1308. RT5677_IF1_ADC3_SFT, rt5677_if12_adc3_src);
  1309. static const struct snd_kcontrol_new rt5677_if1_adc3_mux =
  1310. SOC_DAPM_ENUM("IF1 ADC3 Source", rt5677_if1_adc3_enum);
  1311. static SOC_ENUM_SINGLE_DECL(
  1312. rt5677_if2_adc3_enum, RT5677_TDM2_CTRL2,
  1313. RT5677_IF2_ADC3_SFT, rt5677_if12_adc3_src);
  1314. static const struct snd_kcontrol_new rt5677_if2_adc3_mux =
  1315. SOC_DAPM_ENUM("IF2 ADC3 Source", rt5677_if2_adc3_enum);
  1316. static SOC_ENUM_SINGLE_DECL(
  1317. rt5677_slb_adc3_enum, RT5677_SLIMBUS_RX,
  1318. RT5677_SLB_ADC3_SFT, rt5677_if12_adc3_src);
  1319. static const struct snd_kcontrol_new rt5677_slb_adc3_mux =
  1320. SOC_DAPM_ENUM("SLB ADC3 Source", rt5677_slb_adc3_enum);
  1321. /* TDM IF1/2 SLB ADC4 Data Selection */ /* MX-3C MX-41 [11:10] MX-08 [7:6] */
  1322. static const char * const rt5677_if12_adc4_src[] = {
  1323. "STO4 ADC MIX", "OB67", "OB01"
  1324. };
  1325. static SOC_ENUM_SINGLE_DECL(
  1326. rt5677_if1_adc4_enum, RT5677_TDM1_CTRL2,
  1327. RT5677_IF1_ADC4_SFT, rt5677_if12_adc4_src);
  1328. static const struct snd_kcontrol_new rt5677_if1_adc4_mux =
  1329. SOC_DAPM_ENUM("IF1 ADC4 Source", rt5677_if1_adc4_enum);
  1330. static SOC_ENUM_SINGLE_DECL(
  1331. rt5677_if2_adc4_enum, RT5677_TDM2_CTRL2,
  1332. RT5677_IF2_ADC4_SFT, rt5677_if12_adc4_src);
  1333. static const struct snd_kcontrol_new rt5677_if2_adc4_mux =
  1334. SOC_DAPM_ENUM("IF2 ADC4 Source", rt5677_if2_adc4_enum);
  1335. static SOC_ENUM_SINGLE_DECL(
  1336. rt5677_slb_adc4_enum, RT5677_SLIMBUS_RX,
  1337. RT5677_SLB_ADC4_SFT, rt5677_if12_adc4_src);
  1338. static const struct snd_kcontrol_new rt5677_slb_adc4_mux =
  1339. SOC_DAPM_ENUM("SLB ADC4 Source", rt5677_slb_adc4_enum);
  1340. /* Interface3/4 ADC Data Input */ /* MX-2F [3:0] MX-30 [7:4]*/
  1341. static const char * const rt5677_if34_adc_src[] = {
  1342. "STO1 ADC MIX", "STO2 ADC MIX", "STO3 ADC MIX", "STO4 ADC MIX",
  1343. "MONO ADC MIX", "OB01", "OB23", "VAD ADC"
  1344. };
  1345. static SOC_ENUM_SINGLE_DECL(
  1346. rt5677_if3_adc_enum, RT5677_IF3_DATA,
  1347. RT5677_IF3_ADC_IN_SFT, rt5677_if34_adc_src);
  1348. static const struct snd_kcontrol_new rt5677_if3_adc_mux =
  1349. SOC_DAPM_ENUM("IF3 ADC Source", rt5677_if3_adc_enum);
  1350. static SOC_ENUM_SINGLE_DECL(
  1351. rt5677_if4_adc_enum, RT5677_IF4_DATA,
  1352. RT5677_IF4_ADC_IN_SFT, rt5677_if34_adc_src);
  1353. static const struct snd_kcontrol_new rt5677_if4_adc_mux =
  1354. SOC_DAPM_ENUM("IF4 ADC Source", rt5677_if4_adc_enum);
  1355. static int rt5677_bst1_event(struct snd_soc_dapm_widget *w,
  1356. struct snd_kcontrol *kcontrol, int event)
  1357. {
  1358. struct snd_soc_codec *codec = w->codec;
  1359. struct rt5677_priv *rt5677 = snd_soc_codec_get_drvdata(codec);
  1360. switch (event) {
  1361. case SND_SOC_DAPM_POST_PMU:
  1362. regmap_update_bits(rt5677->regmap, RT5677_PWR_ANLG2,
  1363. RT5677_PWR_BST1_P, RT5677_PWR_BST1_P);
  1364. break;
  1365. case SND_SOC_DAPM_PRE_PMD:
  1366. regmap_update_bits(rt5677->regmap, RT5677_PWR_ANLG2,
  1367. RT5677_PWR_BST1_P, 0);
  1368. break;
  1369. default:
  1370. return 0;
  1371. }
  1372. return 0;
  1373. }
  1374. static int rt5677_bst2_event(struct snd_soc_dapm_widget *w,
  1375. struct snd_kcontrol *kcontrol, int event)
  1376. {
  1377. struct snd_soc_codec *codec = w->codec;
  1378. struct rt5677_priv *rt5677 = snd_soc_codec_get_drvdata(codec);
  1379. switch (event) {
  1380. case SND_SOC_DAPM_POST_PMU:
  1381. regmap_update_bits(rt5677->regmap, RT5677_PWR_ANLG2,
  1382. RT5677_PWR_BST2_P, RT5677_PWR_BST2_P);
  1383. break;
  1384. case SND_SOC_DAPM_PRE_PMD:
  1385. regmap_update_bits(rt5677->regmap, RT5677_PWR_ANLG2,
  1386. RT5677_PWR_BST2_P, 0);
  1387. break;
  1388. default:
  1389. return 0;
  1390. }
  1391. return 0;
  1392. }
  1393. static int rt5677_set_pll1_event(struct snd_soc_dapm_widget *w,
  1394. struct snd_kcontrol *kcontrol, int event)
  1395. {
  1396. struct snd_soc_codec *codec = w->codec;
  1397. struct rt5677_priv *rt5677 = snd_soc_codec_get_drvdata(codec);
  1398. switch (event) {
  1399. case SND_SOC_DAPM_POST_PMU:
  1400. regmap_update_bits(rt5677->regmap, RT5677_PLL1_CTRL2, 0x2, 0x2);
  1401. regmap_update_bits(rt5677->regmap, RT5677_PLL1_CTRL2, 0x2, 0x0);
  1402. break;
  1403. default:
  1404. return 0;
  1405. }
  1406. return 0;
  1407. }
  1408. static int rt5677_set_pll2_event(struct snd_soc_dapm_widget *w,
  1409. struct snd_kcontrol *kcontrol, int event)
  1410. {
  1411. struct snd_soc_codec *codec = w->codec;
  1412. struct rt5677_priv *rt5677 = snd_soc_codec_get_drvdata(codec);
  1413. switch (event) {
  1414. case SND_SOC_DAPM_POST_PMU:
  1415. regmap_update_bits(rt5677->regmap, RT5677_PLL2_CTRL2, 0x2, 0x2);
  1416. regmap_update_bits(rt5677->regmap, RT5677_PLL2_CTRL2, 0x2, 0x0);
  1417. break;
  1418. default:
  1419. return 0;
  1420. }
  1421. return 0;
  1422. }
  1423. static int rt5677_set_micbias1_event(struct snd_soc_dapm_widget *w,
  1424. struct snd_kcontrol *kcontrol, int event)
  1425. {
  1426. struct snd_soc_codec *codec = w->codec;
  1427. struct rt5677_priv *rt5677 = snd_soc_codec_get_drvdata(codec);
  1428. switch (event) {
  1429. case SND_SOC_DAPM_POST_PMU:
  1430. regmap_update_bits(rt5677->regmap, RT5677_PWR_ANLG2,
  1431. RT5677_PWR_CLK_MB1 | RT5677_PWR_PP_MB1 |
  1432. RT5677_PWR_CLK_MB, RT5677_PWR_CLK_MB1 |
  1433. RT5677_PWR_PP_MB1 | RT5677_PWR_CLK_MB);
  1434. break;
  1435. case SND_SOC_DAPM_PRE_PMD:
  1436. regmap_update_bits(rt5677->regmap, RT5677_PWR_ANLG2,
  1437. RT5677_PWR_CLK_MB1 | RT5677_PWR_PP_MB1 |
  1438. RT5677_PWR_CLK_MB, 0);
  1439. break;
  1440. default:
  1441. return 0;
  1442. }
  1443. return 0;
  1444. }
  1445. static const struct snd_soc_dapm_widget rt5677_dapm_widgets[] = {
  1446. SND_SOC_DAPM_SUPPLY("PLL1", RT5677_PWR_ANLG2, RT5677_PWR_PLL1_BIT,
  1447. 0, rt5677_set_pll1_event, SND_SOC_DAPM_POST_PMU),
  1448. SND_SOC_DAPM_SUPPLY("PLL2", RT5677_PWR_ANLG2, RT5677_PWR_PLL2_BIT,
  1449. 0, rt5677_set_pll2_event, SND_SOC_DAPM_POST_PMU),
  1450. /* Input Side */
  1451. /* micbias */
  1452. SND_SOC_DAPM_SUPPLY("MICBIAS1", RT5677_PWR_ANLG2, RT5677_PWR_MB1_BIT,
  1453. 0, rt5677_set_micbias1_event, SND_SOC_DAPM_PRE_PMD |
  1454. SND_SOC_DAPM_POST_PMU),
  1455. /* Input Lines */
  1456. SND_SOC_DAPM_INPUT("DMIC L1"),
  1457. SND_SOC_DAPM_INPUT("DMIC R1"),
  1458. SND_SOC_DAPM_INPUT("DMIC L2"),
  1459. SND_SOC_DAPM_INPUT("DMIC R2"),
  1460. SND_SOC_DAPM_INPUT("DMIC L3"),
  1461. SND_SOC_DAPM_INPUT("DMIC R3"),
  1462. SND_SOC_DAPM_INPUT("DMIC L4"),
  1463. SND_SOC_DAPM_INPUT("DMIC R4"),
  1464. SND_SOC_DAPM_INPUT("IN1P"),
  1465. SND_SOC_DAPM_INPUT("IN1N"),
  1466. SND_SOC_DAPM_INPUT("IN2P"),
  1467. SND_SOC_DAPM_INPUT("IN2N"),
  1468. SND_SOC_DAPM_INPUT("Haptic Generator"),
  1469. SND_SOC_DAPM_PGA("DMIC1", SND_SOC_NOPM, 0, 0, NULL, 0),
  1470. SND_SOC_DAPM_PGA("DMIC2", SND_SOC_NOPM, 0, 0, NULL, 0),
  1471. SND_SOC_DAPM_PGA("DMIC3", SND_SOC_NOPM, 0, 0, NULL, 0),
  1472. SND_SOC_DAPM_PGA("DMIC4", SND_SOC_NOPM, 0, 0, NULL, 0),
  1473. SND_SOC_DAPM_SUPPLY("DMIC1 power", RT5677_DMIC_CTRL1,
  1474. RT5677_DMIC_1_EN_SFT, 0, NULL, 0),
  1475. SND_SOC_DAPM_SUPPLY("DMIC2 power", RT5677_DMIC_CTRL1,
  1476. RT5677_DMIC_2_EN_SFT, 0, NULL, 0),
  1477. SND_SOC_DAPM_SUPPLY("DMIC3 power", RT5677_DMIC_CTRL1,
  1478. RT5677_DMIC_3_EN_SFT, 0, NULL, 0),
  1479. SND_SOC_DAPM_SUPPLY("DMIC4 power", RT5677_DMIC_CTRL2,
  1480. RT5677_DMIC_4_EN_SFT, 0, NULL, 0),
  1481. SND_SOC_DAPM_SUPPLY("DMIC CLK", SND_SOC_NOPM, 0, 0,
  1482. set_dmic_clk, SND_SOC_DAPM_PRE_PMU),
  1483. /* Boost */
  1484. SND_SOC_DAPM_PGA_E("BST1", RT5677_PWR_ANLG2,
  1485. RT5677_PWR_BST1_BIT, 0, NULL, 0, rt5677_bst1_event,
  1486. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMU),
  1487. SND_SOC_DAPM_PGA_E("BST2", RT5677_PWR_ANLG2,
  1488. RT5677_PWR_BST2_BIT, 0, NULL, 0, rt5677_bst2_event,
  1489. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMU),
  1490. /* ADCs */
  1491. SND_SOC_DAPM_ADC("ADC 1", NULL, SND_SOC_NOPM,
  1492. 0, 0),
  1493. SND_SOC_DAPM_ADC("ADC 2", NULL, SND_SOC_NOPM,
  1494. 0, 0),
  1495. SND_SOC_DAPM_PGA("ADC 1_2", SND_SOC_NOPM, 0, 0, NULL, 0),
  1496. SND_SOC_DAPM_SUPPLY("ADC 1 power", RT5677_PWR_DIG1,
  1497. RT5677_PWR_ADC_L_BIT, 0, NULL, 0),
  1498. SND_SOC_DAPM_SUPPLY("ADC 2 power", RT5677_PWR_DIG1,
  1499. RT5677_PWR_ADC_R_BIT, 0, NULL, 0),
  1500. SND_SOC_DAPM_SUPPLY("ADC1 clock", RT5677_PWR_DIG1,
  1501. RT5677_PWR_ADCFED1_BIT, 0, NULL, 0),
  1502. SND_SOC_DAPM_SUPPLY("ADC2 clock", RT5677_PWR_DIG1,
  1503. RT5677_PWR_ADCFED2_BIT, 0, NULL, 0),
  1504. /* ADC Mux */
  1505. SND_SOC_DAPM_MUX("Stereo1 DMIC Mux", SND_SOC_NOPM, 0, 0,
  1506. &rt5677_sto1_dmic_mux),
  1507. SND_SOC_DAPM_MUX("Stereo1 ADC1 Mux", SND_SOC_NOPM, 0, 0,
  1508. &rt5677_sto1_adc1_mux),
  1509. SND_SOC_DAPM_MUX("Stereo1 ADC2 Mux", SND_SOC_NOPM, 0, 0,
  1510. &rt5677_sto1_adc2_mux),
  1511. SND_SOC_DAPM_MUX("Stereo2 DMIC Mux", SND_SOC_NOPM, 0, 0,
  1512. &rt5677_sto2_dmic_mux),
  1513. SND_SOC_DAPM_MUX("Stereo2 ADC1 Mux", SND_SOC_NOPM, 0, 0,
  1514. &rt5677_sto2_adc1_mux),
  1515. SND_SOC_DAPM_MUX("Stereo2 ADC2 Mux", SND_SOC_NOPM, 0, 0,
  1516. &rt5677_sto2_adc2_mux),
  1517. SND_SOC_DAPM_MUX("Stereo2 ADC LR Mux", SND_SOC_NOPM, 0, 0,
  1518. &rt5677_sto2_adc_lr_mux),
  1519. SND_SOC_DAPM_MUX("Stereo3 DMIC Mux", SND_SOC_NOPM, 0, 0,
  1520. &rt5677_sto3_dmic_mux),
  1521. SND_SOC_DAPM_MUX("Stereo3 ADC1 Mux", SND_SOC_NOPM, 0, 0,
  1522. &rt5677_sto3_adc1_mux),
  1523. SND_SOC_DAPM_MUX("Stereo3 ADC2 Mux", SND_SOC_NOPM, 0, 0,
  1524. &rt5677_sto3_adc2_mux),
  1525. SND_SOC_DAPM_MUX("Stereo4 DMIC Mux", SND_SOC_NOPM, 0, 0,
  1526. &rt5677_sto4_dmic_mux),
  1527. SND_SOC_DAPM_MUX("Stereo4 ADC1 Mux", SND_SOC_NOPM, 0, 0,
  1528. &rt5677_sto4_adc1_mux),
  1529. SND_SOC_DAPM_MUX("Stereo4 ADC2 Mux", SND_SOC_NOPM, 0, 0,
  1530. &rt5677_sto4_adc2_mux),
  1531. SND_SOC_DAPM_MUX("Mono DMIC L Mux", SND_SOC_NOPM, 0, 0,
  1532. &rt5677_mono_dmic_l_mux),
  1533. SND_SOC_DAPM_MUX("Mono DMIC R Mux", SND_SOC_NOPM, 0, 0,
  1534. &rt5677_mono_dmic_r_mux),
  1535. SND_SOC_DAPM_MUX("Mono ADC2 L Mux", SND_SOC_NOPM, 0, 0,
  1536. &rt5677_mono_adc2_l_mux),
  1537. SND_SOC_DAPM_MUX("Mono ADC1 L Mux", SND_SOC_NOPM, 0, 0,
  1538. &rt5677_mono_adc1_l_mux),
  1539. SND_SOC_DAPM_MUX("Mono ADC1 R Mux", SND_SOC_NOPM, 0, 0,
  1540. &rt5677_mono_adc1_r_mux),
  1541. SND_SOC_DAPM_MUX("Mono ADC2 R Mux", SND_SOC_NOPM, 0, 0,
  1542. &rt5677_mono_adc2_r_mux),
  1543. /* ADC Mixer */
  1544. SND_SOC_DAPM_SUPPLY("adc stereo1 filter", RT5677_PWR_DIG2,
  1545. RT5677_PWR_ADC_S1F_BIT, 0, NULL, 0),
  1546. SND_SOC_DAPM_SUPPLY("adc stereo2 filter", RT5677_PWR_DIG2,
  1547. RT5677_PWR_ADC_S2F_BIT, 0, NULL, 0),
  1548. SND_SOC_DAPM_SUPPLY("adc stereo3 filter", RT5677_PWR_DIG2,
  1549. RT5677_PWR_ADC_S3F_BIT, 0, NULL, 0),
  1550. SND_SOC_DAPM_SUPPLY("adc stereo4 filter", RT5677_PWR_DIG2,
  1551. RT5677_PWR_ADC_S4F_BIT, 0, NULL, 0),
  1552. SND_SOC_DAPM_MIXER("Sto1 ADC MIXL", SND_SOC_NOPM, 0, 0,
  1553. rt5677_sto1_adc_l_mix, ARRAY_SIZE(rt5677_sto1_adc_l_mix)),
  1554. SND_SOC_DAPM_MIXER("Sto1 ADC MIXR", SND_SOC_NOPM, 0, 0,
  1555. rt5677_sto1_adc_r_mix, ARRAY_SIZE(rt5677_sto1_adc_r_mix)),
  1556. SND_SOC_DAPM_MIXER("Sto2 ADC MIXL", SND_SOC_NOPM, 0, 0,
  1557. rt5677_sto2_adc_l_mix, ARRAY_SIZE(rt5677_sto2_adc_l_mix)),
  1558. SND_SOC_DAPM_MIXER("Sto2 ADC MIXR", SND_SOC_NOPM, 0, 0,
  1559. rt5677_sto2_adc_r_mix, ARRAY_SIZE(rt5677_sto2_adc_r_mix)),
  1560. SND_SOC_DAPM_MIXER("Sto3 ADC MIXL", SND_SOC_NOPM, 0, 0,
  1561. rt5677_sto3_adc_l_mix, ARRAY_SIZE(rt5677_sto3_adc_l_mix)),
  1562. SND_SOC_DAPM_MIXER("Sto3 ADC MIXR", SND_SOC_NOPM, 0, 0,
  1563. rt5677_sto3_adc_r_mix, ARRAY_SIZE(rt5677_sto3_adc_r_mix)),
  1564. SND_SOC_DAPM_MIXER("Sto4 ADC MIXL", SND_SOC_NOPM, 0, 0,
  1565. rt5677_sto4_adc_l_mix, ARRAY_SIZE(rt5677_sto4_adc_l_mix)),
  1566. SND_SOC_DAPM_MIXER("Sto4 ADC MIXR", SND_SOC_NOPM, 0, 0,
  1567. rt5677_sto4_adc_r_mix, ARRAY_SIZE(rt5677_sto4_adc_r_mix)),
  1568. SND_SOC_DAPM_SUPPLY("adc mono left filter", RT5677_PWR_DIG2,
  1569. RT5677_PWR_ADC_MF_L_BIT, 0, NULL, 0),
  1570. SND_SOC_DAPM_MIXER("Mono ADC MIXL", SND_SOC_NOPM, 0, 0,
  1571. rt5677_mono_adc_l_mix, ARRAY_SIZE(rt5677_mono_adc_l_mix)),
  1572. SND_SOC_DAPM_SUPPLY("adc mono right filter", RT5677_PWR_DIG2,
  1573. RT5677_PWR_ADC_MF_R_BIT, 0, NULL, 0),
  1574. SND_SOC_DAPM_MIXER("Mono ADC MIXR", SND_SOC_NOPM, 0, 0,
  1575. rt5677_mono_adc_r_mix, ARRAY_SIZE(rt5677_mono_adc_r_mix)),
  1576. /* ADC PGA */
  1577. SND_SOC_DAPM_PGA("Stereo1 ADC MIXL", SND_SOC_NOPM, 0, 0, NULL, 0),
  1578. SND_SOC_DAPM_PGA("Stereo1 ADC MIXR", SND_SOC_NOPM, 0, 0, NULL, 0),
  1579. SND_SOC_DAPM_PGA("Stereo1 ADC MIX", SND_SOC_NOPM, 0, 0, NULL, 0),
  1580. SND_SOC_DAPM_PGA("Stereo2 ADC MIXL", SND_SOC_NOPM, 0, 0, NULL, 0),
  1581. SND_SOC_DAPM_PGA("Stereo2 ADC MIXR", SND_SOC_NOPM, 0, 0, NULL, 0),
  1582. SND_SOC_DAPM_PGA("Stereo2 ADC MIX", SND_SOC_NOPM, 0, 0, NULL, 0),
  1583. SND_SOC_DAPM_PGA("Stereo3 ADC MIXL", SND_SOC_NOPM, 0, 0, NULL, 0),
  1584. SND_SOC_DAPM_PGA("Stereo3 ADC MIXR", SND_SOC_NOPM, 0, 0, NULL, 0),
  1585. SND_SOC_DAPM_PGA("Stereo3 ADC MIX", SND_SOC_NOPM, 0, 0, NULL, 0),
  1586. SND_SOC_DAPM_PGA("Stereo4 ADC MIXL", SND_SOC_NOPM, 0, 0, NULL, 0),
  1587. SND_SOC_DAPM_PGA("Stereo4 ADC MIXR", SND_SOC_NOPM, 0, 0, NULL, 0),
  1588. SND_SOC_DAPM_PGA("Stereo4 ADC MIX", SND_SOC_NOPM, 0, 0, NULL, 0),
  1589. SND_SOC_DAPM_PGA("Sto2 ADC LR MIX", SND_SOC_NOPM, 0, 0, NULL, 0),
  1590. SND_SOC_DAPM_PGA("Mono ADC MIX", SND_SOC_NOPM, 0, 0, NULL, 0),
  1591. SND_SOC_DAPM_PGA("IF1_ADC1", SND_SOC_NOPM, 0, 0, NULL, 0),
  1592. SND_SOC_DAPM_PGA("IF1_ADC2", SND_SOC_NOPM, 0, 0, NULL, 0),
  1593. SND_SOC_DAPM_PGA("IF1_ADC3", SND_SOC_NOPM, 0, 0, NULL, 0),
  1594. SND_SOC_DAPM_PGA("IF1_ADC4", SND_SOC_NOPM, 0, 0, NULL, 0),
  1595. /* DSP */
  1596. SND_SOC_DAPM_MUX("IB9 Mux", SND_SOC_NOPM, 0, 0,
  1597. &rt5677_ib9_src_mux),
  1598. SND_SOC_DAPM_MUX("IB8 Mux", SND_SOC_NOPM, 0, 0,
  1599. &rt5677_ib8_src_mux),
  1600. SND_SOC_DAPM_MUX("IB7 Mux", SND_SOC_NOPM, 0, 0,
  1601. &rt5677_ib7_src_mux),
  1602. SND_SOC_DAPM_MUX("IB6 Mux", SND_SOC_NOPM, 0, 0,
  1603. &rt5677_ib6_src_mux),
  1604. SND_SOC_DAPM_MUX("IB45 Mux", SND_SOC_NOPM, 0, 0,
  1605. &rt5677_ib45_src_mux),
  1606. SND_SOC_DAPM_MUX("IB23 Mux", SND_SOC_NOPM, 0, 0,
  1607. &rt5677_ib23_src_mux),
  1608. SND_SOC_DAPM_MUX("IB01 Mux", SND_SOC_NOPM, 0, 0,
  1609. &rt5677_ib01_src_mux),
  1610. SND_SOC_DAPM_MUX("IB45 Bypass Mux", SND_SOC_NOPM, 0, 0,
  1611. &rt5677_ib45_bypass_src_mux),
  1612. SND_SOC_DAPM_MUX("IB23 Bypass Mux", SND_SOC_NOPM, 0, 0,
  1613. &rt5677_ib23_bypass_src_mux),
  1614. SND_SOC_DAPM_MUX("IB01 Bypass Mux", SND_SOC_NOPM, 0, 0,
  1615. &rt5677_ib01_bypass_src_mux),
  1616. SND_SOC_DAPM_MUX("OB23 Bypass Mux", SND_SOC_NOPM, 0, 0,
  1617. &rt5677_ob23_bypass_src_mux),
  1618. SND_SOC_DAPM_MUX("OB01 Bypass Mux", SND_SOC_NOPM, 0, 0,
  1619. &rt5677_ob01_bypass_src_mux),
  1620. SND_SOC_DAPM_PGA("OB45", SND_SOC_NOPM, 0, 0, NULL, 0),
  1621. SND_SOC_DAPM_PGA("OB67", SND_SOC_NOPM, 0, 0, NULL, 0),
  1622. SND_SOC_DAPM_PGA("OutBound2", SND_SOC_NOPM, 0, 0, NULL, 0),
  1623. SND_SOC_DAPM_PGA("OutBound3", SND_SOC_NOPM, 0, 0, NULL, 0),
  1624. SND_SOC_DAPM_PGA("OutBound4", SND_SOC_NOPM, 0, 0, NULL, 0),
  1625. SND_SOC_DAPM_PGA("OutBound5", SND_SOC_NOPM, 0, 0, NULL, 0),
  1626. SND_SOC_DAPM_PGA("OutBound6", SND_SOC_NOPM, 0, 0, NULL, 0),
  1627. SND_SOC_DAPM_PGA("OutBound7", SND_SOC_NOPM, 0, 0, NULL, 0),
  1628. /* Digital Interface */
  1629. SND_SOC_DAPM_SUPPLY("I2S1", RT5677_PWR_DIG1,
  1630. RT5677_PWR_I2S1_BIT, 0, NULL, 0),
  1631. SND_SOC_DAPM_PGA("IF1 DAC0", SND_SOC_NOPM, 0, 0, NULL, 0),
  1632. SND_SOC_DAPM_PGA("IF1 DAC1", SND_SOC_NOPM, 0, 0, NULL, 0),
  1633. SND_SOC_DAPM_PGA("IF1 DAC2", SND_SOC_NOPM, 0, 0, NULL, 0),
  1634. SND_SOC_DAPM_PGA("IF1 DAC3", SND_SOC_NOPM, 0, 0, NULL, 0),
  1635. SND_SOC_DAPM_PGA("IF1 DAC4", SND_SOC_NOPM, 0, 0, NULL, 0),
  1636. SND_SOC_DAPM_PGA("IF1 DAC5", SND_SOC_NOPM, 0, 0, NULL, 0),
  1637. SND_SOC_DAPM_PGA("IF1 DAC6", SND_SOC_NOPM, 0, 0, NULL, 0),
  1638. SND_SOC_DAPM_PGA("IF1 DAC7", SND_SOC_NOPM, 0, 0, NULL, 0),
  1639. SND_SOC_DAPM_PGA("IF1 DAC01", SND_SOC_NOPM, 0, 0, NULL, 0),
  1640. SND_SOC_DAPM_PGA("IF1 DAC23", SND_SOC_NOPM, 0, 0, NULL, 0),
  1641. SND_SOC_DAPM_PGA("IF1 DAC45", SND_SOC_NOPM, 0, 0, NULL, 0),
  1642. SND_SOC_DAPM_PGA("IF1 DAC67", SND_SOC_NOPM, 0, 0, NULL, 0),
  1643. SND_SOC_DAPM_PGA("IF1 ADC1", SND_SOC_NOPM, 0, 0, NULL, 0),
  1644. SND_SOC_DAPM_PGA("IF1 ADC2", SND_SOC_NOPM, 0, 0, NULL, 0),
  1645. SND_SOC_DAPM_PGA("IF1 ADC3", SND_SOC_NOPM, 0, 0, NULL, 0),
  1646. SND_SOC_DAPM_PGA("IF1 ADC4", SND_SOC_NOPM, 0, 0, NULL, 0),
  1647. SND_SOC_DAPM_SUPPLY("I2S2", RT5677_PWR_DIG1,
  1648. RT5677_PWR_I2S2_BIT, 0, NULL, 0),
  1649. SND_SOC_DAPM_PGA("IF2 DAC0", SND_SOC_NOPM, 0, 0, NULL, 0),
  1650. SND_SOC_DAPM_PGA("IF2 DAC1", SND_SOC_NOPM, 0, 0, NULL, 0),
  1651. SND_SOC_DAPM_PGA("IF2 DAC2", SND_SOC_NOPM, 0, 0, NULL, 0),
  1652. SND_SOC_DAPM_PGA("IF2 DAC3", SND_SOC_NOPM, 0, 0, NULL, 0),
  1653. SND_SOC_DAPM_PGA("IF2 DAC4", SND_SOC_NOPM, 0, 0, NULL, 0),
  1654. SND_SOC_DAPM_PGA("IF2 DAC5", SND_SOC_NOPM, 0, 0, NULL, 0),
  1655. SND_SOC_DAPM_PGA("IF2 DAC6", SND_SOC_NOPM, 0, 0, NULL, 0),
  1656. SND_SOC_DAPM_PGA("IF2 DAC7", SND_SOC_NOPM, 0, 0, NULL, 0),
  1657. SND_SOC_DAPM_PGA("IF2 DAC01", SND_SOC_NOPM, 0, 0, NULL, 0),
  1658. SND_SOC_DAPM_PGA("IF2 DAC23", SND_SOC_NOPM, 0, 0, NULL, 0),
  1659. SND_SOC_DAPM_PGA("IF2 DAC45", SND_SOC_NOPM, 0, 0, NULL, 0),
  1660. SND_SOC_DAPM_PGA("IF2 DAC67", SND_SOC_NOPM, 0, 0, NULL, 0),
  1661. SND_SOC_DAPM_PGA("IF2 ADC1", SND_SOC_NOPM, 0, 0, NULL, 0),
  1662. SND_SOC_DAPM_PGA("IF2 ADC2", SND_SOC_NOPM, 0, 0, NULL, 0),
  1663. SND_SOC_DAPM_PGA("IF2 ADC3", SND_SOC_NOPM, 0, 0, NULL, 0),
  1664. SND_SOC_DAPM_PGA("IF2 ADC4", SND_SOC_NOPM, 0, 0, NULL, 0),
  1665. SND_SOC_DAPM_SUPPLY("I2S3", RT5677_PWR_DIG1,
  1666. RT5677_PWR_I2S3_BIT, 0, NULL, 0),
  1667. SND_SOC_DAPM_PGA("IF3 DAC", SND_SOC_NOPM, 0, 0, NULL, 0),
  1668. SND_SOC_DAPM_PGA("IF3 DAC L", SND_SOC_NOPM, 0, 0, NULL, 0),
  1669. SND_SOC_DAPM_PGA("IF3 DAC R", SND_SOC_NOPM, 0, 0, NULL, 0),
  1670. SND_SOC_DAPM_PGA("IF3 ADC", SND_SOC_NOPM, 0, 0, NULL, 0),
  1671. SND_SOC_DAPM_PGA("IF3 ADC L", SND_SOC_NOPM, 0, 0, NULL, 0),
  1672. SND_SOC_DAPM_PGA("IF3 ADC R", SND_SOC_NOPM, 0, 0, NULL, 0),
  1673. SND_SOC_DAPM_SUPPLY("I2S4", RT5677_PWR_DIG1,
  1674. RT5677_PWR_I2S4_BIT, 0, NULL, 0),
  1675. SND_SOC_DAPM_PGA("IF4 DAC", SND_SOC_NOPM, 0, 0, NULL, 0),
  1676. SND_SOC_DAPM_PGA("IF4 DAC L", SND_SOC_NOPM, 0, 0, NULL, 0),
  1677. SND_SOC_DAPM_PGA("IF4 DAC R", SND_SOC_NOPM, 0, 0, NULL, 0),
  1678. SND_SOC_DAPM_PGA("IF4 ADC", SND_SOC_NOPM, 0, 0, NULL, 0),
  1679. SND_SOC_DAPM_PGA("IF4 ADC L", SND_SOC_NOPM, 0, 0, NULL, 0),
  1680. SND_SOC_DAPM_PGA("IF4 ADC R", SND_SOC_NOPM, 0, 0, NULL, 0),
  1681. SND_SOC_DAPM_SUPPLY("SLB", RT5677_PWR_DIG1,
  1682. RT5677_PWR_SLB_BIT, 0, NULL, 0),
  1683. SND_SOC_DAPM_PGA("SLB DAC0", SND_SOC_NOPM, 0, 0, NULL, 0),
  1684. SND_SOC_DAPM_PGA("SLB DAC1", SND_SOC_NOPM, 0, 0, NULL, 0),
  1685. SND_SOC_DAPM_PGA("SLB DAC2", SND_SOC_NOPM, 0, 0, NULL, 0),
  1686. SND_SOC_DAPM_PGA("SLB DAC3", SND_SOC_NOPM, 0, 0, NULL, 0),
  1687. SND_SOC_DAPM_PGA("SLB DAC4", SND_SOC_NOPM, 0, 0, NULL, 0),
  1688. SND_SOC_DAPM_PGA("SLB DAC5", SND_SOC_NOPM, 0, 0, NULL, 0),
  1689. SND_SOC_DAPM_PGA("SLB DAC6", SND_SOC_NOPM, 0, 0, NULL, 0),
  1690. SND_SOC_DAPM_PGA("SLB DAC7", SND_SOC_NOPM, 0, 0, NULL, 0),
  1691. SND_SOC_DAPM_PGA("SLB DAC01", SND_SOC_NOPM, 0, 0, NULL, 0),
  1692. SND_SOC_DAPM_PGA("SLB DAC23", SND_SOC_NOPM, 0, 0, NULL, 0),
  1693. SND_SOC_DAPM_PGA("SLB DAC45", SND_SOC_NOPM, 0, 0, NULL, 0),
  1694. SND_SOC_DAPM_PGA("SLB DAC67", SND_SOC_NOPM, 0, 0, NULL, 0),
  1695. SND_SOC_DAPM_PGA("SLB ADC1", SND_SOC_NOPM, 0, 0, NULL, 0),
  1696. SND_SOC_DAPM_PGA("SLB ADC2", SND_SOC_NOPM, 0, 0, NULL, 0),
  1697. SND_SOC_DAPM_PGA("SLB ADC3", SND_SOC_NOPM, 0, 0, NULL, 0),
  1698. SND_SOC_DAPM_PGA("SLB ADC4", SND_SOC_NOPM, 0, 0, NULL, 0),
  1699. /* Digital Interface Select */
  1700. SND_SOC_DAPM_MUX("IF1 ADC1 Mux", SND_SOC_NOPM, 0, 0,
  1701. &rt5677_if1_adc1_mux),
  1702. SND_SOC_DAPM_MUX("IF1 ADC2 Mux", SND_SOC_NOPM, 0, 0,
  1703. &rt5677_if1_adc2_mux),
  1704. SND_SOC_DAPM_MUX("IF1 ADC3 Mux", SND_SOC_NOPM, 0, 0,
  1705. &rt5677_if1_adc3_mux),
  1706. SND_SOC_DAPM_MUX("IF1 ADC4 Mux", SND_SOC_NOPM, 0, 0,
  1707. &rt5677_if1_adc4_mux),
  1708. SND_SOC_DAPM_MUX("IF2 ADC1 Mux", SND_SOC_NOPM, 0, 0,
  1709. &rt5677_if2_adc1_mux),
  1710. SND_SOC_DAPM_MUX("IF2 ADC2 Mux", SND_SOC_NOPM, 0, 0,
  1711. &rt5677_if2_adc2_mux),
  1712. SND_SOC_DAPM_MUX("IF2 ADC3 Mux", SND_SOC_NOPM, 0, 0,
  1713. &rt5677_if2_adc3_mux),
  1714. SND_SOC_DAPM_MUX("IF2 ADC4 Mux", SND_SOC_NOPM, 0, 0,
  1715. &rt5677_if2_adc4_mux),
  1716. SND_SOC_DAPM_MUX("IF3 ADC Mux", SND_SOC_NOPM, 0, 0,
  1717. &rt5677_if3_adc_mux),
  1718. SND_SOC_DAPM_MUX("IF4 ADC Mux", SND_SOC_NOPM, 0, 0,
  1719. &rt5677_if4_adc_mux),
  1720. SND_SOC_DAPM_MUX("SLB ADC1 Mux", SND_SOC_NOPM, 0, 0,
  1721. &rt5677_slb_adc1_mux),
  1722. SND_SOC_DAPM_MUX("SLB ADC2 Mux", SND_SOC_NOPM, 0, 0,
  1723. &rt5677_slb_adc2_mux),
  1724. SND_SOC_DAPM_MUX("SLB ADC3 Mux", SND_SOC_NOPM, 0, 0,
  1725. &rt5677_slb_adc3_mux),
  1726. SND_SOC_DAPM_MUX("SLB ADC4 Mux", SND_SOC_NOPM, 0, 0,
  1727. &rt5677_slb_adc4_mux),
  1728. /* Audio Interface */
  1729. SND_SOC_DAPM_AIF_IN("AIF1RX", "AIF1 Playback", 0, SND_SOC_NOPM, 0, 0),
  1730. SND_SOC_DAPM_AIF_OUT("AIF1TX", "AIF1 Capture", 0, SND_SOC_NOPM, 0, 0),
  1731. SND_SOC_DAPM_AIF_IN("AIF2RX", "AIF2 Playback", 0, SND_SOC_NOPM, 0, 0),
  1732. SND_SOC_DAPM_AIF_OUT("AIF2TX", "AIF2 Capture", 0, SND_SOC_NOPM, 0, 0),
  1733. SND_SOC_DAPM_AIF_IN("AIF3RX", "AIF3 Playback", 0, SND_SOC_NOPM, 0, 0),
  1734. SND_SOC_DAPM_AIF_OUT("AIF3TX", "AIF3 Capture", 0, SND_SOC_NOPM, 0, 0),
  1735. SND_SOC_DAPM_AIF_IN("AIF4RX", "AIF4 Playback", 0, SND_SOC_NOPM, 0, 0),
  1736. SND_SOC_DAPM_AIF_OUT("AIF4TX", "AIF4 Capture", 0, SND_SOC_NOPM, 0, 0),
  1737. SND_SOC_DAPM_AIF_IN("SLBRX", "SLIMBus Playback", 0, SND_SOC_NOPM, 0, 0),
  1738. SND_SOC_DAPM_AIF_OUT("SLBTX", "SLIMBus Capture", 0, SND_SOC_NOPM, 0, 0),
  1739. /* Sidetone Mux */
  1740. SND_SOC_DAPM_MUX("Sidetone Mux", SND_SOC_NOPM, 0, 0,
  1741. &rt5677_sidetone_mux),
  1742. SND_SOC_DAPM_SUPPLY("Sidetone Power", RT5677_SIDETONE_CTRL,
  1743. RT5677_ST_EN_SFT, 0, NULL, 0),
  1744. /* VAD Mux*/
  1745. SND_SOC_DAPM_MUX("VAD ADC Mux", SND_SOC_NOPM, 0, 0,
  1746. &rt5677_vad_src_mux),
  1747. /* Tensilica DSP */
  1748. SND_SOC_DAPM_PGA("Tensilica DSP", SND_SOC_NOPM, 0, 0, NULL, 0),
  1749. SND_SOC_DAPM_MIXER("OB01 MIX", SND_SOC_NOPM, 0, 0,
  1750. rt5677_ob_01_mix, ARRAY_SIZE(rt5677_ob_01_mix)),
  1751. SND_SOC_DAPM_MIXER("OB23 MIX", SND_SOC_NOPM, 0, 0,
  1752. rt5677_ob_23_mix, ARRAY_SIZE(rt5677_ob_23_mix)),
  1753. SND_SOC_DAPM_MIXER("OB4 MIX", SND_SOC_NOPM, 0, 0,
  1754. rt5677_ob_4_mix, ARRAY_SIZE(rt5677_ob_4_mix)),
  1755. SND_SOC_DAPM_MIXER("OB5 MIX", SND_SOC_NOPM, 0, 0,
  1756. rt5677_ob_5_mix, ARRAY_SIZE(rt5677_ob_5_mix)),
  1757. SND_SOC_DAPM_MIXER("OB6 MIX", SND_SOC_NOPM, 0, 0,
  1758. rt5677_ob_6_mix, ARRAY_SIZE(rt5677_ob_6_mix)),
  1759. SND_SOC_DAPM_MIXER("OB7 MIX", SND_SOC_NOPM, 0, 0,
  1760. rt5677_ob_7_mix, ARRAY_SIZE(rt5677_ob_7_mix)),
  1761. /* Output Side */
  1762. /* DAC mixer before sound effect */
  1763. SND_SOC_DAPM_MIXER("DAC1 MIXL", SND_SOC_NOPM, 0, 0,
  1764. rt5677_dac_l_mix, ARRAY_SIZE(rt5677_dac_l_mix)),
  1765. SND_SOC_DAPM_MIXER("DAC1 MIXR", SND_SOC_NOPM, 0, 0,
  1766. rt5677_dac_r_mix, ARRAY_SIZE(rt5677_dac_r_mix)),
  1767. SND_SOC_DAPM_PGA("DAC1 FS", SND_SOC_NOPM, 0, 0, NULL, 0),
  1768. /* DAC Mux */
  1769. SND_SOC_DAPM_MUX("DAC1 Mux", SND_SOC_NOPM, 0, 0,
  1770. &rt5677_dac1_mux),
  1771. SND_SOC_DAPM_MUX("ADDA1 Mux", SND_SOC_NOPM, 0, 0,
  1772. &rt5677_adda1_mux),
  1773. SND_SOC_DAPM_MUX("DAC12 SRC Mux", SND_SOC_NOPM, 0, 0,
  1774. &rt5677_dac12_mux),
  1775. SND_SOC_DAPM_MUX("DAC3 SRC Mux", SND_SOC_NOPM, 0, 0,
  1776. &rt5677_dac3_mux),
  1777. /* DAC2 channel Mux */
  1778. SND_SOC_DAPM_MUX("DAC2 L Mux", SND_SOC_NOPM, 0, 0,
  1779. &rt5677_dac2_l_mux),
  1780. SND_SOC_DAPM_MUX("DAC2 R Mux", SND_SOC_NOPM, 0, 0,
  1781. &rt5677_dac2_r_mux),
  1782. /* DAC3 channel Mux */
  1783. SND_SOC_DAPM_MUX("DAC3 L Mux", SND_SOC_NOPM, 0, 0,
  1784. &rt5677_dac3_l_mux),
  1785. SND_SOC_DAPM_MUX("DAC3 R Mux", SND_SOC_NOPM, 0, 0,
  1786. &rt5677_dac3_r_mux),
  1787. /* DAC4 channel Mux */
  1788. SND_SOC_DAPM_MUX("DAC4 L Mux", SND_SOC_NOPM, 0, 0,
  1789. &rt5677_dac4_l_mux),
  1790. SND_SOC_DAPM_MUX("DAC4 R Mux", SND_SOC_NOPM, 0, 0,
  1791. &rt5677_dac4_r_mux),
  1792. /* DAC Mixer */
  1793. SND_SOC_DAPM_SUPPLY("dac stereo1 filter", RT5677_PWR_DIG2,
  1794. RT5677_PWR_DAC_S1F_BIT, 0, NULL, 0),
  1795. SND_SOC_DAPM_SUPPLY("dac mono left filter", RT5677_PWR_DIG2,
  1796. RT5677_PWR_DAC_M2F_L_BIT, 0, NULL, 0),
  1797. SND_SOC_DAPM_SUPPLY("dac mono right filter", RT5677_PWR_DIG2,
  1798. RT5677_PWR_DAC_M2F_R_BIT, 0, NULL, 0),
  1799. SND_SOC_DAPM_MIXER("Stereo DAC MIXL", SND_SOC_NOPM, 0, 0,
  1800. rt5677_sto1_dac_l_mix, ARRAY_SIZE(rt5677_sto1_dac_l_mix)),
  1801. SND_SOC_DAPM_MIXER("Stereo DAC MIXR", SND_SOC_NOPM, 0, 0,
  1802. rt5677_sto1_dac_r_mix, ARRAY_SIZE(rt5677_sto1_dac_r_mix)),
  1803. SND_SOC_DAPM_MIXER("Mono DAC MIXL", SND_SOC_NOPM, 0, 0,
  1804. rt5677_mono_dac_l_mix, ARRAY_SIZE(rt5677_mono_dac_l_mix)),
  1805. SND_SOC_DAPM_MIXER("Mono DAC MIXR", SND_SOC_NOPM, 0, 0,
  1806. rt5677_mono_dac_r_mix, ARRAY_SIZE(rt5677_mono_dac_r_mix)),
  1807. SND_SOC_DAPM_MIXER("DD1 MIXL", SND_SOC_NOPM, 0, 0,
  1808. rt5677_dd1_l_mix, ARRAY_SIZE(rt5677_dd1_l_mix)),
  1809. SND_SOC_DAPM_MIXER("DD1 MIXR", SND_SOC_NOPM, 0, 0,
  1810. rt5677_dd1_r_mix, ARRAY_SIZE(rt5677_dd1_r_mix)),
  1811. SND_SOC_DAPM_MIXER("DD2 MIXL", SND_SOC_NOPM, 0, 0,
  1812. rt5677_dd2_l_mix, ARRAY_SIZE(rt5677_dd2_l_mix)),
  1813. SND_SOC_DAPM_MIXER("DD2 MIXR", SND_SOC_NOPM, 0, 0,
  1814. rt5677_dd2_r_mix, ARRAY_SIZE(rt5677_dd2_r_mix)),
  1815. SND_SOC_DAPM_PGA("Stereo DAC MIX", SND_SOC_NOPM, 0, 0, NULL, 0),
  1816. SND_SOC_DAPM_PGA("Mono DAC MIX", SND_SOC_NOPM, 0, 0, NULL, 0),
  1817. SND_SOC_DAPM_PGA("DD1 MIX", SND_SOC_NOPM, 0, 0, NULL, 0),
  1818. SND_SOC_DAPM_PGA("DD2 MIX", SND_SOC_NOPM, 0, 0, NULL, 0),
  1819. /* DACs */
  1820. SND_SOC_DAPM_DAC("DAC 1", NULL, RT5677_PWR_DIG1,
  1821. RT5677_PWR_DAC1_BIT, 0),
  1822. SND_SOC_DAPM_DAC("DAC 2", NULL, RT5677_PWR_DIG1,
  1823. RT5677_PWR_DAC2_BIT, 0),
  1824. SND_SOC_DAPM_DAC("DAC 3", NULL, RT5677_PWR_DIG1,
  1825. RT5677_PWR_DAC3_BIT, 0),
  1826. /* PDM */
  1827. SND_SOC_DAPM_SUPPLY("PDM1 Power", RT5677_PWR_DIG2,
  1828. RT5677_PWR_PDM1_BIT, 0, NULL, 0),
  1829. SND_SOC_DAPM_SUPPLY("PDM2 Power", RT5677_PWR_DIG2,
  1830. RT5677_PWR_PDM2_BIT, 0, NULL, 0),
  1831. SND_SOC_DAPM_MUX("PDM1 L Mux", RT5677_PDM_OUT_CTRL, RT5677_M_PDM1_L_SFT,
  1832. 1, &rt5677_pdm1_l_mux),
  1833. SND_SOC_DAPM_MUX("PDM1 R Mux", RT5677_PDM_OUT_CTRL, RT5677_M_PDM1_R_SFT,
  1834. 1, &rt5677_pdm1_r_mux),
  1835. SND_SOC_DAPM_MUX("PDM2 L Mux", RT5677_PDM_OUT_CTRL, RT5677_M_PDM2_L_SFT,
  1836. 1, &rt5677_pdm2_l_mux),
  1837. SND_SOC_DAPM_MUX("PDM2 R Mux", RT5677_PDM_OUT_CTRL, RT5677_M_PDM2_R_SFT,
  1838. 1, &rt5677_pdm2_r_mux),
  1839. SND_SOC_DAPM_PGA_S("LOUT1 amp", 1, RT5677_PWR_ANLG1, RT5677_PWR_LO1_BIT,
  1840. 0, NULL, 0),
  1841. SND_SOC_DAPM_PGA_S("LOUT2 amp", 1, RT5677_PWR_ANLG1, RT5677_PWR_LO2_BIT,
  1842. 0, NULL, 0),
  1843. SND_SOC_DAPM_PGA_S("LOUT3 amp", 1, RT5677_PWR_ANLG1, RT5677_PWR_LO3_BIT,
  1844. 0, NULL, 0),
  1845. /* Output Lines */
  1846. SND_SOC_DAPM_OUTPUT("LOUT1"),
  1847. SND_SOC_DAPM_OUTPUT("LOUT2"),
  1848. SND_SOC_DAPM_OUTPUT("LOUT3"),
  1849. SND_SOC_DAPM_OUTPUT("PDM1L"),
  1850. SND_SOC_DAPM_OUTPUT("PDM1R"),
  1851. SND_SOC_DAPM_OUTPUT("PDM2L"),
  1852. SND_SOC_DAPM_OUTPUT("PDM2R"),
  1853. };
  1854. static const struct snd_soc_dapm_route rt5677_dapm_routes[] = {
  1855. { "DMIC1", NULL, "DMIC L1" },
  1856. { "DMIC1", NULL, "DMIC R1" },
  1857. { "DMIC2", NULL, "DMIC L2" },
  1858. { "DMIC2", NULL, "DMIC R2" },
  1859. { "DMIC3", NULL, "DMIC L3" },
  1860. { "DMIC3", NULL, "DMIC R3" },
  1861. { "DMIC4", NULL, "DMIC L4" },
  1862. { "DMIC4", NULL, "DMIC R4" },
  1863. { "DMIC L1", NULL, "DMIC CLK" },
  1864. { "DMIC R1", NULL, "DMIC CLK" },
  1865. { "DMIC L2", NULL, "DMIC CLK" },
  1866. { "DMIC R2", NULL, "DMIC CLK" },
  1867. { "DMIC L3", NULL, "DMIC CLK" },
  1868. { "DMIC R3", NULL, "DMIC CLK" },
  1869. { "DMIC L4", NULL, "DMIC CLK" },
  1870. { "DMIC R4", NULL, "DMIC CLK" },
  1871. { "DMIC L1", NULL, "DMIC1 power" },
  1872. { "DMIC R1", NULL, "DMIC1 power" },
  1873. { "DMIC L3", NULL, "DMIC3 power" },
  1874. { "DMIC R3", NULL, "DMIC3 power" },
  1875. { "DMIC L4", NULL, "DMIC4 power" },
  1876. { "DMIC R4", NULL, "DMIC4 power" },
  1877. { "BST1", NULL, "IN1P" },
  1878. { "BST1", NULL, "IN1N" },
  1879. { "BST2", NULL, "IN2P" },
  1880. { "BST2", NULL, "IN2N" },
  1881. { "IN1P", NULL, "MICBIAS1" },
  1882. { "IN1N", NULL, "MICBIAS1" },
  1883. { "IN2P", NULL, "MICBIAS1" },
  1884. { "IN2N", NULL, "MICBIAS1" },
  1885. { "ADC 1", NULL, "BST1" },
  1886. { "ADC 1", NULL, "ADC 1 power" },
  1887. { "ADC 1", NULL, "ADC1 clock" },
  1888. { "ADC 2", NULL, "BST2" },
  1889. { "ADC 2", NULL, "ADC 2 power" },
  1890. { "ADC 2", NULL, "ADC2 clock" },
  1891. { "Stereo1 DMIC Mux", "DMIC1", "DMIC1" },
  1892. { "Stereo1 DMIC Mux", "DMIC2", "DMIC2" },
  1893. { "Stereo1 DMIC Mux", "DMIC3", "DMIC3" },
  1894. { "Stereo1 DMIC Mux", "DMIC4", "DMIC4" },
  1895. { "Stereo2 DMIC Mux", "DMIC1", "DMIC1" },
  1896. { "Stereo2 DMIC Mux", "DMIC2", "DMIC2" },
  1897. { "Stereo2 DMIC Mux", "DMIC3", "DMIC3" },
  1898. { "Stereo2 DMIC Mux", "DMIC4", "DMIC4" },
  1899. { "Stereo3 DMIC Mux", "DMIC1", "DMIC1" },
  1900. { "Stereo3 DMIC Mux", "DMIC2", "DMIC2" },
  1901. { "Stereo3 DMIC Mux", "DMIC3", "DMIC3" },
  1902. { "Stereo3 DMIC Mux", "DMIC4", "DMIC4" },
  1903. { "Stereo4 DMIC Mux", "DMIC1", "DMIC1" },
  1904. { "Stereo4 DMIC Mux", "DMIC2", "DMIC2" },
  1905. { "Stereo4 DMIC Mux", "DMIC3", "DMIC3" },
  1906. { "Stereo4 DMIC Mux", "DMIC4", "DMIC4" },
  1907. { "Mono DMIC L Mux", "DMIC1", "DMIC1" },
  1908. { "Mono DMIC L Mux", "DMIC2", "DMIC2" },
  1909. { "Mono DMIC L Mux", "DMIC3", "DMIC3" },
  1910. { "Mono DMIC L Mux", "DMIC4", "DMIC4" },
  1911. { "Mono DMIC R Mux", "DMIC1", "DMIC1" },
  1912. { "Mono DMIC R Mux", "DMIC2", "DMIC2" },
  1913. { "Mono DMIC R Mux", "DMIC3", "DMIC3" },
  1914. { "Mono DMIC R Mux", "DMIC4", "DMIC4" },
  1915. { "ADC 1_2", NULL, "ADC 1" },
  1916. { "ADC 1_2", NULL, "ADC 2" },
  1917. { "Stereo1 ADC1 Mux", "DD MIX1", "DD1 MIX" },
  1918. { "Stereo1 ADC1 Mux", "ADC1/2", "ADC 1_2" },
  1919. { "Stereo1 ADC1 Mux", "Stereo DAC MIX", "Stereo DAC MIX" },
  1920. { "Stereo1 ADC2 Mux", "DD MIX1", "DD1 MIX" },
  1921. { "Stereo1 ADC2 Mux", "DMIC", "Stereo1 DMIC Mux" },
  1922. { "Stereo1 ADC2 Mux", "Stereo DAC MIX", "Stereo DAC MIX" },
  1923. { "Stereo2 ADC1 Mux", "DD MIX1", "DD1 MIX" },
  1924. { "Stereo2 ADC1 Mux", "ADC1/2", "ADC 1_2" },
  1925. { "Stereo2 ADC1 Mux", "Stereo DAC MIX", "Stereo DAC MIX" },
  1926. { "Stereo2 ADC2 Mux", "DD MIX1", "DD1 MIX" },
  1927. { "Stereo2 ADC2 Mux", "DMIC", "Stereo2 DMIC Mux" },
  1928. { "Stereo2 ADC2 Mux", "Stereo DAC MIX", "Stereo DAC MIX" },
  1929. { "Stereo3 ADC1 Mux", "DD MIX1", "DD1 MIX" },
  1930. { "Stereo3 ADC1 Mux", "ADC1/2", "ADC 1_2" },
  1931. { "Stereo3 ADC1 Mux", "Stereo DAC MIX", "Stereo DAC MIX" },
  1932. { "Stereo3 ADC2 Mux", "DD MIX1", "DD1 MIX" },
  1933. { "Stereo3 ADC2 Mux", "DMIC", "Stereo3 DMIC Mux" },
  1934. { "Stereo3 ADC2 Mux", "Stereo DAC MIX", "Stereo DAC MIX" },
  1935. { "Stereo4 ADC1 Mux", "DD MIX1", "DD1 MIX" },
  1936. { "Stereo4 ADC1 Mux", "ADC1/2", "ADC 1_2" },
  1937. { "Stereo4 ADC1 Mux", "DD MIX2", "DD2 MIX" },
  1938. { "Stereo4 ADC2 Mux", "DD MIX1", "DD1 MIX" },
  1939. { "Stereo4 ADC2 Mux", "DMIC", "Stereo3 DMIC Mux" },
  1940. { "Stereo4 ADC2 Mux", "DD MIX2", "DD2 MIX" },
  1941. { "Mono ADC2 L Mux", "DD MIX1L", "DD1 MIXL" },
  1942. { "Mono ADC2 L Mux", "DMIC", "Mono DMIC L Mux" },
  1943. { "Mono ADC2 L Mux", "MONO DAC MIXL", "Mono DAC MIXL" },
  1944. { "Mono ADC1 L Mux", "DD MIX1L", "DD1 MIXL" },
  1945. { "Mono ADC1 L Mux", "ADC1", "ADC 1" },
  1946. { "Mono ADC1 L Mux", "MONO DAC MIXL", "Mono DAC MIXL" },
  1947. { "Mono ADC1 R Mux", "DD MIX1R", "DD1 MIXR" },
  1948. { "Mono ADC1 R Mux", "ADC2", "ADC 2" },
  1949. { "Mono ADC1 R Mux", "MONO DAC MIXR", "Mono DAC MIXR" },
  1950. { "Mono ADC2 R Mux", "DD MIX1R", "DD1 MIXR" },
  1951. { "Mono ADC2 R Mux", "DMIC", "Mono DMIC R Mux" },
  1952. { "Mono ADC2 R Mux", "MONO DAC MIXR", "Mono DAC MIXR" },
  1953. { "Sto1 ADC MIXL", "ADC1 Switch", "Stereo1 ADC1 Mux" },
  1954. { "Sto1 ADC MIXL", "ADC2 Switch", "Stereo1 ADC2 Mux" },
  1955. { "Sto1 ADC MIXR", "ADC1 Switch", "Stereo1 ADC1 Mux" },
  1956. { "Sto1 ADC MIXR", "ADC2 Switch", "Stereo1 ADC2 Mux" },
  1957. { "Stereo1 ADC MIXL", NULL, "Sto1 ADC MIXL" },
  1958. { "Stereo1 ADC MIXL", NULL, "adc stereo1 filter" },
  1959. { "adc stereo1 filter", NULL, "PLL1", is_sys_clk_from_pll },
  1960. { "Stereo1 ADC MIXR", NULL, "Sto1 ADC MIXR" },
  1961. { "Stereo1 ADC MIXR", NULL, "adc stereo1 filter" },
  1962. { "adc stereo1 filter", NULL, "PLL1", is_sys_clk_from_pll },
  1963. { "Stereo1 ADC MIX", NULL, "Stereo1 ADC MIXL" },
  1964. { "Stereo1 ADC MIX", NULL, "Stereo1 ADC MIXR" },
  1965. { "Sto2 ADC MIXL", "ADC1 Switch", "Stereo2 ADC1 Mux" },
  1966. { "Sto2 ADC MIXL", "ADC2 Switch", "Stereo2 ADC2 Mux" },
  1967. { "Sto2 ADC MIXR", "ADC1 Switch", "Stereo2 ADC1 Mux" },
  1968. { "Sto2 ADC MIXR", "ADC2 Switch", "Stereo2 ADC2 Mux" },
  1969. { "Sto2 ADC LR MIX", NULL, "Sto2 ADC MIXL" },
  1970. { "Sto2 ADC LR MIX", NULL, "Sto2 ADC MIXR" },
  1971. { "Stereo2 ADC LR Mux", "L", "Sto2 ADC MIXL" },
  1972. { "Stereo2 ADC LR Mux", "LR", "Sto2 ADC LR MIX" },
  1973. { "Stereo2 ADC MIXL", NULL, "Stereo2 ADC LR Mux" },
  1974. { "Stereo2 ADC MIXL", NULL, "adc stereo2 filter" },
  1975. { "adc stereo2 filter", NULL, "PLL1", is_sys_clk_from_pll },
  1976. { "Stereo2 ADC MIXR", NULL, "Sto2 ADC MIXR" },
  1977. { "Stereo2 ADC MIXR", NULL, "adc stereo2 filter" },
  1978. { "adc stereo2 filter", NULL, "PLL1", is_sys_clk_from_pll },
  1979. { "Stereo2 ADC MIX", NULL, "Stereo2 ADC MIXL" },
  1980. { "Stereo2 ADC MIX", NULL, "Stereo2 ADC MIXR" },
  1981. { "Sto3 ADC MIXL", "ADC1 Switch", "Stereo3 ADC1 Mux" },
  1982. { "Sto3 ADC MIXL", "ADC2 Switch", "Stereo3 ADC2 Mux" },
  1983. { "Sto3 ADC MIXR", "ADC1 Switch", "Stereo3 ADC1 Mux" },
  1984. { "Sto3 ADC MIXR", "ADC2 Switch", "Stereo3 ADC2 Mux" },
  1985. { "Stereo3 ADC MIXL", NULL, "Sto3 ADC MIXL" },
  1986. { "Stereo3 ADC MIXL", NULL, "adc stereo3 filter" },
  1987. { "adc stereo3 filter", NULL, "PLL1", is_sys_clk_from_pll },
  1988. { "Stereo3 ADC MIXR", NULL, "Sto3 ADC MIXR" },
  1989. { "Stereo3 ADC MIXR", NULL, "adc stereo3 filter" },
  1990. { "adc stereo3 filter", NULL, "PLL1", is_sys_clk_from_pll },
  1991. { "Stereo3 ADC MIX", NULL, "Stereo3 ADC MIXL" },
  1992. { "Stereo3 ADC MIX", NULL, "Stereo3 ADC MIXR" },
  1993. { "Sto4 ADC MIXL", "ADC1 Switch", "Stereo4 ADC1 Mux" },
  1994. { "Sto4 ADC MIXL", "ADC2 Switch", "Stereo4 ADC2 Mux" },
  1995. { "Sto4 ADC MIXR", "ADC1 Switch", "Stereo4 ADC1 Mux" },
  1996. { "Sto4 ADC MIXR", "ADC2 Switch", "Stereo4 ADC2 Mux" },
  1997. { "Stereo4 ADC MIXL", NULL, "Sto4 ADC MIXL" },
  1998. { "Stereo4 ADC MIXL", NULL, "adc stereo4 filter" },
  1999. { "adc stereo4 filter", NULL, "PLL1", is_sys_clk_from_pll },
  2000. { "Stereo4 ADC MIXR", NULL, "Sto4 ADC MIXR" },
  2001. { "Stereo4 ADC MIXR", NULL, "adc stereo4 filter" },
  2002. { "adc stereo4 filter", NULL, "PLL1", is_sys_clk_from_pll },
  2003. { "Stereo4 ADC MIX", NULL, "Stereo4 ADC MIXL" },
  2004. { "Stereo4 ADC MIX", NULL, "Stereo4 ADC MIXR" },
  2005. { "Mono ADC MIXL", "ADC1 Switch", "Mono ADC1 L Mux" },
  2006. { "Mono ADC MIXL", "ADC2 Switch", "Mono ADC2 L Mux" },
  2007. { "Mono ADC MIXL", NULL, "adc mono left filter" },
  2008. { "adc mono left filter", NULL, "PLL1", is_sys_clk_from_pll },
  2009. { "Mono ADC MIXR", "ADC1 Switch", "Mono ADC1 R Mux" },
  2010. { "Mono ADC MIXR", "ADC2 Switch", "Mono ADC2 R Mux" },
  2011. { "Mono ADC MIXR", NULL, "adc mono right filter" },
  2012. { "adc mono right filter", NULL, "PLL1", is_sys_clk_from_pll },
  2013. { "Mono ADC MIX", NULL, "Mono ADC MIXL" },
  2014. { "Mono ADC MIX", NULL, "Mono ADC MIXR" },
  2015. { "VAD ADC Mux", "STO1 ADC MIX L", "Stereo1 ADC MIXL" },
  2016. { "VAD ADC Mux", "MONO ADC MIX L", "Mono ADC MIXL" },
  2017. { "VAD ADC Mux", "MONO ADC MIX R", "Mono ADC MIXR" },
  2018. { "VAD ADC Mux", "STO2 ADC MIX L", "Stereo2 ADC MIXL" },
  2019. { "VAD ADC Mux", "STO3 ADC MIX L", "Stereo3 ADC MIXL" },
  2020. { "IF1 ADC1 Mux", "STO1 ADC MIX", "Stereo1 ADC MIX" },
  2021. { "IF1 ADC1 Mux", "OB01", "OB01 Bypass Mux" },
  2022. { "IF1 ADC1 Mux", "VAD ADC", "VAD ADC Mux" },
  2023. { "IF1 ADC2 Mux", "STO2 ADC MIX", "Stereo2 ADC MIX" },
  2024. { "IF1 ADC2 Mux", "OB23", "OB23 Bypass Mux" },
  2025. { "IF1 ADC3 Mux", "STO3 ADC MIX", "Stereo3 ADC MIX" },
  2026. { "IF1 ADC3 Mux", "MONO ADC MIX", "Mono ADC MIX" },
  2027. { "IF1 ADC3 Mux", "OB45", "OB45" },
  2028. { "IF1 ADC4 Mux", "STO4 ADC MIX", "Stereo4 ADC MIX" },
  2029. { "IF1 ADC4 Mux", "OB67", "OB67" },
  2030. { "IF1 ADC4 Mux", "OB01", "OB01 Bypass Mux" },
  2031. { "AIF1TX", NULL, "I2S1" },
  2032. { "AIF1TX", NULL, "IF1 ADC1 Mux" },
  2033. { "AIF1TX", NULL, "IF1 ADC2 Mux" },
  2034. { "AIF1TX", NULL, "IF1 ADC3 Mux" },
  2035. { "AIF1TX", NULL, "IF1 ADC4 Mux" },
  2036. { "IF2 ADC1 Mux", "STO1 ADC MIX", "Stereo1 ADC MIX" },
  2037. { "IF2 ADC1 Mux", "OB01", "OB01 Bypass Mux" },
  2038. { "IF2 ADC1 Mux", "VAD ADC", "VAD ADC Mux" },
  2039. { "IF2 ADC2 Mux", "STO2 ADC MIX", "Stereo2 ADC MIX" },
  2040. { "IF2 ADC2 Mux", "OB23", "OB23 Bypass Mux" },
  2041. { "IF2 ADC3 Mux", "STO3 ADC MIX", "Stereo3 ADC MIX" },
  2042. { "IF2 ADC3 Mux", "MONO ADC MIX", "Mono ADC MIX" },
  2043. { "IF2 ADC3 Mux", "OB45", "OB45" },
  2044. { "IF2 ADC4 Mux", "STO4 ADC MIX", "Stereo4 ADC MIX" },
  2045. { "IF2 ADC4 Mux", "OB67", "OB67" },
  2046. { "IF2 ADC4 Mux", "OB01", "OB01 Bypass Mux" },
  2047. { "AIF2TX", NULL, "I2S2" },
  2048. { "AIF2TX", NULL, "IF2 ADC1 Mux" },
  2049. { "AIF2TX", NULL, "IF2 ADC2 Mux" },
  2050. { "AIF2TX", NULL, "IF2 ADC3 Mux" },
  2051. { "AIF2TX", NULL, "IF2 ADC4 Mux" },
  2052. { "IF3 ADC Mux", "STO1 ADC MIX", "Stereo1 ADC MIX" },
  2053. { "IF3 ADC Mux", "STO2 ADC MIX", "Stereo2 ADC MIX" },
  2054. { "IF3 ADC Mux", "STO3 ADC MIX", "Stereo3 ADC MIX" },
  2055. { "IF3 ADC Mux", "STO4 ADC MIX", "Stereo4 ADC MIX" },
  2056. { "IF3 ADC Mux", "MONO ADC MIX", "Mono ADC MIX" },
  2057. { "IF3 ADC Mux", "OB01", "OB01 Bypass Mux" },
  2058. { "IF3 ADC Mux", "OB23", "OB23 Bypass Mux" },
  2059. { "IF3 ADC Mux", "VAD ADC", "VAD ADC Mux" },
  2060. { "AIF3TX", NULL, "I2S3" },
  2061. { "AIF3TX", NULL, "IF3 ADC Mux" },
  2062. { "IF4 ADC Mux", "STO1 ADC MIX", "Stereo1 ADC MIX" },
  2063. { "IF4 ADC Mux", "STO2 ADC MIX", "Stereo2 ADC MIX" },
  2064. { "IF4 ADC Mux", "STO3 ADC MIX", "Stereo3 ADC MIX" },
  2065. { "IF4 ADC Mux", "STO4 ADC MIX", "Stereo4 ADC MIX" },
  2066. { "IF4 ADC Mux", "MONO ADC MIX", "Mono ADC MIX" },
  2067. { "IF4 ADC Mux", "OB01", "OB01 Bypass Mux" },
  2068. { "IF4 ADC Mux", "OB23", "OB23 Bypass Mux" },
  2069. { "IF4 ADC Mux", "VAD ADC", "VAD ADC Mux" },
  2070. { "AIF4TX", NULL, "I2S4" },
  2071. { "AIF4TX", NULL, "IF4 ADC Mux" },
  2072. { "SLB ADC1 Mux", "STO1 ADC MIX", "Stereo1 ADC MIX" },
  2073. { "SLB ADC1 Mux", "OB01", "OB01 Bypass Mux" },
  2074. { "SLB ADC1 Mux", "VAD ADC", "VAD ADC Mux" },
  2075. { "SLB ADC2 Mux", "STO2 ADC MIX", "Stereo2 ADC MIX" },
  2076. { "SLB ADC2 Mux", "OB23", "OB23 Bypass Mux" },
  2077. { "SLB ADC3 Mux", "STO3 ADC MIX", "Stereo3 ADC MIX" },
  2078. { "SLB ADC3 Mux", "MONO ADC MIX", "Mono ADC MIX" },
  2079. { "SLB ADC3 Mux", "OB45", "OB45" },
  2080. { "SLB ADC4 Mux", "STO4 ADC MIX", "Stereo4 ADC MIX" },
  2081. { "SLB ADC4 Mux", "OB67", "OB67" },
  2082. { "SLB ADC4 Mux", "OB01", "OB01 Bypass Mux" },
  2083. { "SLBTX", NULL, "SLB" },
  2084. { "SLBTX", NULL, "SLB ADC1 Mux" },
  2085. { "SLBTX", NULL, "SLB ADC2 Mux" },
  2086. { "SLBTX", NULL, "SLB ADC3 Mux" },
  2087. { "SLBTX", NULL, "SLB ADC4 Mux" },
  2088. { "IB01 Mux", "IF1 DAC 01", "IF1 DAC01" },
  2089. { "IB01 Mux", "IF2 DAC 01", "IF2 DAC01" },
  2090. { "IB01 Mux", "SLB DAC 01", "SLB DAC01" },
  2091. { "IB01 Mux", "STO1 ADC MIX", "Stereo1 ADC MIX" },
  2092. { "IB01 Mux", "VAD ADC/DAC1 FS", "DAC1 FS" },
  2093. { "IB01 Bypass Mux", "Bypass", "IB01 Mux" },
  2094. { "IB01 Bypass Mux", "Pass SRC", "IB01 Mux" },
  2095. { "IB23 Mux", "IF1 DAC 23", "IF1 DAC23" },
  2096. { "IB23 Mux", "IF2 DAC 23", "IF2 DAC23" },
  2097. { "IB23 Mux", "SLB DAC 23", "SLB DAC23" },
  2098. { "IB23 Mux", "STO2 ADC MIX", "Stereo2 ADC MIX" },
  2099. { "IB23 Mux", "DAC1 FS", "DAC1 FS" },
  2100. { "IB23 Mux", "IF4 DAC", "IF4 DAC" },
  2101. { "IB23 Bypass Mux", "Bypass", "IB23 Mux" },
  2102. { "IB23 Bypass Mux", "Pass SRC", "IB23 Mux" },
  2103. { "IB45 Mux", "IF1 DAC 45", "IF1 DAC45" },
  2104. { "IB45 Mux", "IF2 DAC 45", "IF2 DAC45" },
  2105. { "IB45 Mux", "SLB DAC 45", "SLB DAC45" },
  2106. { "IB45 Mux", "STO3 ADC MIX", "Stereo3 ADC MIX" },
  2107. { "IB45 Mux", "IF3 DAC", "IF3 DAC" },
  2108. { "IB45 Bypass Mux", "Bypass", "IB45 Mux" },
  2109. { "IB45 Bypass Mux", "Pass SRC", "IB45 Mux" },
  2110. { "IB6 Mux", "IF1 DAC 6", "IF1 DAC6" },
  2111. { "IB6 Mux", "IF2 DAC 6", "IF2 DAC6" },
  2112. { "IB6 Mux", "SLB DAC 6", "SLB DAC6" },
  2113. { "IB6 Mux", "STO4 ADC MIX L", "Stereo4 ADC MIXL" },
  2114. { "IB6 Mux", "IF4 DAC L", "IF4 DAC L" },
  2115. { "IB6 Mux", "STO1 ADC MIX L", "Stereo1 ADC MIXL" },
  2116. { "IB6 Mux", "STO2 ADC MIX L", "Stereo2 ADC MIXL" },
  2117. { "IB6 Mux", "STO3 ADC MIX L", "Stereo3 ADC MIXL" },
  2118. { "IB7 Mux", "IF1 DAC 7", "IF1 DAC7" },
  2119. { "IB7 Mux", "IF2 DAC 7", "IF2 DAC7" },
  2120. { "IB7 Mux", "SLB DAC 7", "SLB DAC7" },
  2121. { "IB7 Mux", "STO4 ADC MIX R", "Stereo4 ADC MIXR" },
  2122. { "IB7 Mux", "IF4 DAC R", "IF4 DAC R" },
  2123. { "IB7 Mux", "STO1 ADC MIX R", "Stereo1 ADC MIXR" },
  2124. { "IB7 Mux", "STO2 ADC MIX R", "Stereo2 ADC MIXR" },
  2125. { "IB7 Mux", "STO3 ADC MIX R", "Stereo3 ADC MIXR" },
  2126. { "IB8 Mux", "STO1 ADC MIX L", "Stereo1 ADC MIXL" },
  2127. { "IB8 Mux", "STO2 ADC MIX L", "Stereo2 ADC MIXL" },
  2128. { "IB8 Mux", "STO3 ADC MIX L", "Stereo3 ADC MIXL" },
  2129. { "IB8 Mux", "STO4 ADC MIX L", "Stereo4 ADC MIXL" },
  2130. { "IB8 Mux", "MONO ADC MIX L", "Mono ADC MIXL" },
  2131. { "IB8 Mux", "DACL1 FS", "DAC1 MIXL" },
  2132. { "IB9 Mux", "STO1 ADC MIX R", "Stereo1 ADC MIXR" },
  2133. { "IB9 Mux", "STO2 ADC MIX R", "Stereo2 ADC MIXR" },
  2134. { "IB9 Mux", "STO3 ADC MIX R", "Stereo3 ADC MIXR" },
  2135. { "IB9 Mux", "STO4 ADC MIX R", "Stereo4 ADC MIXR" },
  2136. { "IB9 Mux", "MONO ADC MIX R", "Mono ADC MIXR" },
  2137. { "IB9 Mux", "DACR1 FS", "DAC1 MIXR" },
  2138. { "IB9 Mux", "DAC1 FS", "DAC1 FS" },
  2139. { "OB01 MIX", "IB01 Switch", "IB01 Bypass Mux" },
  2140. { "OB01 MIX", "IB23 Switch", "IB23 Bypass Mux" },
  2141. { "OB01 MIX", "IB45 Switch", "IB45 Bypass Mux" },
  2142. { "OB01 MIX", "IB6 Switch", "IB6 Mux" },
  2143. { "OB01 MIX", "IB7 Switch", "IB7 Mux" },
  2144. { "OB01 MIX", "IB8 Switch", "IB8 Mux" },
  2145. { "OB01 MIX", "IB9 Switch", "IB9 Mux" },
  2146. { "OB23 MIX", "IB01 Switch", "IB01 Bypass Mux" },
  2147. { "OB23 MIX", "IB23 Switch", "IB23 Bypass Mux" },
  2148. { "OB23 MIX", "IB45 Switch", "IB45 Bypass Mux" },
  2149. { "OB23 MIX", "IB6 Switch", "IB6 Mux" },
  2150. { "OB23 MIX", "IB7 Switch", "IB7 Mux" },
  2151. { "OB23 MIX", "IB8 Switch", "IB8 Mux" },
  2152. { "OB23 MIX", "IB9 Switch", "IB9 Mux" },
  2153. { "OB4 MIX", "IB01 Switch", "IB01 Bypass Mux" },
  2154. { "OB4 MIX", "IB23 Switch", "IB23 Bypass Mux" },
  2155. { "OB4 MIX", "IB45 Switch", "IB45 Bypass Mux" },
  2156. { "OB4 MIX", "IB6 Switch", "IB6 Mux" },
  2157. { "OB4 MIX", "IB7 Switch", "IB7 Mux" },
  2158. { "OB4 MIX", "IB8 Switch", "IB8 Mux" },
  2159. { "OB4 MIX", "IB9 Switch", "IB9 Mux" },
  2160. { "OB5 MIX", "IB01 Switch", "IB01 Bypass Mux" },
  2161. { "OB5 MIX", "IB23 Switch", "IB23 Bypass Mux" },
  2162. { "OB5 MIX", "IB45 Switch", "IB45 Bypass Mux" },
  2163. { "OB5 MIX", "IB6 Switch", "IB6 Mux" },
  2164. { "OB5 MIX", "IB7 Switch", "IB7 Mux" },
  2165. { "OB5 MIX", "IB8 Switch", "IB8 Mux" },
  2166. { "OB5 MIX", "IB9 Switch", "IB9 Mux" },
  2167. { "OB6 MIX", "IB01 Switch", "IB01 Bypass Mux" },
  2168. { "OB6 MIX", "IB23 Switch", "IB23 Bypass Mux" },
  2169. { "OB6 MIX", "IB45 Switch", "IB45 Bypass Mux" },
  2170. { "OB6 MIX", "IB6 Switch", "IB6 Mux" },
  2171. { "OB6 MIX", "IB7 Switch", "IB7 Mux" },
  2172. { "OB6 MIX", "IB8 Switch", "IB8 Mux" },
  2173. { "OB6 MIX", "IB9 Switch", "IB9 Mux" },
  2174. { "OB7 MIX", "IB01 Switch", "IB01 Bypass Mux" },
  2175. { "OB7 MIX", "IB23 Switch", "IB23 Bypass Mux" },
  2176. { "OB7 MIX", "IB45 Switch", "IB45 Bypass Mux" },
  2177. { "OB7 MIX", "IB6 Switch", "IB6 Mux" },
  2178. { "OB7 MIX", "IB7 Switch", "IB7 Mux" },
  2179. { "OB7 MIX", "IB8 Switch", "IB8 Mux" },
  2180. { "OB7 MIX", "IB9 Switch", "IB9 Mux" },
  2181. { "OB01 Bypass Mux", "Bypass", "OB01 MIX" },
  2182. { "OB01 Bypass Mux", "Pass SRC", "OB01 MIX" },
  2183. { "OB23 Bypass Mux", "Bypass", "OB23 MIX" },
  2184. { "OB23 Bypass Mux", "Pass SRC", "OB23 MIX" },
  2185. { "OutBound2", NULL, "OB23 Bypass Mux" },
  2186. { "OutBound3", NULL, "OB23 Bypass Mux" },
  2187. { "OutBound4", NULL, "OB4 MIX" },
  2188. { "OutBound5", NULL, "OB5 MIX" },
  2189. { "OutBound6", NULL, "OB6 MIX" },
  2190. { "OutBound7", NULL, "OB7 MIX" },
  2191. { "OB45", NULL, "OutBound4" },
  2192. { "OB45", NULL, "OutBound5" },
  2193. { "OB67", NULL, "OutBound6" },
  2194. { "OB67", NULL, "OutBound7" },
  2195. { "IF1 DAC0", NULL, "AIF1RX" },
  2196. { "IF1 DAC1", NULL, "AIF1RX" },
  2197. { "IF1 DAC2", NULL, "AIF1RX" },
  2198. { "IF1 DAC3", NULL, "AIF1RX" },
  2199. { "IF1 DAC4", NULL, "AIF1RX" },
  2200. { "IF1 DAC5", NULL, "AIF1RX" },
  2201. { "IF1 DAC6", NULL, "AIF1RX" },
  2202. { "IF1 DAC7", NULL, "AIF1RX" },
  2203. { "IF1 DAC0", NULL, "I2S1" },
  2204. { "IF1 DAC1", NULL, "I2S1" },
  2205. { "IF1 DAC2", NULL, "I2S1" },
  2206. { "IF1 DAC3", NULL, "I2S1" },
  2207. { "IF1 DAC4", NULL, "I2S1" },
  2208. { "IF1 DAC5", NULL, "I2S1" },
  2209. { "IF1 DAC6", NULL, "I2S1" },
  2210. { "IF1 DAC7", NULL, "I2S1" },
  2211. { "IF1 DAC01", NULL, "IF1 DAC0" },
  2212. { "IF1 DAC01", NULL, "IF1 DAC1" },
  2213. { "IF1 DAC23", NULL, "IF1 DAC2" },
  2214. { "IF1 DAC23", NULL, "IF1 DAC3" },
  2215. { "IF1 DAC45", NULL, "IF1 DAC4" },
  2216. { "IF1 DAC45", NULL, "IF1 DAC5" },
  2217. { "IF1 DAC67", NULL, "IF1 DAC6" },
  2218. { "IF1 DAC67", NULL, "IF1 DAC7" },
  2219. { "IF2 DAC0", NULL, "AIF2RX" },
  2220. { "IF2 DAC1", NULL, "AIF2RX" },
  2221. { "IF2 DAC2", NULL, "AIF2RX" },
  2222. { "IF2 DAC3", NULL, "AIF2RX" },
  2223. { "IF2 DAC4", NULL, "AIF2RX" },
  2224. { "IF2 DAC5", NULL, "AIF2RX" },
  2225. { "IF2 DAC6", NULL, "AIF2RX" },
  2226. { "IF2 DAC7", NULL, "AIF2RX" },
  2227. { "IF2 DAC0", NULL, "I2S2" },
  2228. { "IF2 DAC1", NULL, "I2S2" },
  2229. { "IF2 DAC2", NULL, "I2S2" },
  2230. { "IF2 DAC3", NULL, "I2S2" },
  2231. { "IF2 DAC4", NULL, "I2S2" },
  2232. { "IF2 DAC5", NULL, "I2S2" },
  2233. { "IF2 DAC6", NULL, "I2S2" },
  2234. { "IF2 DAC7", NULL, "I2S2" },
  2235. { "IF2 DAC01", NULL, "IF2 DAC0" },
  2236. { "IF2 DAC01", NULL, "IF2 DAC1" },
  2237. { "IF2 DAC23", NULL, "IF2 DAC2" },
  2238. { "IF2 DAC23", NULL, "IF2 DAC3" },
  2239. { "IF2 DAC45", NULL, "IF2 DAC4" },
  2240. { "IF2 DAC45", NULL, "IF2 DAC5" },
  2241. { "IF2 DAC67", NULL, "IF2 DAC6" },
  2242. { "IF2 DAC67", NULL, "IF2 DAC7" },
  2243. { "IF3 DAC", NULL, "AIF3RX" },
  2244. { "IF3 DAC", NULL, "I2S3" },
  2245. { "IF4 DAC", NULL, "AIF4RX" },
  2246. { "IF4 DAC", NULL, "I2S4" },
  2247. { "IF3 DAC L", NULL, "IF3 DAC" },
  2248. { "IF3 DAC R", NULL, "IF3 DAC" },
  2249. { "IF4 DAC L", NULL, "IF4 DAC" },
  2250. { "IF4 DAC R", NULL, "IF4 DAC" },
  2251. { "SLB DAC0", NULL, "SLBRX" },
  2252. { "SLB DAC1", NULL, "SLBRX" },
  2253. { "SLB DAC2", NULL, "SLBRX" },
  2254. { "SLB DAC3", NULL, "SLBRX" },
  2255. { "SLB DAC4", NULL, "SLBRX" },
  2256. { "SLB DAC5", NULL, "SLBRX" },
  2257. { "SLB DAC6", NULL, "SLBRX" },
  2258. { "SLB DAC7", NULL, "SLBRX" },
  2259. { "SLB DAC0", NULL, "SLB" },
  2260. { "SLB DAC1", NULL, "SLB" },
  2261. { "SLB DAC2", NULL, "SLB" },
  2262. { "SLB DAC3", NULL, "SLB" },
  2263. { "SLB DAC4", NULL, "SLB" },
  2264. { "SLB DAC5", NULL, "SLB" },
  2265. { "SLB DAC6", NULL, "SLB" },
  2266. { "SLB DAC7", NULL, "SLB" },
  2267. { "SLB DAC01", NULL, "SLB DAC0" },
  2268. { "SLB DAC01", NULL, "SLB DAC1" },
  2269. { "SLB DAC23", NULL, "SLB DAC2" },
  2270. { "SLB DAC23", NULL, "SLB DAC3" },
  2271. { "SLB DAC45", NULL, "SLB DAC4" },
  2272. { "SLB DAC45", NULL, "SLB DAC5" },
  2273. { "SLB DAC67", NULL, "SLB DAC6" },
  2274. { "SLB DAC67", NULL, "SLB DAC7" },
  2275. { "ADDA1 Mux", "STO1 ADC MIX", "Stereo1 ADC MIX" },
  2276. { "ADDA1 Mux", "STO2 ADC MIX", "Stereo2 ADC MIX" },
  2277. { "ADDA1 Mux", "OB 67", "OB67" },
  2278. { "DAC1 Mux", "IF1 DAC 01", "IF1 DAC01" },
  2279. { "DAC1 Mux", "IF2 DAC 01", "IF2 DAC01" },
  2280. { "DAC1 Mux", "IF3 DAC LR", "IF3 DAC" },
  2281. { "DAC1 Mux", "IF4 DAC LR", "IF4 DAC" },
  2282. { "DAC1 Mux", "SLB DAC 01", "SLB DAC01" },
  2283. { "DAC1 Mux", "OB 01", "OB01 Bypass Mux" },
  2284. { "DAC1 MIXL", "Stereo ADC Switch", "ADDA1 Mux" },
  2285. { "DAC1 MIXL", "DAC1 Switch", "DAC1 Mux" },
  2286. { "DAC1 MIXL", NULL, "dac stereo1 filter" },
  2287. { "DAC1 MIXR", "Stereo ADC Switch", "ADDA1 Mux" },
  2288. { "DAC1 MIXR", "DAC1 Switch", "DAC1 Mux" },
  2289. { "DAC1 MIXR", NULL, "dac stereo1 filter" },
  2290. { "DAC1 FS", NULL, "DAC1 MIXL" },
  2291. { "DAC1 FS", NULL, "DAC1 MIXR" },
  2292. { "DAC2 L Mux", "IF1 DAC 2", "IF1 DAC2" },
  2293. { "DAC2 L Mux", "IF2 DAC 2", "IF2 DAC2" },
  2294. { "DAC2 L Mux", "IF3 DAC L", "IF3 DAC L" },
  2295. { "DAC2 L Mux", "IF4 DAC L", "IF4 DAC L" },
  2296. { "DAC2 L Mux", "SLB DAC 2", "SLB DAC2" },
  2297. { "DAC2 L Mux", "OB 2", "OutBound2" },
  2298. { "DAC2 R Mux", "IF1 DAC 3", "IF1 DAC3" },
  2299. { "DAC2 R Mux", "IF2 DAC 3", "IF2 DAC3" },
  2300. { "DAC2 R Mux", "IF3 DAC R", "IF3 DAC R" },
  2301. { "DAC2 R Mux", "IF4 DAC R", "IF4 DAC R" },
  2302. { "DAC2 R Mux", "SLB DAC 3", "SLB DAC3" },
  2303. { "DAC2 R Mux", "OB 3", "OutBound3" },
  2304. { "DAC2 R Mux", "Haptic Generator", "Haptic Generator" },
  2305. { "DAC2 R Mux", "VAD ADC", "VAD ADC Mux" },
  2306. { "DAC3 L Mux", "IF1 DAC 4", "IF1 DAC4" },
  2307. { "DAC3 L Mux", "IF2 DAC 4", "IF2 DAC4" },
  2308. { "DAC3 L Mux", "IF3 DAC L", "IF3 DAC L" },
  2309. { "DAC3 L Mux", "IF4 DAC L", "IF4 DAC L" },
  2310. { "DAC3 L Mux", "SLB DAC 4", "SLB DAC4" },
  2311. { "DAC3 L Mux", "OB 4", "OutBound4" },
  2312. { "DAC3 R Mux", "IF1 DAC 5", "IF1 DAC4" },
  2313. { "DAC3 R Mux", "IF2 DAC 5", "IF2 DAC4" },
  2314. { "DAC3 R Mux", "IF3 DAC R", "IF3 DAC R" },
  2315. { "DAC3 R Mux", "IF4 DAC R", "IF4 DAC R" },
  2316. { "DAC3 R Mux", "SLB DAC 5", "SLB DAC5" },
  2317. { "DAC3 R Mux", "OB 5", "OutBound5" },
  2318. { "DAC4 L Mux", "IF1 DAC 6", "IF1 DAC6" },
  2319. { "DAC4 L Mux", "IF2 DAC 6", "IF2 DAC6" },
  2320. { "DAC4 L Mux", "IF3 DAC L", "IF3 DAC L" },
  2321. { "DAC4 L Mux", "IF4 DAC L", "IF4 DAC L" },
  2322. { "DAC4 L Mux", "SLB DAC 6", "SLB DAC6" },
  2323. { "DAC4 L Mux", "OB 6", "OutBound6" },
  2324. { "DAC4 R Mux", "IF1 DAC 7", "IF1 DAC7" },
  2325. { "DAC4 R Mux", "IF2 DAC 7", "IF2 DAC7" },
  2326. { "DAC4 R Mux", "IF3 DAC R", "IF3 DAC R" },
  2327. { "DAC4 R Mux", "IF4 DAC R", "IF4 DAC R" },
  2328. { "DAC4 R Mux", "SLB DAC 7", "SLB DAC7" },
  2329. { "DAC4 R Mux", "OB 7", "OutBound7" },
  2330. { "Sidetone Mux", "DMIC1 L", "DMIC L1" },
  2331. { "Sidetone Mux", "DMIC2 L", "DMIC L2" },
  2332. { "Sidetone Mux", "DMIC3 L", "DMIC L3" },
  2333. { "Sidetone Mux", "DMIC4 L", "DMIC L4" },
  2334. { "Sidetone Mux", "ADC1", "ADC 1" },
  2335. { "Sidetone Mux", "ADC2", "ADC 2" },
  2336. { "Sidetone Mux", NULL, "Sidetone Power" },
  2337. { "Stereo DAC MIXL", "ST L Switch", "Sidetone Mux" },
  2338. { "Stereo DAC MIXL", "DAC1 L Switch", "DAC1 MIXL" },
  2339. { "Stereo DAC MIXL", "DAC2 L Switch", "DAC2 L Mux" },
  2340. { "Stereo DAC MIXL", "DAC1 R Switch", "DAC1 MIXR" },
  2341. { "Stereo DAC MIXL", NULL, "dac stereo1 filter" },
  2342. { "Stereo DAC MIXR", "ST R Switch", "Sidetone Mux" },
  2343. { "Stereo DAC MIXR", "DAC1 R Switch", "DAC1 MIXR" },
  2344. { "Stereo DAC MIXR", "DAC2 R Switch", "DAC2 R Mux" },
  2345. { "Stereo DAC MIXR", "DAC1 L Switch", "DAC1 MIXL" },
  2346. { "Stereo DAC MIXR", NULL, "dac stereo1 filter" },
  2347. { "Mono DAC MIXL", "ST L Switch", "Sidetone Mux" },
  2348. { "Mono DAC MIXL", "DAC1 L Switch", "DAC1 MIXL" },
  2349. { "Mono DAC MIXL", "DAC2 L Switch", "DAC2 L Mux" },
  2350. { "Mono DAC MIXL", "DAC2 R Switch", "DAC2 R Mux" },
  2351. { "Mono DAC MIXL", NULL, "dac mono left filter" },
  2352. { "Mono DAC MIXR", "ST R Switch", "Sidetone Mux" },
  2353. { "Mono DAC MIXR", "DAC1 R Switch", "DAC1 MIXR" },
  2354. { "Mono DAC MIXR", "DAC2 R Switch", "DAC2 R Mux" },
  2355. { "Mono DAC MIXR", "DAC2 L Switch", "DAC2 L Mux" },
  2356. { "Mono DAC MIXR", NULL, "dac mono right filter" },
  2357. { "DD1 MIXL", "Sto DAC Mix L Switch", "Stereo DAC MIXL" },
  2358. { "DD1 MIXL", "Mono DAC Mix L Switch", "Mono DAC MIXL" },
  2359. { "DD1 MIXL", "DAC3 L Switch", "DAC3 L Mux" },
  2360. { "DD1 MIXL", "DAC3 R Switch", "DAC3 R Mux" },
  2361. { "DD1 MIXR", "Sto DAC Mix R Switch", "Stereo DAC MIXR" },
  2362. { "DD1 MIXR", "Mono DAC Mix R Switch", "Mono DAC MIXR" },
  2363. { "DD1 MIXR", "DAC3 L Switch", "DAC3 L Mux" },
  2364. { "DD1 MIXR", "DAC3 R Switch", "DAC3 R Mux" },
  2365. { "DD2 MIXL", "Sto DAC Mix L Switch", "Stereo DAC MIXL" },
  2366. { "DD2 MIXL", "Mono DAC Mix L Switch", "Mono DAC MIXL" },
  2367. { "DD2 MIXL", "DAC4 L Switch", "DAC4 L Mux" },
  2368. { "DD2 MIXL", "DAC4 R Switch", "DAC4 R Mux" },
  2369. { "DD2 MIXR", "Sto DAC Mix R Switch", "Stereo DAC MIXR" },
  2370. { "DD2 MIXR", "Mono DAC Mix R Switch", "Mono DAC MIXR" },
  2371. { "DD2 MIXR", "DAC4 L Switch", "DAC4 L Mux" },
  2372. { "DD2 MIXR", "DAC4 R Switch", "DAC4 R Mux" },
  2373. { "Stereo DAC MIX", NULL, "Stereo DAC MIXL" },
  2374. { "Stereo DAC MIX", NULL, "Stereo DAC MIXR" },
  2375. { "Mono DAC MIX", NULL, "Mono DAC MIXL" },
  2376. { "Mono DAC MIX", NULL, "Mono DAC MIXR" },
  2377. { "DD1 MIX", NULL, "DD1 MIXL" },
  2378. { "DD1 MIX", NULL, "DD1 MIXR" },
  2379. { "DD2 MIX", NULL, "DD2 MIXL" },
  2380. { "DD2 MIX", NULL, "DD2 MIXR" },
  2381. { "DAC12 SRC Mux", "STO1 DAC MIX", "Stereo DAC MIX" },
  2382. { "DAC12 SRC Mux", "MONO DAC MIX", "Mono DAC MIX" },
  2383. { "DAC12 SRC Mux", "DD MIX1", "DD1 MIX" },
  2384. { "DAC12 SRC Mux", "DD MIX2", "DD2 MIX" },
  2385. { "DAC3 SRC Mux", "MONO DAC MIXL", "Mono DAC MIXL" },
  2386. { "DAC3 SRC Mux", "MONO DAC MIXR", "Mono DAC MIXR" },
  2387. { "DAC3 SRC Mux", "DD MIX1L", "DD1 MIXL" },
  2388. { "DAC3 SRC Mux", "DD MIX2L", "DD2 MIXL" },
  2389. { "DAC 1", NULL, "DAC12 SRC Mux" },
  2390. { "DAC 1", NULL, "PLL1", is_sys_clk_from_pll },
  2391. { "DAC 2", NULL, "DAC12 SRC Mux" },
  2392. { "DAC 2", NULL, "PLL1", is_sys_clk_from_pll },
  2393. { "DAC 3", NULL, "DAC3 SRC Mux" },
  2394. { "DAC 3", NULL, "PLL1", is_sys_clk_from_pll },
  2395. { "PDM1 L Mux", "STO1 DAC MIX", "Stereo DAC MIXL" },
  2396. { "PDM1 L Mux", "MONO DAC MIX", "Mono DAC MIXL" },
  2397. { "PDM1 L Mux", "DD MIX1", "DD1 MIXL" },
  2398. { "PDM1 L Mux", "DD MIX2", "DD2 MIXL" },
  2399. { "PDM1 L Mux", NULL, "PDM1 Power" },
  2400. { "PDM1 R Mux", "STO1 DAC MIX", "Stereo DAC MIXR" },
  2401. { "PDM1 R Mux", "MONO DAC MIX", "Mono DAC MIXR" },
  2402. { "PDM1 R Mux", "DD MIX1", "DD1 MIXR" },
  2403. { "PDM1 R Mux", "DD MIX2", "DD2 MIXR" },
  2404. { "PDM1 R Mux", NULL, "PDM1 Power" },
  2405. { "PDM2 L Mux", "STO1 DAC MIX", "Stereo DAC MIXL" },
  2406. { "PDM2 L Mux", "MONO DAC MIX", "Mono DAC MIXL" },
  2407. { "PDM2 L Mux", "DD MIX1", "DD1 MIXL" },
  2408. { "PDM2 L Mux", "DD MIX2", "DD2 MIXL" },
  2409. { "PDM2 L Mux", NULL, "PDM2 Power" },
  2410. { "PDM2 R Mux", "STO1 DAC MIX", "Stereo DAC MIXR" },
  2411. { "PDM2 R Mux", "MONO DAC MIX", "Mono DAC MIXR" },
  2412. { "PDM2 R Mux", "DD MIX1", "DD1 MIXR" },
  2413. { "PDM2 R Mux", "DD MIX1", "DD2 MIXR" },
  2414. { "PDM2 R Mux", NULL, "PDM2 Power" },
  2415. { "LOUT1 amp", NULL, "DAC 1" },
  2416. { "LOUT2 amp", NULL, "DAC 2" },
  2417. { "LOUT3 amp", NULL, "DAC 3" },
  2418. { "LOUT1", NULL, "LOUT1 amp" },
  2419. { "LOUT2", NULL, "LOUT2 amp" },
  2420. { "LOUT3", NULL, "LOUT3 amp" },
  2421. { "PDM1L", NULL, "PDM1 L Mux" },
  2422. { "PDM1R", NULL, "PDM1 R Mux" },
  2423. { "PDM2L", NULL, "PDM2 L Mux" },
  2424. { "PDM2R", NULL, "PDM2 R Mux" },
  2425. };
  2426. static const struct snd_soc_dapm_route rt5677_dmic2_clk_1[] = {
  2427. { "DMIC L2", NULL, "DMIC1 power" },
  2428. { "DMIC R2", NULL, "DMIC1 power" },
  2429. };
  2430. static const struct snd_soc_dapm_route rt5677_dmic2_clk_2[] = {
  2431. { "DMIC L2", NULL, "DMIC2 power" },
  2432. { "DMIC R2", NULL, "DMIC2 power" },
  2433. };
  2434. static int rt5677_hw_params(struct snd_pcm_substream *substream,
  2435. struct snd_pcm_hw_params *params, struct snd_soc_dai *dai)
  2436. {
  2437. struct snd_soc_codec *codec = dai->codec;
  2438. struct rt5677_priv *rt5677 = snd_soc_codec_get_drvdata(codec);
  2439. unsigned int val_len = 0, val_clk, mask_clk;
  2440. int pre_div, bclk_ms, frame_size;
  2441. rt5677->lrck[dai->id] = params_rate(params);
  2442. pre_div = rl6231_get_clk_info(rt5677->sysclk, rt5677->lrck[dai->id]);
  2443. if (pre_div < 0) {
  2444. dev_err(codec->dev, "Unsupported clock setting\n");
  2445. return -EINVAL;
  2446. }
  2447. frame_size = snd_soc_params_to_frame_size(params);
  2448. if (frame_size < 0) {
  2449. dev_err(codec->dev, "Unsupported frame size: %d\n", frame_size);
  2450. return -EINVAL;
  2451. }
  2452. bclk_ms = frame_size > 32;
  2453. rt5677->bclk[dai->id] = rt5677->lrck[dai->id] * (32 << bclk_ms);
  2454. dev_dbg(dai->dev, "bclk is %dHz and lrck is %dHz\n",
  2455. rt5677->bclk[dai->id], rt5677->lrck[dai->id]);
  2456. dev_dbg(dai->dev, "bclk_ms is %d and pre_div is %d for iis %d\n",
  2457. bclk_ms, pre_div, dai->id);
  2458. switch (params_width(params)) {
  2459. case 16:
  2460. break;
  2461. case 20:
  2462. val_len |= RT5677_I2S_DL_20;
  2463. break;
  2464. case 24:
  2465. val_len |= RT5677_I2S_DL_24;
  2466. break;
  2467. case 8:
  2468. val_len |= RT5677_I2S_DL_8;
  2469. break;
  2470. default:
  2471. return -EINVAL;
  2472. }
  2473. switch (dai->id) {
  2474. case RT5677_AIF1:
  2475. mask_clk = RT5677_I2S_PD1_MASK;
  2476. val_clk = pre_div << RT5677_I2S_PD1_SFT;
  2477. regmap_update_bits(rt5677->regmap, RT5677_I2S1_SDP,
  2478. RT5677_I2S_DL_MASK, val_len);
  2479. regmap_update_bits(rt5677->regmap, RT5677_CLK_TREE_CTRL1,
  2480. mask_clk, val_clk);
  2481. break;
  2482. case RT5677_AIF2:
  2483. mask_clk = RT5677_I2S_PD2_MASK;
  2484. val_clk = pre_div << RT5677_I2S_PD2_SFT;
  2485. regmap_update_bits(rt5677->regmap, RT5677_I2S2_SDP,
  2486. RT5677_I2S_DL_MASK, val_len);
  2487. regmap_update_bits(rt5677->regmap, RT5677_CLK_TREE_CTRL1,
  2488. mask_clk, val_clk);
  2489. break;
  2490. case RT5677_AIF3:
  2491. mask_clk = RT5677_I2S_BCLK_MS3_MASK | RT5677_I2S_PD3_MASK;
  2492. val_clk = bclk_ms << RT5677_I2S_BCLK_MS3_SFT |
  2493. pre_div << RT5677_I2S_PD3_SFT;
  2494. regmap_update_bits(rt5677->regmap, RT5677_I2S3_SDP,
  2495. RT5677_I2S_DL_MASK, val_len);
  2496. regmap_update_bits(rt5677->regmap, RT5677_CLK_TREE_CTRL1,
  2497. mask_clk, val_clk);
  2498. break;
  2499. case RT5677_AIF4:
  2500. mask_clk = RT5677_I2S_BCLK_MS4_MASK | RT5677_I2S_PD4_MASK;
  2501. val_clk = bclk_ms << RT5677_I2S_BCLK_MS4_SFT |
  2502. pre_div << RT5677_I2S_PD4_SFT;
  2503. regmap_update_bits(rt5677->regmap, RT5677_I2S4_SDP,
  2504. RT5677_I2S_DL_MASK, val_len);
  2505. regmap_update_bits(rt5677->regmap, RT5677_CLK_TREE_CTRL1,
  2506. mask_clk, val_clk);
  2507. break;
  2508. default:
  2509. break;
  2510. }
  2511. return 0;
  2512. }
  2513. static int rt5677_set_dai_fmt(struct snd_soc_dai *dai, unsigned int fmt)
  2514. {
  2515. struct snd_soc_codec *codec = dai->codec;
  2516. struct rt5677_priv *rt5677 = snd_soc_codec_get_drvdata(codec);
  2517. unsigned int reg_val = 0;
  2518. switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
  2519. case SND_SOC_DAIFMT_CBM_CFM:
  2520. rt5677->master[dai->id] = 1;
  2521. break;
  2522. case SND_SOC_DAIFMT_CBS_CFS:
  2523. reg_val |= RT5677_I2S_MS_S;
  2524. rt5677->master[dai->id] = 0;
  2525. break;
  2526. default:
  2527. return -EINVAL;
  2528. }
  2529. switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
  2530. case SND_SOC_DAIFMT_NB_NF:
  2531. break;
  2532. case SND_SOC_DAIFMT_IB_NF:
  2533. reg_val |= RT5677_I2S_BP_INV;
  2534. break;
  2535. default:
  2536. return -EINVAL;
  2537. }
  2538. switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
  2539. case SND_SOC_DAIFMT_I2S:
  2540. break;
  2541. case SND_SOC_DAIFMT_LEFT_J:
  2542. reg_val |= RT5677_I2S_DF_LEFT;
  2543. break;
  2544. case SND_SOC_DAIFMT_DSP_A:
  2545. reg_val |= RT5677_I2S_DF_PCM_A;
  2546. break;
  2547. case SND_SOC_DAIFMT_DSP_B:
  2548. reg_val |= RT5677_I2S_DF_PCM_B;
  2549. break;
  2550. default:
  2551. return -EINVAL;
  2552. }
  2553. switch (dai->id) {
  2554. case RT5677_AIF1:
  2555. regmap_update_bits(rt5677->regmap, RT5677_I2S1_SDP,
  2556. RT5677_I2S_MS_MASK | RT5677_I2S_BP_MASK |
  2557. RT5677_I2S_DF_MASK, reg_val);
  2558. break;
  2559. case RT5677_AIF2:
  2560. regmap_update_bits(rt5677->regmap, RT5677_I2S2_SDP,
  2561. RT5677_I2S_MS_MASK | RT5677_I2S_BP_MASK |
  2562. RT5677_I2S_DF_MASK, reg_val);
  2563. break;
  2564. case RT5677_AIF3:
  2565. regmap_update_bits(rt5677->regmap, RT5677_I2S3_SDP,
  2566. RT5677_I2S_MS_MASK | RT5677_I2S_BP_MASK |
  2567. RT5677_I2S_DF_MASK, reg_val);
  2568. break;
  2569. case RT5677_AIF4:
  2570. regmap_update_bits(rt5677->regmap, RT5677_I2S4_SDP,
  2571. RT5677_I2S_MS_MASK | RT5677_I2S_BP_MASK |
  2572. RT5677_I2S_DF_MASK, reg_val);
  2573. break;
  2574. default:
  2575. break;
  2576. }
  2577. return 0;
  2578. }
  2579. static int rt5677_set_dai_sysclk(struct snd_soc_dai *dai,
  2580. int clk_id, unsigned int freq, int dir)
  2581. {
  2582. struct snd_soc_codec *codec = dai->codec;
  2583. struct rt5677_priv *rt5677 = snd_soc_codec_get_drvdata(codec);
  2584. unsigned int reg_val = 0;
  2585. if (freq == rt5677->sysclk && clk_id == rt5677->sysclk_src)
  2586. return 0;
  2587. switch (clk_id) {
  2588. case RT5677_SCLK_S_MCLK:
  2589. reg_val |= RT5677_SCLK_SRC_MCLK;
  2590. break;
  2591. case RT5677_SCLK_S_PLL1:
  2592. reg_val |= RT5677_SCLK_SRC_PLL1;
  2593. break;
  2594. case RT5677_SCLK_S_RCCLK:
  2595. reg_val |= RT5677_SCLK_SRC_RCCLK;
  2596. break;
  2597. default:
  2598. dev_err(codec->dev, "Invalid clock id (%d)\n", clk_id);
  2599. return -EINVAL;
  2600. }
  2601. regmap_update_bits(rt5677->regmap, RT5677_GLB_CLK1,
  2602. RT5677_SCLK_SRC_MASK, reg_val);
  2603. rt5677->sysclk = freq;
  2604. rt5677->sysclk_src = clk_id;
  2605. dev_dbg(dai->dev, "Sysclk is %dHz and clock id is %d\n", freq, clk_id);
  2606. return 0;
  2607. }
  2608. /**
  2609. * rt5677_pll_calc - Calcualte PLL M/N/K code.
  2610. * @freq_in: external clock provided to codec.
  2611. * @freq_out: target clock which codec works on.
  2612. * @pll_code: Pointer to structure with M, N, K, bypass K and bypass M flag.
  2613. *
  2614. * Calcualte M/N/K code and bypass K/M flag to configure PLL for codec.
  2615. *
  2616. * Returns 0 for success or negative error code.
  2617. */
  2618. static int rt5677_pll_calc(const unsigned int freq_in,
  2619. const unsigned int freq_out, struct rl6231_pll_code *pll_code)
  2620. {
  2621. if (RT5677_PLL_INP_MIN > freq_in)
  2622. return -EINVAL;
  2623. return rl6231_pll_calc(freq_in, freq_out, pll_code);
  2624. }
  2625. static int rt5677_set_dai_pll(struct snd_soc_dai *dai, int pll_id, int source,
  2626. unsigned int freq_in, unsigned int freq_out)
  2627. {
  2628. struct snd_soc_codec *codec = dai->codec;
  2629. struct rt5677_priv *rt5677 = snd_soc_codec_get_drvdata(codec);
  2630. struct rl6231_pll_code pll_code;
  2631. int ret;
  2632. if (source == rt5677->pll_src && freq_in == rt5677->pll_in &&
  2633. freq_out == rt5677->pll_out)
  2634. return 0;
  2635. if (!freq_in || !freq_out) {
  2636. dev_dbg(codec->dev, "PLL disabled\n");
  2637. rt5677->pll_in = 0;
  2638. rt5677->pll_out = 0;
  2639. regmap_update_bits(rt5677->regmap, RT5677_GLB_CLK1,
  2640. RT5677_SCLK_SRC_MASK, RT5677_SCLK_SRC_MCLK);
  2641. return 0;
  2642. }
  2643. switch (source) {
  2644. case RT5677_PLL1_S_MCLK:
  2645. regmap_update_bits(rt5677->regmap, RT5677_GLB_CLK1,
  2646. RT5677_PLL1_SRC_MASK, RT5677_PLL1_SRC_MCLK);
  2647. break;
  2648. case RT5677_PLL1_S_BCLK1:
  2649. case RT5677_PLL1_S_BCLK2:
  2650. case RT5677_PLL1_S_BCLK3:
  2651. case RT5677_PLL1_S_BCLK4:
  2652. switch (dai->id) {
  2653. case RT5677_AIF1:
  2654. regmap_update_bits(rt5677->regmap, RT5677_GLB_CLK1,
  2655. RT5677_PLL1_SRC_MASK, RT5677_PLL1_SRC_BCLK1);
  2656. break;
  2657. case RT5677_AIF2:
  2658. regmap_update_bits(rt5677->regmap, RT5677_GLB_CLK1,
  2659. RT5677_PLL1_SRC_MASK, RT5677_PLL1_SRC_BCLK2);
  2660. break;
  2661. case RT5677_AIF3:
  2662. regmap_update_bits(rt5677->regmap, RT5677_GLB_CLK1,
  2663. RT5677_PLL1_SRC_MASK, RT5677_PLL1_SRC_BCLK3);
  2664. break;
  2665. case RT5677_AIF4:
  2666. regmap_update_bits(rt5677->regmap, RT5677_GLB_CLK1,
  2667. RT5677_PLL1_SRC_MASK, RT5677_PLL1_SRC_BCLK4);
  2668. break;
  2669. default:
  2670. break;
  2671. }
  2672. break;
  2673. default:
  2674. dev_err(codec->dev, "Unknown PLL source %d\n", source);
  2675. return -EINVAL;
  2676. }
  2677. ret = rt5677_pll_calc(freq_in, freq_out, &pll_code);
  2678. if (ret < 0) {
  2679. dev_err(codec->dev, "Unsupport input clock %d\n", freq_in);
  2680. return ret;
  2681. }
  2682. dev_dbg(codec->dev, "m_bypass=%d m=%d n=%d k=%d\n",
  2683. pll_code.m_bp, (pll_code.m_bp ? 0 : pll_code.m_code),
  2684. pll_code.n_code, pll_code.k_code);
  2685. regmap_write(rt5677->regmap, RT5677_PLL1_CTRL1,
  2686. pll_code.n_code << RT5677_PLL_N_SFT | pll_code.k_code);
  2687. regmap_write(rt5677->regmap, RT5677_PLL1_CTRL2,
  2688. (pll_code.m_bp ? 0 : pll_code.m_code) << RT5677_PLL_M_SFT |
  2689. pll_code.m_bp << RT5677_PLL_M_BP_SFT);
  2690. rt5677->pll_in = freq_in;
  2691. rt5677->pll_out = freq_out;
  2692. rt5677->pll_src = source;
  2693. return 0;
  2694. }
  2695. static int rt5677_set_tdm_slot(struct snd_soc_dai *dai, unsigned int tx_mask,
  2696. unsigned int rx_mask, int slots, int slot_width)
  2697. {
  2698. struct snd_soc_codec *codec = dai->codec;
  2699. unsigned int val = 0;
  2700. if (rx_mask || tx_mask)
  2701. val |= (1 << 12);
  2702. switch (slots) {
  2703. case 4:
  2704. val |= (1 << 10);
  2705. break;
  2706. case 6:
  2707. val |= (2 << 10);
  2708. break;
  2709. case 8:
  2710. val |= (3 << 10);
  2711. break;
  2712. case 2:
  2713. default:
  2714. break;
  2715. }
  2716. switch (slot_width) {
  2717. case 20:
  2718. val |= (1 << 8);
  2719. break;
  2720. case 24:
  2721. val |= (2 << 8);
  2722. break;
  2723. case 32:
  2724. val |= (3 << 8);
  2725. break;
  2726. case 16:
  2727. default:
  2728. break;
  2729. }
  2730. switch (dai->id) {
  2731. case RT5677_AIF1:
  2732. snd_soc_update_bits(codec, RT5677_TDM1_CTRL1, 0x1f00, val);
  2733. break;
  2734. case RT5677_AIF2:
  2735. snd_soc_update_bits(codec, RT5677_TDM2_CTRL1, 0x1f00, val);
  2736. break;
  2737. default:
  2738. break;
  2739. }
  2740. return 0;
  2741. }
  2742. static int rt5677_set_bias_level(struct snd_soc_codec *codec,
  2743. enum snd_soc_bias_level level)
  2744. {
  2745. struct rt5677_priv *rt5677 = snd_soc_codec_get_drvdata(codec);
  2746. switch (level) {
  2747. case SND_SOC_BIAS_ON:
  2748. break;
  2749. case SND_SOC_BIAS_PREPARE:
  2750. if (codec->dapm.bias_level == SND_SOC_BIAS_STANDBY) {
  2751. regmap_update_bits(rt5677->regmap, RT5677_PWR_ANLG1,
  2752. RT5677_LDO1_SEL_MASK | RT5677_LDO2_SEL_MASK,
  2753. 0x0055);
  2754. regmap_update_bits(rt5677->regmap,
  2755. RT5677_PR_BASE + RT5677_BIAS_CUR4,
  2756. 0x0f00, 0x0f00);
  2757. regmap_update_bits(rt5677->regmap, RT5677_PWR_ANLG1,
  2758. RT5677_PWR_VREF1 | RT5677_PWR_MB |
  2759. RT5677_PWR_BG | RT5677_PWR_VREF2,
  2760. RT5677_PWR_VREF1 | RT5677_PWR_MB |
  2761. RT5677_PWR_BG | RT5677_PWR_VREF2);
  2762. mdelay(20);
  2763. regmap_update_bits(rt5677->regmap, RT5677_PWR_ANLG1,
  2764. RT5677_PWR_FV1 | RT5677_PWR_FV2,
  2765. RT5677_PWR_FV1 | RT5677_PWR_FV2);
  2766. regmap_update_bits(rt5677->regmap, RT5677_PWR_ANLG2,
  2767. RT5677_PWR_CORE, RT5677_PWR_CORE);
  2768. regmap_update_bits(rt5677->regmap, RT5677_DIG_MISC,
  2769. 0x1, 0x1);
  2770. }
  2771. break;
  2772. case SND_SOC_BIAS_STANDBY:
  2773. break;
  2774. case SND_SOC_BIAS_OFF:
  2775. regmap_update_bits(rt5677->regmap, RT5677_DIG_MISC, 0x1, 0x0);
  2776. regmap_write(rt5677->regmap, RT5677_PWR_DIG1, 0x0000);
  2777. regmap_write(rt5677->regmap, RT5677_PWR_DIG2, 0x0000);
  2778. regmap_write(rt5677->regmap, RT5677_PWR_ANLG1, 0x0022);
  2779. regmap_write(rt5677->regmap, RT5677_PWR_ANLG2, 0x0000);
  2780. regmap_update_bits(rt5677->regmap,
  2781. RT5677_PR_BASE + RT5677_BIAS_CUR4, 0x0f00, 0x0000);
  2782. break;
  2783. default:
  2784. break;
  2785. }
  2786. codec->dapm.bias_level = level;
  2787. return 0;
  2788. }
  2789. #ifdef CONFIG_GPIOLIB
  2790. static inline struct rt5677_priv *gpio_to_rt5677(struct gpio_chip *chip)
  2791. {
  2792. return container_of(chip, struct rt5677_priv, gpio_chip);
  2793. }
  2794. static void rt5677_gpio_set(struct gpio_chip *chip, unsigned offset, int value)
  2795. {
  2796. struct rt5677_priv *rt5677 = gpio_to_rt5677(chip);
  2797. switch (offset) {
  2798. case RT5677_GPIO1 ... RT5677_GPIO5:
  2799. regmap_update_bits(rt5677->regmap, RT5677_GPIO_CTRL2,
  2800. 0x1 << (offset * 3 + 1), !!value << (offset * 3 + 1));
  2801. break;
  2802. case RT5677_GPIO6:
  2803. regmap_update_bits(rt5677->regmap, RT5677_GPIO_CTRL3,
  2804. RT5677_GPIO6_OUT_MASK, !!value << RT5677_GPIO6_OUT_SFT);
  2805. break;
  2806. default:
  2807. break;
  2808. }
  2809. }
  2810. static int rt5677_gpio_direction_out(struct gpio_chip *chip,
  2811. unsigned offset, int value)
  2812. {
  2813. struct rt5677_priv *rt5677 = gpio_to_rt5677(chip);
  2814. switch (offset) {
  2815. case RT5677_GPIO1 ... RT5677_GPIO5:
  2816. regmap_update_bits(rt5677->regmap, RT5677_GPIO_CTRL2,
  2817. 0x3 << (offset * 3 + 1),
  2818. (0x2 | !!value) << (offset * 3 + 1));
  2819. break;
  2820. case RT5677_GPIO6:
  2821. regmap_update_bits(rt5677->regmap, RT5677_GPIO_CTRL3,
  2822. RT5677_GPIO6_DIR_MASK | RT5677_GPIO6_OUT_MASK,
  2823. RT5677_GPIO6_DIR_OUT | !!value << RT5677_GPIO6_OUT_SFT);
  2824. break;
  2825. default:
  2826. break;
  2827. }
  2828. return 0;
  2829. }
  2830. static int rt5677_gpio_get(struct gpio_chip *chip, unsigned offset)
  2831. {
  2832. struct rt5677_priv *rt5677 = gpio_to_rt5677(chip);
  2833. int value, ret;
  2834. ret = regmap_read(rt5677->regmap, RT5677_GPIO_ST, &value);
  2835. if (ret < 0)
  2836. return ret;
  2837. return (value & (0x1 << offset)) >> offset;
  2838. }
  2839. static int rt5677_gpio_direction_in(struct gpio_chip *chip, unsigned offset)
  2840. {
  2841. struct rt5677_priv *rt5677 = gpio_to_rt5677(chip);
  2842. switch (offset) {
  2843. case RT5677_GPIO1 ... RT5677_GPIO5:
  2844. regmap_update_bits(rt5677->regmap, RT5677_GPIO_CTRL2,
  2845. 0x1 << (offset * 3 + 2), 0x0);
  2846. break;
  2847. case RT5677_GPIO6:
  2848. regmap_update_bits(rt5677->regmap, RT5677_GPIO_CTRL3,
  2849. RT5677_GPIO6_DIR_MASK, RT5677_GPIO6_DIR_IN);
  2850. break;
  2851. default:
  2852. break;
  2853. }
  2854. return 0;
  2855. }
  2856. static struct gpio_chip rt5677_template_chip = {
  2857. .label = "rt5677",
  2858. .owner = THIS_MODULE,
  2859. .direction_output = rt5677_gpio_direction_out,
  2860. .set = rt5677_gpio_set,
  2861. .direction_input = rt5677_gpio_direction_in,
  2862. .get = rt5677_gpio_get,
  2863. .can_sleep = 1,
  2864. };
  2865. static void rt5677_init_gpio(struct i2c_client *i2c)
  2866. {
  2867. struct rt5677_priv *rt5677 = i2c_get_clientdata(i2c);
  2868. int ret;
  2869. rt5677->gpio_chip = rt5677_template_chip;
  2870. rt5677->gpio_chip.ngpio = RT5677_GPIO_NUM;
  2871. rt5677->gpio_chip.dev = &i2c->dev;
  2872. rt5677->gpio_chip.base = -1;
  2873. ret = gpiochip_add(&rt5677->gpio_chip);
  2874. if (ret != 0)
  2875. dev_err(&i2c->dev, "Failed to add GPIOs: %d\n", ret);
  2876. }
  2877. static void rt5677_free_gpio(struct i2c_client *i2c)
  2878. {
  2879. struct rt5677_priv *rt5677 = i2c_get_clientdata(i2c);
  2880. gpiochip_remove(&rt5677->gpio_chip);
  2881. }
  2882. #else
  2883. static void rt5677_init_gpio(struct i2c_client *i2c)
  2884. {
  2885. }
  2886. static void rt5677_free_gpio(struct i2c_client *i2c)
  2887. {
  2888. }
  2889. #endif
  2890. static int rt5677_probe(struct snd_soc_codec *codec)
  2891. {
  2892. struct rt5677_priv *rt5677 = snd_soc_codec_get_drvdata(codec);
  2893. rt5677->codec = codec;
  2894. if (rt5677->pdata.dmic2_clk_pin == RT5677_DMIC_CLK2) {
  2895. snd_soc_dapm_add_routes(&codec->dapm,
  2896. rt5677_dmic2_clk_2,
  2897. ARRAY_SIZE(rt5677_dmic2_clk_2));
  2898. } else { /*use dmic1 clock by default*/
  2899. snd_soc_dapm_add_routes(&codec->dapm,
  2900. rt5677_dmic2_clk_1,
  2901. ARRAY_SIZE(rt5677_dmic2_clk_1));
  2902. }
  2903. rt5677_set_bias_level(codec, SND_SOC_BIAS_OFF);
  2904. regmap_write(rt5677->regmap, RT5677_DIG_MISC, 0x0020);
  2905. regmap_write(rt5677->regmap, RT5677_PWR_DSP2, 0x0c00);
  2906. return 0;
  2907. }
  2908. static int rt5677_remove(struct snd_soc_codec *codec)
  2909. {
  2910. struct rt5677_priv *rt5677 = snd_soc_codec_get_drvdata(codec);
  2911. regmap_write(rt5677->regmap, RT5677_RESET, 0x10ec);
  2912. if (gpio_is_valid(rt5677->pow_ldo2))
  2913. gpio_set_value_cansleep(rt5677->pow_ldo2, 0);
  2914. return 0;
  2915. }
  2916. #ifdef CONFIG_PM
  2917. static int rt5677_suspend(struct snd_soc_codec *codec)
  2918. {
  2919. struct rt5677_priv *rt5677 = snd_soc_codec_get_drvdata(codec);
  2920. regcache_cache_only(rt5677->regmap, true);
  2921. regcache_mark_dirty(rt5677->regmap);
  2922. if (gpio_is_valid(rt5677->pow_ldo2))
  2923. gpio_set_value_cansleep(rt5677->pow_ldo2, 0);
  2924. return 0;
  2925. }
  2926. static int rt5677_resume(struct snd_soc_codec *codec)
  2927. {
  2928. struct rt5677_priv *rt5677 = snd_soc_codec_get_drvdata(codec);
  2929. if (gpio_is_valid(rt5677->pow_ldo2)) {
  2930. gpio_set_value_cansleep(rt5677->pow_ldo2, 1);
  2931. msleep(10);
  2932. }
  2933. regcache_cache_only(rt5677->regmap, false);
  2934. regcache_sync(rt5677->regmap);
  2935. return 0;
  2936. }
  2937. #else
  2938. #define rt5677_suspend NULL
  2939. #define rt5677_resume NULL
  2940. #endif
  2941. #define RT5677_STEREO_RATES SNDRV_PCM_RATE_8000_96000
  2942. #define RT5677_FORMATS (SNDRV_PCM_FMTBIT_S16_LE | SNDRV_PCM_FMTBIT_S20_3LE | \
  2943. SNDRV_PCM_FMTBIT_S24_LE | SNDRV_PCM_FMTBIT_S8)
  2944. static struct snd_soc_dai_ops rt5677_aif_dai_ops = {
  2945. .hw_params = rt5677_hw_params,
  2946. .set_fmt = rt5677_set_dai_fmt,
  2947. .set_sysclk = rt5677_set_dai_sysclk,
  2948. .set_pll = rt5677_set_dai_pll,
  2949. .set_tdm_slot = rt5677_set_tdm_slot,
  2950. };
  2951. static struct snd_soc_dai_driver rt5677_dai[] = {
  2952. {
  2953. .name = "rt5677-aif1",
  2954. .id = RT5677_AIF1,
  2955. .playback = {
  2956. .stream_name = "AIF1 Playback",
  2957. .channels_min = 1,
  2958. .channels_max = 2,
  2959. .rates = RT5677_STEREO_RATES,
  2960. .formats = RT5677_FORMATS,
  2961. },
  2962. .capture = {
  2963. .stream_name = "AIF1 Capture",
  2964. .channels_min = 1,
  2965. .channels_max = 2,
  2966. .rates = RT5677_STEREO_RATES,
  2967. .formats = RT5677_FORMATS,
  2968. },
  2969. .ops = &rt5677_aif_dai_ops,
  2970. },
  2971. {
  2972. .name = "rt5677-aif2",
  2973. .id = RT5677_AIF2,
  2974. .playback = {
  2975. .stream_name = "AIF2 Playback",
  2976. .channels_min = 1,
  2977. .channels_max = 2,
  2978. .rates = RT5677_STEREO_RATES,
  2979. .formats = RT5677_FORMATS,
  2980. },
  2981. .capture = {
  2982. .stream_name = "AIF2 Capture",
  2983. .channels_min = 1,
  2984. .channels_max = 2,
  2985. .rates = RT5677_STEREO_RATES,
  2986. .formats = RT5677_FORMATS,
  2987. },
  2988. .ops = &rt5677_aif_dai_ops,
  2989. },
  2990. {
  2991. .name = "rt5677-aif3",
  2992. .id = RT5677_AIF3,
  2993. .playback = {
  2994. .stream_name = "AIF3 Playback",
  2995. .channels_min = 1,
  2996. .channels_max = 2,
  2997. .rates = RT5677_STEREO_RATES,
  2998. .formats = RT5677_FORMATS,
  2999. },
  3000. .capture = {
  3001. .stream_name = "AIF3 Capture",
  3002. .channels_min = 1,
  3003. .channels_max = 2,
  3004. .rates = RT5677_STEREO_RATES,
  3005. .formats = RT5677_FORMATS,
  3006. },
  3007. .ops = &rt5677_aif_dai_ops,
  3008. },
  3009. {
  3010. .name = "rt5677-aif4",
  3011. .id = RT5677_AIF4,
  3012. .playback = {
  3013. .stream_name = "AIF4 Playback",
  3014. .channels_min = 1,
  3015. .channels_max = 2,
  3016. .rates = RT5677_STEREO_RATES,
  3017. .formats = RT5677_FORMATS,
  3018. },
  3019. .capture = {
  3020. .stream_name = "AIF4 Capture",
  3021. .channels_min = 1,
  3022. .channels_max = 2,
  3023. .rates = RT5677_STEREO_RATES,
  3024. .formats = RT5677_FORMATS,
  3025. },
  3026. .ops = &rt5677_aif_dai_ops,
  3027. },
  3028. {
  3029. .name = "rt5677-slimbus",
  3030. .id = RT5677_AIF5,
  3031. .playback = {
  3032. .stream_name = "SLIMBus Playback",
  3033. .channels_min = 1,
  3034. .channels_max = 2,
  3035. .rates = RT5677_STEREO_RATES,
  3036. .formats = RT5677_FORMATS,
  3037. },
  3038. .capture = {
  3039. .stream_name = "SLIMBus Capture",
  3040. .channels_min = 1,
  3041. .channels_max = 2,
  3042. .rates = RT5677_STEREO_RATES,
  3043. .formats = RT5677_FORMATS,
  3044. },
  3045. .ops = &rt5677_aif_dai_ops,
  3046. },
  3047. };
  3048. static struct snd_soc_codec_driver soc_codec_dev_rt5677 = {
  3049. .probe = rt5677_probe,
  3050. .remove = rt5677_remove,
  3051. .suspend = rt5677_suspend,
  3052. .resume = rt5677_resume,
  3053. .set_bias_level = rt5677_set_bias_level,
  3054. .idle_bias_off = true,
  3055. .controls = rt5677_snd_controls,
  3056. .num_controls = ARRAY_SIZE(rt5677_snd_controls),
  3057. .dapm_widgets = rt5677_dapm_widgets,
  3058. .num_dapm_widgets = ARRAY_SIZE(rt5677_dapm_widgets),
  3059. .dapm_routes = rt5677_dapm_routes,
  3060. .num_dapm_routes = ARRAY_SIZE(rt5677_dapm_routes),
  3061. };
  3062. static const struct regmap_config rt5677_regmap = {
  3063. .reg_bits = 8,
  3064. .val_bits = 16,
  3065. .max_register = RT5677_VENDOR_ID2 + 1 + (ARRAY_SIZE(rt5677_ranges) *
  3066. RT5677_PR_SPACING),
  3067. .volatile_reg = rt5677_volatile_register,
  3068. .readable_reg = rt5677_readable_register,
  3069. .cache_type = REGCACHE_RBTREE,
  3070. .reg_defaults = rt5677_reg,
  3071. .num_reg_defaults = ARRAY_SIZE(rt5677_reg),
  3072. .ranges = rt5677_ranges,
  3073. .num_ranges = ARRAY_SIZE(rt5677_ranges),
  3074. };
  3075. static const struct i2c_device_id rt5677_i2c_id[] = {
  3076. { "rt5677", 0 },
  3077. { }
  3078. };
  3079. MODULE_DEVICE_TABLE(i2c, rt5677_i2c_id);
  3080. static int rt5677_parse_dt(struct rt5677_priv *rt5677, struct device_node *np)
  3081. {
  3082. rt5677->pdata.in1_diff = of_property_read_bool(np,
  3083. "realtek,in1-differential");
  3084. rt5677->pdata.in2_diff = of_property_read_bool(np,
  3085. "realtek,in2-differential");
  3086. rt5677->pdata.lout1_diff = of_property_read_bool(np,
  3087. "realtek,lout1-differential");
  3088. rt5677->pdata.lout2_diff = of_property_read_bool(np,
  3089. "realtek,lout2-differential");
  3090. rt5677->pdata.lout3_diff = of_property_read_bool(np,
  3091. "realtek,lout3-differential");
  3092. rt5677->pow_ldo2 = of_get_named_gpio(np,
  3093. "realtek,pow-ldo2-gpio", 0);
  3094. /*
  3095. * POW_LDO2 is optional (it may be statically tied on the board).
  3096. * -ENOENT means that the property doesn't exist, i.e. there is no
  3097. * GPIO, so is not an error. Any other error code means the property
  3098. * exists, but could not be parsed.
  3099. */
  3100. if (!gpio_is_valid(rt5677->pow_ldo2) &&
  3101. (rt5677->pow_ldo2 != -ENOENT))
  3102. return rt5677->pow_ldo2;
  3103. return 0;
  3104. }
  3105. static int rt5677_i2c_probe(struct i2c_client *i2c,
  3106. const struct i2c_device_id *id)
  3107. {
  3108. struct rt5677_platform_data *pdata = dev_get_platdata(&i2c->dev);
  3109. struct rt5677_priv *rt5677;
  3110. int ret;
  3111. unsigned int val;
  3112. rt5677 = devm_kzalloc(&i2c->dev, sizeof(struct rt5677_priv),
  3113. GFP_KERNEL);
  3114. if (rt5677 == NULL)
  3115. return -ENOMEM;
  3116. i2c_set_clientdata(i2c, rt5677);
  3117. if (pdata)
  3118. rt5677->pdata = *pdata;
  3119. if (i2c->dev.of_node) {
  3120. ret = rt5677_parse_dt(rt5677, i2c->dev.of_node);
  3121. if (ret) {
  3122. dev_err(&i2c->dev, "Failed to parse device tree: %d\n",
  3123. ret);
  3124. return ret;
  3125. }
  3126. } else {
  3127. rt5677->pow_ldo2 = -EINVAL;
  3128. }
  3129. if (gpio_is_valid(rt5677->pow_ldo2)) {
  3130. ret = devm_gpio_request_one(&i2c->dev, rt5677->pow_ldo2,
  3131. GPIOF_OUT_INIT_HIGH,
  3132. "RT5677 POW_LDO2");
  3133. if (ret < 0) {
  3134. dev_err(&i2c->dev, "Failed to request POW_LDO2 %d: %d\n",
  3135. rt5677->pow_ldo2, ret);
  3136. return ret;
  3137. }
  3138. /* Wait a while until I2C bus becomes available. The datasheet
  3139. * does not specify the exact we should wait but startup
  3140. * sequence mentiones at least a few milliseconds.
  3141. */
  3142. msleep(10);
  3143. }
  3144. rt5677->regmap = devm_regmap_init_i2c(i2c, &rt5677_regmap);
  3145. if (IS_ERR(rt5677->regmap)) {
  3146. ret = PTR_ERR(rt5677->regmap);
  3147. dev_err(&i2c->dev, "Failed to allocate register map: %d\n",
  3148. ret);
  3149. return ret;
  3150. }
  3151. regmap_read(rt5677->regmap, RT5677_VENDOR_ID2, &val);
  3152. if (val != RT5677_DEVICE_ID) {
  3153. dev_err(&i2c->dev,
  3154. "Device with ID register %x is not rt5677\n", val);
  3155. return -ENODEV;
  3156. }
  3157. regmap_write(rt5677->regmap, RT5677_RESET, 0x10ec);
  3158. ret = regmap_register_patch(rt5677->regmap, init_list,
  3159. ARRAY_SIZE(init_list));
  3160. if (ret != 0)
  3161. dev_warn(&i2c->dev, "Failed to apply regmap patch: %d\n", ret);
  3162. if (rt5677->pdata.in1_diff)
  3163. regmap_update_bits(rt5677->regmap, RT5677_IN1,
  3164. RT5677_IN_DF1, RT5677_IN_DF1);
  3165. if (rt5677->pdata.in2_diff)
  3166. regmap_update_bits(rt5677->regmap, RT5677_IN1,
  3167. RT5677_IN_DF2, RT5677_IN_DF2);
  3168. if (rt5677->pdata.lout1_diff)
  3169. regmap_update_bits(rt5677->regmap, RT5677_LOUT1,
  3170. RT5677_LOUT1_L_DF, RT5677_LOUT1_L_DF);
  3171. if (rt5677->pdata.lout2_diff)
  3172. regmap_update_bits(rt5677->regmap, RT5677_LOUT1,
  3173. RT5677_LOUT2_L_DF, RT5677_LOUT2_L_DF);
  3174. if (rt5677->pdata.lout3_diff)
  3175. regmap_update_bits(rt5677->regmap, RT5677_LOUT1,
  3176. RT5677_LOUT3_L_DF, RT5677_LOUT3_L_DF);
  3177. if (rt5677->pdata.dmic2_clk_pin == RT5677_DMIC_CLK2) {
  3178. regmap_update_bits(rt5677->regmap, RT5677_GEN_CTRL2,
  3179. RT5677_GPIO5_FUNC_MASK,
  3180. RT5677_GPIO5_FUNC_DMIC);
  3181. regmap_update_bits(rt5677->regmap, RT5677_GPIO_CTRL2,
  3182. RT5677_GPIO5_DIR_MASK,
  3183. RT5677_GPIO5_DIR_OUT);
  3184. }
  3185. rt5677_init_gpio(i2c);
  3186. return snd_soc_register_codec(&i2c->dev, &soc_codec_dev_rt5677,
  3187. rt5677_dai, ARRAY_SIZE(rt5677_dai));
  3188. }
  3189. static int rt5677_i2c_remove(struct i2c_client *i2c)
  3190. {
  3191. snd_soc_unregister_codec(&i2c->dev);
  3192. rt5677_free_gpio(i2c);
  3193. return 0;
  3194. }
  3195. static struct i2c_driver rt5677_i2c_driver = {
  3196. .driver = {
  3197. .name = "rt5677",
  3198. .owner = THIS_MODULE,
  3199. },
  3200. .probe = rt5677_i2c_probe,
  3201. .remove = rt5677_i2c_remove,
  3202. .id_table = rt5677_i2c_id,
  3203. };
  3204. module_i2c_driver(rt5677_i2c_driver);
  3205. MODULE_DESCRIPTION("ASoC RT5677 driver");
  3206. MODULE_AUTHOR("Oder Chiou <oder_chiou@realtek.com>");
  3207. MODULE_LICENSE("GPL v2");