ssm4567.c 9.0 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343
  1. /*
  2. * SSM4567 amplifier audio driver
  3. *
  4. * Copyright 2014 Google Chromium project.
  5. * Author: Anatol Pomozov <anatol@chromium.org>
  6. *
  7. * Based on code copyright/by:
  8. * Copyright 2013 Analog Devices Inc.
  9. *
  10. * Licensed under the GPL-2.
  11. */
  12. #include <linux/module.h>
  13. #include <linux/init.h>
  14. #include <linux/i2c.h>
  15. #include <linux/regmap.h>
  16. #include <linux/slab.h>
  17. #include <sound/core.h>
  18. #include <sound/pcm.h>
  19. #include <sound/pcm_params.h>
  20. #include <sound/soc.h>
  21. #include <sound/initval.h>
  22. #include <sound/tlv.h>
  23. #define SSM4567_REG_POWER_CTRL 0x00
  24. #define SSM4567_REG_AMP_SNS_CTRL 0x01
  25. #define SSM4567_REG_DAC_CTRL 0x02
  26. #define SSM4567_REG_DAC_VOLUME 0x03
  27. #define SSM4567_REG_SAI_CTRL_1 0x04
  28. #define SSM4567_REG_SAI_CTRL_2 0x05
  29. #define SSM4567_REG_SAI_PLACEMENT_1 0x06
  30. #define SSM4567_REG_SAI_PLACEMENT_2 0x07
  31. #define SSM4567_REG_SAI_PLACEMENT_3 0x08
  32. #define SSM4567_REG_SAI_PLACEMENT_4 0x09
  33. #define SSM4567_REG_SAI_PLACEMENT_5 0x0a
  34. #define SSM4567_REG_SAI_PLACEMENT_6 0x0b
  35. #define SSM4567_REG_BATTERY_V_OUT 0x0c
  36. #define SSM4567_REG_LIMITER_CTRL_1 0x0d
  37. #define SSM4567_REG_LIMITER_CTRL_2 0x0e
  38. #define SSM4567_REG_LIMITER_CTRL_3 0x0f
  39. #define SSM4567_REG_STATUS_1 0x10
  40. #define SSM4567_REG_STATUS_2 0x11
  41. #define SSM4567_REG_FAULT_CTRL 0x12
  42. #define SSM4567_REG_PDM_CTRL 0x13
  43. #define SSM4567_REG_MCLK_RATIO 0x14
  44. #define SSM4567_REG_BOOST_CTRL_1 0x15
  45. #define SSM4567_REG_BOOST_CTRL_2 0x16
  46. #define SSM4567_REG_SOFT_RESET 0xff
  47. /* POWER_CTRL */
  48. #define SSM4567_POWER_APWDN_EN BIT(7)
  49. #define SSM4567_POWER_BSNS_PWDN BIT(6)
  50. #define SSM4567_POWER_VSNS_PWDN BIT(5)
  51. #define SSM4567_POWER_ISNS_PWDN BIT(4)
  52. #define SSM4567_POWER_BOOST_PWDN BIT(3)
  53. #define SSM4567_POWER_AMP_PWDN BIT(2)
  54. #define SSM4567_POWER_VBAT_ONLY BIT(1)
  55. #define SSM4567_POWER_SPWDN BIT(0)
  56. /* DAC_CTRL */
  57. #define SSM4567_DAC_HV BIT(7)
  58. #define SSM4567_DAC_MUTE BIT(6)
  59. #define SSM4567_DAC_HPF BIT(5)
  60. #define SSM4567_DAC_LPM BIT(4)
  61. #define SSM4567_DAC_FS_MASK 0x7
  62. #define SSM4567_DAC_FS_8000_12000 0x0
  63. #define SSM4567_DAC_FS_16000_24000 0x1
  64. #define SSM4567_DAC_FS_32000_48000 0x2
  65. #define SSM4567_DAC_FS_64000_96000 0x3
  66. #define SSM4567_DAC_FS_128000_192000 0x4
  67. struct ssm4567 {
  68. struct regmap *regmap;
  69. };
  70. static const struct reg_default ssm4567_reg_defaults[] = {
  71. { SSM4567_REG_POWER_CTRL, 0x81 },
  72. { SSM4567_REG_AMP_SNS_CTRL, 0x09 },
  73. { SSM4567_REG_DAC_CTRL, 0x32 },
  74. { SSM4567_REG_DAC_VOLUME, 0x40 },
  75. { SSM4567_REG_SAI_CTRL_1, 0x00 },
  76. { SSM4567_REG_SAI_CTRL_2, 0x08 },
  77. { SSM4567_REG_SAI_PLACEMENT_1, 0x01 },
  78. { SSM4567_REG_SAI_PLACEMENT_2, 0x20 },
  79. { SSM4567_REG_SAI_PLACEMENT_3, 0x32 },
  80. { SSM4567_REG_SAI_PLACEMENT_4, 0x07 },
  81. { SSM4567_REG_SAI_PLACEMENT_5, 0x07 },
  82. { SSM4567_REG_SAI_PLACEMENT_6, 0x07 },
  83. { SSM4567_REG_BATTERY_V_OUT, 0x00 },
  84. { SSM4567_REG_LIMITER_CTRL_1, 0xa4 },
  85. { SSM4567_REG_LIMITER_CTRL_2, 0x73 },
  86. { SSM4567_REG_LIMITER_CTRL_3, 0x00 },
  87. { SSM4567_REG_STATUS_1, 0x00 },
  88. { SSM4567_REG_STATUS_2, 0x00 },
  89. { SSM4567_REG_FAULT_CTRL, 0x30 },
  90. { SSM4567_REG_PDM_CTRL, 0x40 },
  91. { SSM4567_REG_MCLK_RATIO, 0x11 },
  92. { SSM4567_REG_BOOST_CTRL_1, 0x03 },
  93. { SSM4567_REG_BOOST_CTRL_2, 0x00 },
  94. { SSM4567_REG_SOFT_RESET, 0x00 },
  95. };
  96. static bool ssm4567_readable_reg(struct device *dev, unsigned int reg)
  97. {
  98. switch (reg) {
  99. case SSM4567_REG_POWER_CTRL ... SSM4567_REG_BOOST_CTRL_2:
  100. return true;
  101. default:
  102. return false;
  103. }
  104. }
  105. static bool ssm4567_writeable_reg(struct device *dev, unsigned int reg)
  106. {
  107. switch (reg) {
  108. case SSM4567_REG_POWER_CTRL ... SSM4567_REG_SAI_PLACEMENT_6:
  109. case SSM4567_REG_LIMITER_CTRL_1 ... SSM4567_REG_LIMITER_CTRL_3:
  110. case SSM4567_REG_FAULT_CTRL ... SSM4567_REG_BOOST_CTRL_2:
  111. /* The datasheet states that soft reset register is read-only,
  112. * but logically it is write-only. */
  113. case SSM4567_REG_SOFT_RESET:
  114. return true;
  115. default:
  116. return false;
  117. }
  118. }
  119. static bool ssm4567_volatile_reg(struct device *dev, unsigned int reg)
  120. {
  121. switch (reg) {
  122. case SSM4567_REG_BATTERY_V_OUT:
  123. case SSM4567_REG_STATUS_1 ... SSM4567_REG_STATUS_2:
  124. case SSM4567_REG_SOFT_RESET:
  125. return true;
  126. default:
  127. return false;
  128. }
  129. }
  130. static const DECLARE_TLV_DB_MINMAX_MUTE(ssm4567_vol_tlv, -7125, 2400);
  131. static const struct snd_kcontrol_new ssm4567_snd_controls[] = {
  132. SOC_SINGLE_TLV("Master Playback Volume", SSM4567_REG_DAC_VOLUME, 0,
  133. 0xff, 1, ssm4567_vol_tlv),
  134. SOC_SINGLE("DAC Low Power Mode Switch", SSM4567_REG_DAC_CTRL, 4, 1, 0),
  135. };
  136. static const struct snd_soc_dapm_widget ssm4567_dapm_widgets[] = {
  137. SND_SOC_DAPM_DAC("DAC", "HiFi Playback", SSM4567_REG_POWER_CTRL, 2, 1),
  138. SND_SOC_DAPM_OUTPUT("OUT"),
  139. };
  140. static const struct snd_soc_dapm_route ssm4567_routes[] = {
  141. { "OUT", NULL, "DAC" },
  142. };
  143. static int ssm4567_hw_params(struct snd_pcm_substream *substream,
  144. struct snd_pcm_hw_params *params, struct snd_soc_dai *dai)
  145. {
  146. struct snd_soc_codec *codec = dai->codec;
  147. struct ssm4567 *ssm4567 = snd_soc_codec_get_drvdata(codec);
  148. unsigned int rate = params_rate(params);
  149. unsigned int dacfs;
  150. if (rate >= 8000 && rate <= 12000)
  151. dacfs = SSM4567_DAC_FS_8000_12000;
  152. else if (rate >= 16000 && rate <= 24000)
  153. dacfs = SSM4567_DAC_FS_16000_24000;
  154. else if (rate >= 32000 && rate <= 48000)
  155. dacfs = SSM4567_DAC_FS_32000_48000;
  156. else if (rate >= 64000 && rate <= 96000)
  157. dacfs = SSM4567_DAC_FS_64000_96000;
  158. else if (rate >= 128000 && rate <= 192000)
  159. dacfs = SSM4567_DAC_FS_128000_192000;
  160. else
  161. return -EINVAL;
  162. return regmap_update_bits(ssm4567->regmap, SSM4567_REG_DAC_CTRL,
  163. SSM4567_DAC_FS_MASK, dacfs);
  164. }
  165. static int ssm4567_mute(struct snd_soc_dai *dai, int mute)
  166. {
  167. struct ssm4567 *ssm4567 = snd_soc_codec_get_drvdata(dai->codec);
  168. unsigned int val;
  169. val = mute ? SSM4567_DAC_MUTE : 0;
  170. return regmap_update_bits(ssm4567->regmap, SSM4567_REG_DAC_CTRL,
  171. SSM4567_DAC_MUTE, val);
  172. }
  173. static int ssm4567_set_power(struct ssm4567 *ssm4567, bool enable)
  174. {
  175. int ret = 0;
  176. if (!enable) {
  177. ret = regmap_update_bits(ssm4567->regmap,
  178. SSM4567_REG_POWER_CTRL,
  179. SSM4567_POWER_SPWDN, SSM4567_POWER_SPWDN);
  180. regcache_mark_dirty(ssm4567->regmap);
  181. }
  182. regcache_cache_only(ssm4567->regmap, !enable);
  183. if (enable) {
  184. ret = regmap_update_bits(ssm4567->regmap,
  185. SSM4567_REG_POWER_CTRL,
  186. SSM4567_POWER_SPWDN, 0x00);
  187. regcache_sync(ssm4567->regmap);
  188. }
  189. return ret;
  190. }
  191. static int ssm4567_set_bias_level(struct snd_soc_codec *codec,
  192. enum snd_soc_bias_level level)
  193. {
  194. struct ssm4567 *ssm4567 = snd_soc_codec_get_drvdata(codec);
  195. int ret = 0;
  196. switch (level) {
  197. case SND_SOC_BIAS_ON:
  198. break;
  199. case SND_SOC_BIAS_PREPARE:
  200. break;
  201. case SND_SOC_BIAS_STANDBY:
  202. if (codec->dapm.bias_level == SND_SOC_BIAS_OFF)
  203. ret = ssm4567_set_power(ssm4567, true);
  204. break;
  205. case SND_SOC_BIAS_OFF:
  206. ret = ssm4567_set_power(ssm4567, false);
  207. break;
  208. }
  209. if (ret)
  210. return ret;
  211. codec->dapm.bias_level = level;
  212. return 0;
  213. }
  214. static const struct snd_soc_dai_ops ssm4567_dai_ops = {
  215. .hw_params = ssm4567_hw_params,
  216. .digital_mute = ssm4567_mute,
  217. };
  218. static struct snd_soc_dai_driver ssm4567_dai = {
  219. .name = "ssm4567-hifi",
  220. .playback = {
  221. .stream_name = "Playback",
  222. .channels_min = 1,
  223. .channels_max = 1,
  224. .rates = SNDRV_PCM_RATE_8000_192000,
  225. .formats = SNDRV_PCM_FMTBIT_S16_LE | SNDRV_PCM_FMTBIT_S24_LE |
  226. SNDRV_PCM_FMTBIT_S32,
  227. },
  228. .ops = &ssm4567_dai_ops,
  229. };
  230. static struct snd_soc_codec_driver ssm4567_codec_driver = {
  231. .set_bias_level = ssm4567_set_bias_level,
  232. .idle_bias_off = true,
  233. .controls = ssm4567_snd_controls,
  234. .num_controls = ARRAY_SIZE(ssm4567_snd_controls),
  235. .dapm_widgets = ssm4567_dapm_widgets,
  236. .num_dapm_widgets = ARRAY_SIZE(ssm4567_dapm_widgets),
  237. .dapm_routes = ssm4567_routes,
  238. .num_dapm_routes = ARRAY_SIZE(ssm4567_routes),
  239. };
  240. static const struct regmap_config ssm4567_regmap_config = {
  241. .val_bits = 8,
  242. .reg_bits = 8,
  243. .max_register = SSM4567_REG_SOFT_RESET,
  244. .readable_reg = ssm4567_readable_reg,
  245. .writeable_reg = ssm4567_writeable_reg,
  246. .volatile_reg = ssm4567_volatile_reg,
  247. .cache_type = REGCACHE_RBTREE,
  248. .reg_defaults = ssm4567_reg_defaults,
  249. .num_reg_defaults = ARRAY_SIZE(ssm4567_reg_defaults),
  250. };
  251. static int ssm4567_i2c_probe(struct i2c_client *i2c,
  252. const struct i2c_device_id *id)
  253. {
  254. struct ssm4567 *ssm4567;
  255. int ret;
  256. ssm4567 = devm_kzalloc(&i2c->dev, sizeof(*ssm4567), GFP_KERNEL);
  257. if (ssm4567 == NULL)
  258. return -ENOMEM;
  259. i2c_set_clientdata(i2c, ssm4567);
  260. ssm4567->regmap = devm_regmap_init_i2c(i2c, &ssm4567_regmap_config);
  261. if (IS_ERR(ssm4567->regmap))
  262. return PTR_ERR(ssm4567->regmap);
  263. ret = regmap_write(ssm4567->regmap, SSM4567_REG_SOFT_RESET, 0x00);
  264. if (ret)
  265. return ret;
  266. ret = ssm4567_set_power(ssm4567, false);
  267. if (ret)
  268. return ret;
  269. return snd_soc_register_codec(&i2c->dev, &ssm4567_codec_driver,
  270. &ssm4567_dai, 1);
  271. }
  272. static int ssm4567_i2c_remove(struct i2c_client *client)
  273. {
  274. snd_soc_unregister_codec(&client->dev);
  275. return 0;
  276. }
  277. static const struct i2c_device_id ssm4567_i2c_ids[] = {
  278. { "ssm4567", 0 },
  279. { }
  280. };
  281. MODULE_DEVICE_TABLE(i2c, ssm4567_i2c_ids);
  282. static struct i2c_driver ssm4567_driver = {
  283. .driver = {
  284. .name = "ssm4567",
  285. .owner = THIS_MODULE,
  286. },
  287. .probe = ssm4567_i2c_probe,
  288. .remove = ssm4567_i2c_remove,
  289. .id_table = ssm4567_i2c_ids,
  290. };
  291. module_i2c_driver(ssm4567_driver);
  292. MODULE_DESCRIPTION("ASoC SSM4567 driver");
  293. MODULE_AUTHOR("Anatol Pomozov <anatol@chromium.org>");
  294. MODULE_LICENSE("GPL");