wm8400.c 41 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411
  1. /*
  2. * wm8400.c -- WM8400 ALSA Soc Audio driver
  3. *
  4. * Copyright 2008-11 Wolfson Microelectronics PLC.
  5. * Author: Mark Brown <broonie@opensource.wolfsonmicro.com>
  6. *
  7. * This program is free software; you can redistribute it and/or modify it
  8. * under the terms of the GNU General Public License as published by the
  9. * Free Software Foundation; either version 2 of the License, or (at your
  10. * option) any later version.
  11. *
  12. */
  13. #include <linux/module.h>
  14. #include <linux/moduleparam.h>
  15. #include <linux/kernel.h>
  16. #include <linux/slab.h>
  17. #include <linux/init.h>
  18. #include <linux/delay.h>
  19. #include <linux/pm.h>
  20. #include <linux/platform_device.h>
  21. #include <linux/regulator/consumer.h>
  22. #include <linux/mfd/wm8400-audio.h>
  23. #include <linux/mfd/wm8400-private.h>
  24. #include <linux/mfd/core.h>
  25. #include <sound/core.h>
  26. #include <sound/pcm.h>
  27. #include <sound/pcm_params.h>
  28. #include <sound/soc.h>
  29. #include <sound/initval.h>
  30. #include <sound/tlv.h>
  31. #include "wm8400.h"
  32. static struct regulator_bulk_data power[] = {
  33. {
  34. .supply = "I2S1VDD",
  35. },
  36. {
  37. .supply = "I2S2VDD",
  38. },
  39. {
  40. .supply = "DCVDD",
  41. },
  42. {
  43. .supply = "AVDD",
  44. },
  45. {
  46. .supply = "FLLVDD",
  47. },
  48. {
  49. .supply = "HPVDD",
  50. },
  51. {
  52. .supply = "SPKVDD",
  53. },
  54. };
  55. /* codec private data */
  56. struct wm8400_priv {
  57. struct snd_soc_codec *codec;
  58. struct wm8400 *wm8400;
  59. u16 fake_register;
  60. unsigned int sysclk;
  61. unsigned int pcmclk;
  62. struct work_struct work;
  63. int fll_in, fll_out;
  64. };
  65. static void wm8400_codec_reset(struct snd_soc_codec *codec)
  66. {
  67. struct wm8400_priv *wm8400 = snd_soc_codec_get_drvdata(codec);
  68. wm8400_reset_codec_reg_cache(wm8400->wm8400);
  69. }
  70. static const DECLARE_TLV_DB_SCALE(rec_mix_tlv, -1500, 600, 0);
  71. static const DECLARE_TLV_DB_SCALE(in_pga_tlv, -1650, 3000, 0);
  72. static const DECLARE_TLV_DB_SCALE(out_mix_tlv, -2100, 0, 0);
  73. static const DECLARE_TLV_DB_SCALE(out_pga_tlv, -7300, 600, 0);
  74. static const DECLARE_TLV_DB_SCALE(out_omix_tlv, -600, 0, 0);
  75. static const DECLARE_TLV_DB_SCALE(out_dac_tlv, -7163, 0, 0);
  76. static const DECLARE_TLV_DB_SCALE(in_adc_tlv, -7163, 1763, 0);
  77. static const DECLARE_TLV_DB_SCALE(out_sidetone_tlv, -3600, 0, 0);
  78. static int wm8400_outpga_put_volsw_vu(struct snd_kcontrol *kcontrol,
  79. struct snd_ctl_elem_value *ucontrol)
  80. {
  81. struct snd_soc_codec *codec = snd_soc_kcontrol_codec(kcontrol);
  82. struct soc_mixer_control *mc =
  83. (struct soc_mixer_control *)kcontrol->private_value;
  84. int reg = mc->reg;
  85. int ret;
  86. u16 val;
  87. ret = snd_soc_put_volsw(kcontrol, ucontrol);
  88. if (ret < 0)
  89. return ret;
  90. /* now hit the volume update bits (always bit 8) */
  91. val = snd_soc_read(codec, reg);
  92. return snd_soc_write(codec, reg, val | 0x0100);
  93. }
  94. #define WM8400_OUTPGA_SINGLE_R_TLV(xname, reg, shift, max, invert, tlv_array) \
  95. SOC_SINGLE_EXT_TLV(xname, reg, shift, max, invert, \
  96. snd_soc_get_volsw, wm8400_outpga_put_volsw_vu, tlv_array)
  97. static const char *wm8400_digital_sidetone[] =
  98. {"None", "Left ADC", "Right ADC", "Reserved"};
  99. static SOC_ENUM_SINGLE_DECL(wm8400_left_digital_sidetone_enum,
  100. WM8400_DIGITAL_SIDE_TONE,
  101. WM8400_ADC_TO_DACL_SHIFT,
  102. wm8400_digital_sidetone);
  103. static SOC_ENUM_SINGLE_DECL(wm8400_right_digital_sidetone_enum,
  104. WM8400_DIGITAL_SIDE_TONE,
  105. WM8400_ADC_TO_DACR_SHIFT,
  106. wm8400_digital_sidetone);
  107. static const char *wm8400_adcmode[] =
  108. {"Hi-fi mode", "Voice mode 1", "Voice mode 2", "Voice mode 3"};
  109. static SOC_ENUM_SINGLE_DECL(wm8400_right_adcmode_enum,
  110. WM8400_ADC_CTRL,
  111. WM8400_ADC_HPF_CUT_SHIFT,
  112. wm8400_adcmode);
  113. static const struct snd_kcontrol_new wm8400_snd_controls[] = {
  114. /* INMIXL */
  115. SOC_SINGLE("LIN12 PGA Boost", WM8400_INPUT_MIXER3, WM8400_L12MNBST_SHIFT,
  116. 1, 0),
  117. SOC_SINGLE("LIN34 PGA Boost", WM8400_INPUT_MIXER3, WM8400_L34MNBST_SHIFT,
  118. 1, 0),
  119. /* INMIXR */
  120. SOC_SINGLE("RIN12 PGA Boost", WM8400_INPUT_MIXER3, WM8400_R12MNBST_SHIFT,
  121. 1, 0),
  122. SOC_SINGLE("RIN34 PGA Boost", WM8400_INPUT_MIXER3, WM8400_R34MNBST_SHIFT,
  123. 1, 0),
  124. /* LOMIX */
  125. SOC_SINGLE_TLV("LOMIX LIN3 Bypass Volume", WM8400_OUTPUT_MIXER3,
  126. WM8400_LLI3LOVOL_SHIFT, 7, 0, out_mix_tlv),
  127. SOC_SINGLE_TLV("LOMIX RIN12 PGA Bypass Volume", WM8400_OUTPUT_MIXER3,
  128. WM8400_LR12LOVOL_SHIFT, 7, 0, out_mix_tlv),
  129. SOC_SINGLE_TLV("LOMIX LIN12 PGA Bypass Volume", WM8400_OUTPUT_MIXER3,
  130. WM8400_LL12LOVOL_SHIFT, 7, 0, out_mix_tlv),
  131. SOC_SINGLE_TLV("LOMIX RIN3 Bypass Volume", WM8400_OUTPUT_MIXER5,
  132. WM8400_LRI3LOVOL_SHIFT, 7, 0, out_mix_tlv),
  133. SOC_SINGLE_TLV("LOMIX AINRMUX Bypass Volume", WM8400_OUTPUT_MIXER5,
  134. WM8400_LRBLOVOL_SHIFT, 7, 0, out_mix_tlv),
  135. SOC_SINGLE_TLV("LOMIX AINLMUX Bypass Volume", WM8400_OUTPUT_MIXER5,
  136. WM8400_LRBLOVOL_SHIFT, 7, 0, out_mix_tlv),
  137. /* ROMIX */
  138. SOC_SINGLE_TLV("ROMIX RIN3 Bypass Volume", WM8400_OUTPUT_MIXER4,
  139. WM8400_RRI3ROVOL_SHIFT, 7, 0, out_mix_tlv),
  140. SOC_SINGLE_TLV("ROMIX LIN12 PGA Bypass Volume", WM8400_OUTPUT_MIXER4,
  141. WM8400_RL12ROVOL_SHIFT, 7, 0, out_mix_tlv),
  142. SOC_SINGLE_TLV("ROMIX RIN12 PGA Bypass Volume", WM8400_OUTPUT_MIXER4,
  143. WM8400_RR12ROVOL_SHIFT, 7, 0, out_mix_tlv),
  144. SOC_SINGLE_TLV("ROMIX LIN3 Bypass Volume", WM8400_OUTPUT_MIXER6,
  145. WM8400_RLI3ROVOL_SHIFT, 7, 0, out_mix_tlv),
  146. SOC_SINGLE_TLV("ROMIX AINLMUX Bypass Volume", WM8400_OUTPUT_MIXER6,
  147. WM8400_RLBROVOL_SHIFT, 7, 0, out_mix_tlv),
  148. SOC_SINGLE_TLV("ROMIX AINRMUX Bypass Volume", WM8400_OUTPUT_MIXER6,
  149. WM8400_RRBROVOL_SHIFT, 7, 0, out_mix_tlv),
  150. /* LOUT */
  151. WM8400_OUTPGA_SINGLE_R_TLV("LOUT Volume", WM8400_LEFT_OUTPUT_VOLUME,
  152. WM8400_LOUTVOL_SHIFT, WM8400_LOUTVOL_MASK, 0, out_pga_tlv),
  153. SOC_SINGLE("LOUT ZC", WM8400_LEFT_OUTPUT_VOLUME, WM8400_LOZC_SHIFT, 1, 0),
  154. /* ROUT */
  155. WM8400_OUTPGA_SINGLE_R_TLV("ROUT Volume", WM8400_RIGHT_OUTPUT_VOLUME,
  156. WM8400_ROUTVOL_SHIFT, WM8400_ROUTVOL_MASK, 0, out_pga_tlv),
  157. SOC_SINGLE("ROUT ZC", WM8400_RIGHT_OUTPUT_VOLUME, WM8400_ROZC_SHIFT, 1, 0),
  158. /* LOPGA */
  159. WM8400_OUTPGA_SINGLE_R_TLV("LOPGA Volume", WM8400_LEFT_OPGA_VOLUME,
  160. WM8400_LOPGAVOL_SHIFT, WM8400_LOPGAVOL_MASK, 0, out_pga_tlv),
  161. SOC_SINGLE("LOPGA ZC Switch", WM8400_LEFT_OPGA_VOLUME,
  162. WM8400_LOPGAZC_SHIFT, 1, 0),
  163. /* ROPGA */
  164. WM8400_OUTPGA_SINGLE_R_TLV("ROPGA Volume", WM8400_RIGHT_OPGA_VOLUME,
  165. WM8400_ROPGAVOL_SHIFT, WM8400_ROPGAVOL_MASK, 0, out_pga_tlv),
  166. SOC_SINGLE("ROPGA ZC Switch", WM8400_RIGHT_OPGA_VOLUME,
  167. WM8400_ROPGAZC_SHIFT, 1, 0),
  168. SOC_SINGLE("LON Mute Switch", WM8400_LINE_OUTPUTS_VOLUME,
  169. WM8400_LONMUTE_SHIFT, 1, 0),
  170. SOC_SINGLE("LOP Mute Switch", WM8400_LINE_OUTPUTS_VOLUME,
  171. WM8400_LOPMUTE_SHIFT, 1, 0),
  172. SOC_SINGLE("LOP Attenuation Switch", WM8400_LINE_OUTPUTS_VOLUME,
  173. WM8400_LOATTN_SHIFT, 1, 0),
  174. SOC_SINGLE("RON Mute Switch", WM8400_LINE_OUTPUTS_VOLUME,
  175. WM8400_RONMUTE_SHIFT, 1, 0),
  176. SOC_SINGLE("ROP Mute Switch", WM8400_LINE_OUTPUTS_VOLUME,
  177. WM8400_ROPMUTE_SHIFT, 1, 0),
  178. SOC_SINGLE("ROP Attenuation Switch", WM8400_LINE_OUTPUTS_VOLUME,
  179. WM8400_ROATTN_SHIFT, 1, 0),
  180. SOC_SINGLE("OUT3 Mute Switch", WM8400_OUT3_4_VOLUME,
  181. WM8400_OUT3MUTE_SHIFT, 1, 0),
  182. SOC_SINGLE("OUT3 Attenuation Switch", WM8400_OUT3_4_VOLUME,
  183. WM8400_OUT3ATTN_SHIFT, 1, 0),
  184. SOC_SINGLE("OUT4 Mute Switch", WM8400_OUT3_4_VOLUME,
  185. WM8400_OUT4MUTE_SHIFT, 1, 0),
  186. SOC_SINGLE("OUT4 Attenuation Switch", WM8400_OUT3_4_VOLUME,
  187. WM8400_OUT4ATTN_SHIFT, 1, 0),
  188. SOC_SINGLE("Speaker Mode Switch", WM8400_CLASSD1,
  189. WM8400_CDMODE_SHIFT, 1, 0),
  190. SOC_SINGLE("Speaker Output Attenuation Volume", WM8400_SPEAKER_VOLUME,
  191. WM8400_SPKATTN_SHIFT, WM8400_SPKATTN_MASK, 0),
  192. SOC_SINGLE("Speaker DC Boost Volume", WM8400_CLASSD3,
  193. WM8400_DCGAIN_SHIFT, 6, 0),
  194. SOC_SINGLE("Speaker AC Boost Volume", WM8400_CLASSD3,
  195. WM8400_ACGAIN_SHIFT, 6, 0),
  196. WM8400_OUTPGA_SINGLE_R_TLV("Left DAC Digital Volume",
  197. WM8400_LEFT_DAC_DIGITAL_VOLUME, WM8400_DACL_VOL_SHIFT,
  198. 127, 0, out_dac_tlv),
  199. WM8400_OUTPGA_SINGLE_R_TLV("Right DAC Digital Volume",
  200. WM8400_RIGHT_DAC_DIGITAL_VOLUME, WM8400_DACR_VOL_SHIFT,
  201. 127, 0, out_dac_tlv),
  202. SOC_ENUM("Left Digital Sidetone", wm8400_left_digital_sidetone_enum),
  203. SOC_ENUM("Right Digital Sidetone", wm8400_right_digital_sidetone_enum),
  204. SOC_SINGLE_TLV("Left Digital Sidetone Volume", WM8400_DIGITAL_SIDE_TONE,
  205. WM8400_ADCL_DAC_SVOL_SHIFT, 15, 0, out_sidetone_tlv),
  206. SOC_SINGLE_TLV("Right Digital Sidetone Volume", WM8400_DIGITAL_SIDE_TONE,
  207. WM8400_ADCR_DAC_SVOL_SHIFT, 15, 0, out_sidetone_tlv),
  208. SOC_SINGLE("ADC Digital High Pass Filter Switch", WM8400_ADC_CTRL,
  209. WM8400_ADC_HPF_ENA_SHIFT, 1, 0),
  210. SOC_ENUM("ADC HPF Mode", wm8400_right_adcmode_enum),
  211. WM8400_OUTPGA_SINGLE_R_TLV("Left ADC Digital Volume",
  212. WM8400_LEFT_ADC_DIGITAL_VOLUME,
  213. WM8400_ADCL_VOL_SHIFT,
  214. WM8400_ADCL_VOL_MASK,
  215. 0,
  216. in_adc_tlv),
  217. WM8400_OUTPGA_SINGLE_R_TLV("Right ADC Digital Volume",
  218. WM8400_RIGHT_ADC_DIGITAL_VOLUME,
  219. WM8400_ADCR_VOL_SHIFT,
  220. WM8400_ADCR_VOL_MASK,
  221. 0,
  222. in_adc_tlv),
  223. WM8400_OUTPGA_SINGLE_R_TLV("LIN12 Volume",
  224. WM8400_LEFT_LINE_INPUT_1_2_VOLUME,
  225. WM8400_LIN12VOL_SHIFT,
  226. WM8400_LIN12VOL_MASK,
  227. 0,
  228. in_pga_tlv),
  229. SOC_SINGLE("LIN12 ZC Switch", WM8400_LEFT_LINE_INPUT_1_2_VOLUME,
  230. WM8400_LI12ZC_SHIFT, 1, 0),
  231. SOC_SINGLE("LIN12 Mute Switch", WM8400_LEFT_LINE_INPUT_1_2_VOLUME,
  232. WM8400_LI12MUTE_SHIFT, 1, 0),
  233. WM8400_OUTPGA_SINGLE_R_TLV("LIN34 Volume",
  234. WM8400_LEFT_LINE_INPUT_3_4_VOLUME,
  235. WM8400_LIN34VOL_SHIFT,
  236. WM8400_LIN34VOL_MASK,
  237. 0,
  238. in_pga_tlv),
  239. SOC_SINGLE("LIN34 ZC Switch", WM8400_LEFT_LINE_INPUT_3_4_VOLUME,
  240. WM8400_LI34ZC_SHIFT, 1, 0),
  241. SOC_SINGLE("LIN34 Mute Switch", WM8400_LEFT_LINE_INPUT_3_4_VOLUME,
  242. WM8400_LI34MUTE_SHIFT, 1, 0),
  243. WM8400_OUTPGA_SINGLE_R_TLV("RIN12 Volume",
  244. WM8400_RIGHT_LINE_INPUT_1_2_VOLUME,
  245. WM8400_RIN12VOL_SHIFT,
  246. WM8400_RIN12VOL_MASK,
  247. 0,
  248. in_pga_tlv),
  249. SOC_SINGLE("RIN12 ZC Switch", WM8400_RIGHT_LINE_INPUT_1_2_VOLUME,
  250. WM8400_RI12ZC_SHIFT, 1, 0),
  251. SOC_SINGLE("RIN12 Mute Switch", WM8400_RIGHT_LINE_INPUT_1_2_VOLUME,
  252. WM8400_RI12MUTE_SHIFT, 1, 0),
  253. WM8400_OUTPGA_SINGLE_R_TLV("RIN34 Volume",
  254. WM8400_RIGHT_LINE_INPUT_3_4_VOLUME,
  255. WM8400_RIN34VOL_SHIFT,
  256. WM8400_RIN34VOL_MASK,
  257. 0,
  258. in_pga_tlv),
  259. SOC_SINGLE("RIN34 ZC Switch", WM8400_RIGHT_LINE_INPUT_3_4_VOLUME,
  260. WM8400_RI34ZC_SHIFT, 1, 0),
  261. SOC_SINGLE("RIN34 Mute Switch", WM8400_RIGHT_LINE_INPUT_3_4_VOLUME,
  262. WM8400_RI34MUTE_SHIFT, 1, 0),
  263. };
  264. /*
  265. * _DAPM_ Controls
  266. */
  267. static int outmixer_event (struct snd_soc_dapm_widget *w,
  268. struct snd_kcontrol * kcontrol, int event)
  269. {
  270. struct soc_mixer_control *mc =
  271. (struct soc_mixer_control *)kcontrol->private_value;
  272. u32 reg_shift = mc->shift;
  273. int ret = 0;
  274. u16 reg;
  275. switch (reg_shift) {
  276. case WM8400_SPEAKER_MIXER | (WM8400_LDSPK << 8) :
  277. reg = snd_soc_read(w->codec, WM8400_OUTPUT_MIXER1);
  278. if (reg & WM8400_LDLO) {
  279. printk(KERN_WARNING
  280. "Cannot set as Output Mixer 1 LDLO Set\n");
  281. ret = -1;
  282. }
  283. break;
  284. case WM8400_SPEAKER_MIXER | (WM8400_RDSPK << 8):
  285. reg = snd_soc_read(w->codec, WM8400_OUTPUT_MIXER2);
  286. if (reg & WM8400_RDRO) {
  287. printk(KERN_WARNING
  288. "Cannot set as Output Mixer 2 RDRO Set\n");
  289. ret = -1;
  290. }
  291. break;
  292. case WM8400_OUTPUT_MIXER1 | (WM8400_LDLO << 8):
  293. reg = snd_soc_read(w->codec, WM8400_SPEAKER_MIXER);
  294. if (reg & WM8400_LDSPK) {
  295. printk(KERN_WARNING
  296. "Cannot set as Speaker Mixer LDSPK Set\n");
  297. ret = -1;
  298. }
  299. break;
  300. case WM8400_OUTPUT_MIXER2 | (WM8400_RDRO << 8):
  301. reg = snd_soc_read(w->codec, WM8400_SPEAKER_MIXER);
  302. if (reg & WM8400_RDSPK) {
  303. printk(KERN_WARNING
  304. "Cannot set as Speaker Mixer RDSPK Set\n");
  305. ret = -1;
  306. }
  307. break;
  308. }
  309. return ret;
  310. }
  311. /* INMIX dB values */
  312. static const unsigned int in_mix_tlv[] = {
  313. TLV_DB_RANGE_HEAD(1),
  314. 0,7, TLV_DB_SCALE_ITEM(-1200, 600, 0),
  315. };
  316. /* Left In PGA Connections */
  317. static const struct snd_kcontrol_new wm8400_dapm_lin12_pga_controls[] = {
  318. SOC_DAPM_SINGLE("LIN1 Switch", WM8400_INPUT_MIXER2, WM8400_LMN1_SHIFT, 1, 0),
  319. SOC_DAPM_SINGLE("LIN2 Switch", WM8400_INPUT_MIXER2, WM8400_LMP2_SHIFT, 1, 0),
  320. };
  321. static const struct snd_kcontrol_new wm8400_dapm_lin34_pga_controls[] = {
  322. SOC_DAPM_SINGLE("LIN3 Switch", WM8400_INPUT_MIXER2, WM8400_LMN3_SHIFT, 1, 0),
  323. SOC_DAPM_SINGLE("LIN4 Switch", WM8400_INPUT_MIXER2, WM8400_LMP4_SHIFT, 1, 0),
  324. };
  325. /* Right In PGA Connections */
  326. static const struct snd_kcontrol_new wm8400_dapm_rin12_pga_controls[] = {
  327. SOC_DAPM_SINGLE("RIN1 Switch", WM8400_INPUT_MIXER2, WM8400_RMN1_SHIFT, 1, 0),
  328. SOC_DAPM_SINGLE("RIN2 Switch", WM8400_INPUT_MIXER2, WM8400_RMP2_SHIFT, 1, 0),
  329. };
  330. static const struct snd_kcontrol_new wm8400_dapm_rin34_pga_controls[] = {
  331. SOC_DAPM_SINGLE("RIN3 Switch", WM8400_INPUT_MIXER2, WM8400_RMN3_SHIFT, 1, 0),
  332. SOC_DAPM_SINGLE("RIN4 Switch", WM8400_INPUT_MIXER2, WM8400_RMP4_SHIFT, 1, 0),
  333. };
  334. /* INMIXL */
  335. static const struct snd_kcontrol_new wm8400_dapm_inmixl_controls[] = {
  336. SOC_DAPM_SINGLE_TLV("Record Left Volume", WM8400_INPUT_MIXER3,
  337. WM8400_LDBVOL_SHIFT, WM8400_LDBVOL_MASK, 0, in_mix_tlv),
  338. SOC_DAPM_SINGLE_TLV("LIN2 Volume", WM8400_INPUT_MIXER5, WM8400_LI2BVOL_SHIFT,
  339. 7, 0, in_mix_tlv),
  340. SOC_DAPM_SINGLE("LINPGA12 Switch", WM8400_INPUT_MIXER3, WM8400_L12MNB_SHIFT,
  341. 1, 0),
  342. SOC_DAPM_SINGLE("LINPGA34 Switch", WM8400_INPUT_MIXER3, WM8400_L34MNB_SHIFT,
  343. 1, 0),
  344. };
  345. /* INMIXR */
  346. static const struct snd_kcontrol_new wm8400_dapm_inmixr_controls[] = {
  347. SOC_DAPM_SINGLE_TLV("Record Right Volume", WM8400_INPUT_MIXER4,
  348. WM8400_RDBVOL_SHIFT, WM8400_RDBVOL_MASK, 0, in_mix_tlv),
  349. SOC_DAPM_SINGLE_TLV("RIN2 Volume", WM8400_INPUT_MIXER6, WM8400_RI2BVOL_SHIFT,
  350. 7, 0, in_mix_tlv),
  351. SOC_DAPM_SINGLE("RINPGA12 Switch", WM8400_INPUT_MIXER3, WM8400_L12MNB_SHIFT,
  352. 1, 0),
  353. SOC_DAPM_SINGLE("RINPGA34 Switch", WM8400_INPUT_MIXER3, WM8400_L34MNB_SHIFT,
  354. 1, 0),
  355. };
  356. /* AINLMUX */
  357. static const char *wm8400_ainlmux[] =
  358. {"INMIXL Mix", "RXVOICE Mix", "DIFFINL Mix"};
  359. static SOC_ENUM_SINGLE_DECL(wm8400_ainlmux_enum,
  360. WM8400_INPUT_MIXER1,
  361. WM8400_AINLMODE_SHIFT,
  362. wm8400_ainlmux);
  363. static const struct snd_kcontrol_new wm8400_dapm_ainlmux_controls =
  364. SOC_DAPM_ENUM("Route", wm8400_ainlmux_enum);
  365. /* DIFFINL */
  366. /* AINRMUX */
  367. static const char *wm8400_ainrmux[] =
  368. {"INMIXR Mix", "RXVOICE Mix", "DIFFINR Mix"};
  369. static SOC_ENUM_SINGLE_DECL(wm8400_ainrmux_enum,
  370. WM8400_INPUT_MIXER1,
  371. WM8400_AINRMODE_SHIFT,
  372. wm8400_ainrmux);
  373. static const struct snd_kcontrol_new wm8400_dapm_ainrmux_controls =
  374. SOC_DAPM_ENUM("Route", wm8400_ainrmux_enum);
  375. /* RXVOICE */
  376. static const struct snd_kcontrol_new wm8400_dapm_rxvoice_controls[] = {
  377. SOC_DAPM_SINGLE_TLV("LIN4/RXN", WM8400_INPUT_MIXER5, WM8400_LR4BVOL_SHIFT,
  378. WM8400_LR4BVOL_MASK, 0, in_mix_tlv),
  379. SOC_DAPM_SINGLE_TLV("RIN4/RXP", WM8400_INPUT_MIXER6, WM8400_RL4BVOL_SHIFT,
  380. WM8400_RL4BVOL_MASK, 0, in_mix_tlv),
  381. };
  382. /* LOMIX */
  383. static const struct snd_kcontrol_new wm8400_dapm_lomix_controls[] = {
  384. SOC_DAPM_SINGLE("LOMIX Right ADC Bypass Switch", WM8400_OUTPUT_MIXER1,
  385. WM8400_LRBLO_SHIFT, 1, 0),
  386. SOC_DAPM_SINGLE("LOMIX Left ADC Bypass Switch", WM8400_OUTPUT_MIXER1,
  387. WM8400_LLBLO_SHIFT, 1, 0),
  388. SOC_DAPM_SINGLE("LOMIX RIN3 Bypass Switch", WM8400_OUTPUT_MIXER1,
  389. WM8400_LRI3LO_SHIFT, 1, 0),
  390. SOC_DAPM_SINGLE("LOMIX LIN3 Bypass Switch", WM8400_OUTPUT_MIXER1,
  391. WM8400_LLI3LO_SHIFT, 1, 0),
  392. SOC_DAPM_SINGLE("LOMIX RIN12 PGA Bypass Switch", WM8400_OUTPUT_MIXER1,
  393. WM8400_LR12LO_SHIFT, 1, 0),
  394. SOC_DAPM_SINGLE("LOMIX LIN12 PGA Bypass Switch", WM8400_OUTPUT_MIXER1,
  395. WM8400_LL12LO_SHIFT, 1, 0),
  396. SOC_DAPM_SINGLE("LOMIX Left DAC Switch", WM8400_OUTPUT_MIXER1,
  397. WM8400_LDLO_SHIFT, 1, 0),
  398. };
  399. /* ROMIX */
  400. static const struct snd_kcontrol_new wm8400_dapm_romix_controls[] = {
  401. SOC_DAPM_SINGLE("ROMIX Left ADC Bypass Switch", WM8400_OUTPUT_MIXER2,
  402. WM8400_RLBRO_SHIFT, 1, 0),
  403. SOC_DAPM_SINGLE("ROMIX Right ADC Bypass Switch", WM8400_OUTPUT_MIXER2,
  404. WM8400_RRBRO_SHIFT, 1, 0),
  405. SOC_DAPM_SINGLE("ROMIX LIN3 Bypass Switch", WM8400_OUTPUT_MIXER2,
  406. WM8400_RLI3RO_SHIFT, 1, 0),
  407. SOC_DAPM_SINGLE("ROMIX RIN3 Bypass Switch", WM8400_OUTPUT_MIXER2,
  408. WM8400_RRI3RO_SHIFT, 1, 0),
  409. SOC_DAPM_SINGLE("ROMIX LIN12 PGA Bypass Switch", WM8400_OUTPUT_MIXER2,
  410. WM8400_RL12RO_SHIFT, 1, 0),
  411. SOC_DAPM_SINGLE("ROMIX RIN12 PGA Bypass Switch", WM8400_OUTPUT_MIXER2,
  412. WM8400_RR12RO_SHIFT, 1, 0),
  413. SOC_DAPM_SINGLE("ROMIX Right DAC Switch", WM8400_OUTPUT_MIXER2,
  414. WM8400_RDRO_SHIFT, 1, 0),
  415. };
  416. /* LONMIX */
  417. static const struct snd_kcontrol_new wm8400_dapm_lonmix_controls[] = {
  418. SOC_DAPM_SINGLE("LONMIX Left Mixer PGA Switch", WM8400_LINE_MIXER1,
  419. WM8400_LLOPGALON_SHIFT, 1, 0),
  420. SOC_DAPM_SINGLE("LONMIX Right Mixer PGA Switch", WM8400_LINE_MIXER1,
  421. WM8400_LROPGALON_SHIFT, 1, 0),
  422. SOC_DAPM_SINGLE("LONMIX Inverted LOP Switch", WM8400_LINE_MIXER1,
  423. WM8400_LOPLON_SHIFT, 1, 0),
  424. };
  425. /* LOPMIX */
  426. static const struct snd_kcontrol_new wm8400_dapm_lopmix_controls[] = {
  427. SOC_DAPM_SINGLE("LOPMIX Right Mic Bypass Switch", WM8400_LINE_MIXER1,
  428. WM8400_LR12LOP_SHIFT, 1, 0),
  429. SOC_DAPM_SINGLE("LOPMIX Left Mic Bypass Switch", WM8400_LINE_MIXER1,
  430. WM8400_LL12LOP_SHIFT, 1, 0),
  431. SOC_DAPM_SINGLE("LOPMIX Left Mixer PGA Switch", WM8400_LINE_MIXER1,
  432. WM8400_LLOPGALOP_SHIFT, 1, 0),
  433. };
  434. /* RONMIX */
  435. static const struct snd_kcontrol_new wm8400_dapm_ronmix_controls[] = {
  436. SOC_DAPM_SINGLE("RONMIX Right Mixer PGA Switch", WM8400_LINE_MIXER2,
  437. WM8400_RROPGARON_SHIFT, 1, 0),
  438. SOC_DAPM_SINGLE("RONMIX Left Mixer PGA Switch", WM8400_LINE_MIXER2,
  439. WM8400_RLOPGARON_SHIFT, 1, 0),
  440. SOC_DAPM_SINGLE("RONMIX Inverted ROP Switch", WM8400_LINE_MIXER2,
  441. WM8400_ROPRON_SHIFT, 1, 0),
  442. };
  443. /* ROPMIX */
  444. static const struct snd_kcontrol_new wm8400_dapm_ropmix_controls[] = {
  445. SOC_DAPM_SINGLE("ROPMIX Left Mic Bypass Switch", WM8400_LINE_MIXER2,
  446. WM8400_RL12ROP_SHIFT, 1, 0),
  447. SOC_DAPM_SINGLE("ROPMIX Right Mic Bypass Switch", WM8400_LINE_MIXER2,
  448. WM8400_RR12ROP_SHIFT, 1, 0),
  449. SOC_DAPM_SINGLE("ROPMIX Right Mixer PGA Switch", WM8400_LINE_MIXER2,
  450. WM8400_RROPGAROP_SHIFT, 1, 0),
  451. };
  452. /* OUT3MIX */
  453. static const struct snd_kcontrol_new wm8400_dapm_out3mix_controls[] = {
  454. SOC_DAPM_SINGLE("OUT3MIX LIN4/RXP Bypass Switch", WM8400_OUT3_4_MIXER,
  455. WM8400_LI4O3_SHIFT, 1, 0),
  456. SOC_DAPM_SINGLE("OUT3MIX Left Out PGA Switch", WM8400_OUT3_4_MIXER,
  457. WM8400_LPGAO3_SHIFT, 1, 0),
  458. };
  459. /* OUT4MIX */
  460. static const struct snd_kcontrol_new wm8400_dapm_out4mix_controls[] = {
  461. SOC_DAPM_SINGLE("OUT4MIX Right Out PGA Switch", WM8400_OUT3_4_MIXER,
  462. WM8400_RPGAO4_SHIFT, 1, 0),
  463. SOC_DAPM_SINGLE("OUT4MIX RIN4/RXP Bypass Switch", WM8400_OUT3_4_MIXER,
  464. WM8400_RI4O4_SHIFT, 1, 0),
  465. };
  466. /* SPKMIX */
  467. static const struct snd_kcontrol_new wm8400_dapm_spkmix_controls[] = {
  468. SOC_DAPM_SINGLE("SPKMIX LIN2 Bypass Switch", WM8400_SPEAKER_MIXER,
  469. WM8400_LI2SPK_SHIFT, 1, 0),
  470. SOC_DAPM_SINGLE("SPKMIX LADC Bypass Switch", WM8400_SPEAKER_MIXER,
  471. WM8400_LB2SPK_SHIFT, 1, 0),
  472. SOC_DAPM_SINGLE("SPKMIX Left Mixer PGA Switch", WM8400_SPEAKER_MIXER,
  473. WM8400_LOPGASPK_SHIFT, 1, 0),
  474. SOC_DAPM_SINGLE("SPKMIX Left DAC Switch", WM8400_SPEAKER_MIXER,
  475. WM8400_LDSPK_SHIFT, 1, 0),
  476. SOC_DAPM_SINGLE("SPKMIX Right DAC Switch", WM8400_SPEAKER_MIXER,
  477. WM8400_RDSPK_SHIFT, 1, 0),
  478. SOC_DAPM_SINGLE("SPKMIX Right Mixer PGA Switch", WM8400_SPEAKER_MIXER,
  479. WM8400_ROPGASPK_SHIFT, 1, 0),
  480. SOC_DAPM_SINGLE("SPKMIX RADC Bypass Switch", WM8400_SPEAKER_MIXER,
  481. WM8400_RL12ROP_SHIFT, 1, 0),
  482. SOC_DAPM_SINGLE("SPKMIX RIN2 Bypass Switch", WM8400_SPEAKER_MIXER,
  483. WM8400_RI2SPK_SHIFT, 1, 0),
  484. };
  485. static const struct snd_soc_dapm_widget wm8400_dapm_widgets[] = {
  486. /* Input Side */
  487. /* Input Lines */
  488. SND_SOC_DAPM_INPUT("LIN1"),
  489. SND_SOC_DAPM_INPUT("LIN2"),
  490. SND_SOC_DAPM_INPUT("LIN3"),
  491. SND_SOC_DAPM_INPUT("LIN4/RXN"),
  492. SND_SOC_DAPM_INPUT("RIN3"),
  493. SND_SOC_DAPM_INPUT("RIN4/RXP"),
  494. SND_SOC_DAPM_INPUT("RIN1"),
  495. SND_SOC_DAPM_INPUT("RIN2"),
  496. SND_SOC_DAPM_INPUT("Internal ADC Source"),
  497. /* DACs */
  498. SND_SOC_DAPM_ADC("Left ADC", "Left Capture", WM8400_POWER_MANAGEMENT_2,
  499. WM8400_ADCL_ENA_SHIFT, 0),
  500. SND_SOC_DAPM_ADC("Right ADC", "Right Capture", WM8400_POWER_MANAGEMENT_2,
  501. WM8400_ADCR_ENA_SHIFT, 0),
  502. /* Input PGAs */
  503. SND_SOC_DAPM_MIXER("LIN12 PGA", WM8400_POWER_MANAGEMENT_2,
  504. WM8400_LIN12_ENA_SHIFT,
  505. 0, &wm8400_dapm_lin12_pga_controls[0],
  506. ARRAY_SIZE(wm8400_dapm_lin12_pga_controls)),
  507. SND_SOC_DAPM_MIXER("LIN34 PGA", WM8400_POWER_MANAGEMENT_2,
  508. WM8400_LIN34_ENA_SHIFT,
  509. 0, &wm8400_dapm_lin34_pga_controls[0],
  510. ARRAY_SIZE(wm8400_dapm_lin34_pga_controls)),
  511. SND_SOC_DAPM_MIXER("RIN12 PGA", WM8400_POWER_MANAGEMENT_2,
  512. WM8400_RIN12_ENA_SHIFT,
  513. 0, &wm8400_dapm_rin12_pga_controls[0],
  514. ARRAY_SIZE(wm8400_dapm_rin12_pga_controls)),
  515. SND_SOC_DAPM_MIXER("RIN34 PGA", WM8400_POWER_MANAGEMENT_2,
  516. WM8400_RIN34_ENA_SHIFT,
  517. 0, &wm8400_dapm_rin34_pga_controls[0],
  518. ARRAY_SIZE(wm8400_dapm_rin34_pga_controls)),
  519. SND_SOC_DAPM_SUPPLY("INL", WM8400_POWER_MANAGEMENT_2, WM8400_AINL_ENA_SHIFT,
  520. 0, NULL, 0),
  521. SND_SOC_DAPM_SUPPLY("INR", WM8400_POWER_MANAGEMENT_2, WM8400_AINR_ENA_SHIFT,
  522. 0, NULL, 0),
  523. /* INMIXL */
  524. SND_SOC_DAPM_MIXER("INMIXL", SND_SOC_NOPM, 0, 0,
  525. &wm8400_dapm_inmixl_controls[0],
  526. ARRAY_SIZE(wm8400_dapm_inmixl_controls)),
  527. /* AINLMUX */
  528. SND_SOC_DAPM_MUX("AILNMUX", SND_SOC_NOPM, 0, 0, &wm8400_dapm_ainlmux_controls),
  529. /* INMIXR */
  530. SND_SOC_DAPM_MIXER("INMIXR", SND_SOC_NOPM, 0, 0,
  531. &wm8400_dapm_inmixr_controls[0],
  532. ARRAY_SIZE(wm8400_dapm_inmixr_controls)),
  533. /* AINRMUX */
  534. SND_SOC_DAPM_MUX("AIRNMUX", SND_SOC_NOPM, 0, 0, &wm8400_dapm_ainrmux_controls),
  535. /* Output Side */
  536. /* DACs */
  537. SND_SOC_DAPM_DAC("Left DAC", "Left Playback", WM8400_POWER_MANAGEMENT_3,
  538. WM8400_DACL_ENA_SHIFT, 0),
  539. SND_SOC_DAPM_DAC("Right DAC", "Right Playback", WM8400_POWER_MANAGEMENT_3,
  540. WM8400_DACR_ENA_SHIFT, 0),
  541. /* LOMIX */
  542. SND_SOC_DAPM_MIXER_E("LOMIX", WM8400_POWER_MANAGEMENT_3,
  543. WM8400_LOMIX_ENA_SHIFT,
  544. 0, &wm8400_dapm_lomix_controls[0],
  545. ARRAY_SIZE(wm8400_dapm_lomix_controls),
  546. outmixer_event, SND_SOC_DAPM_PRE_REG),
  547. /* LONMIX */
  548. SND_SOC_DAPM_MIXER("LONMIX", WM8400_POWER_MANAGEMENT_3, WM8400_LON_ENA_SHIFT,
  549. 0, &wm8400_dapm_lonmix_controls[0],
  550. ARRAY_SIZE(wm8400_dapm_lonmix_controls)),
  551. /* LOPMIX */
  552. SND_SOC_DAPM_MIXER("LOPMIX", WM8400_POWER_MANAGEMENT_3, WM8400_LOP_ENA_SHIFT,
  553. 0, &wm8400_dapm_lopmix_controls[0],
  554. ARRAY_SIZE(wm8400_dapm_lopmix_controls)),
  555. /* OUT3MIX */
  556. SND_SOC_DAPM_MIXER("OUT3MIX", WM8400_POWER_MANAGEMENT_1, WM8400_OUT3_ENA_SHIFT,
  557. 0, &wm8400_dapm_out3mix_controls[0],
  558. ARRAY_SIZE(wm8400_dapm_out3mix_controls)),
  559. /* SPKMIX */
  560. SND_SOC_DAPM_MIXER_E("SPKMIX", WM8400_POWER_MANAGEMENT_1, WM8400_SPK_ENA_SHIFT,
  561. 0, &wm8400_dapm_spkmix_controls[0],
  562. ARRAY_SIZE(wm8400_dapm_spkmix_controls), outmixer_event,
  563. SND_SOC_DAPM_PRE_REG),
  564. /* OUT4MIX */
  565. SND_SOC_DAPM_MIXER("OUT4MIX", WM8400_POWER_MANAGEMENT_1, WM8400_OUT4_ENA_SHIFT,
  566. 0, &wm8400_dapm_out4mix_controls[0],
  567. ARRAY_SIZE(wm8400_dapm_out4mix_controls)),
  568. /* ROPMIX */
  569. SND_SOC_DAPM_MIXER("ROPMIX", WM8400_POWER_MANAGEMENT_3, WM8400_ROP_ENA_SHIFT,
  570. 0, &wm8400_dapm_ropmix_controls[0],
  571. ARRAY_SIZE(wm8400_dapm_ropmix_controls)),
  572. /* RONMIX */
  573. SND_SOC_DAPM_MIXER("RONMIX", WM8400_POWER_MANAGEMENT_3, WM8400_RON_ENA_SHIFT,
  574. 0, &wm8400_dapm_ronmix_controls[0],
  575. ARRAY_SIZE(wm8400_dapm_ronmix_controls)),
  576. /* ROMIX */
  577. SND_SOC_DAPM_MIXER_E("ROMIX", WM8400_POWER_MANAGEMENT_3,
  578. WM8400_ROMIX_ENA_SHIFT,
  579. 0, &wm8400_dapm_romix_controls[0],
  580. ARRAY_SIZE(wm8400_dapm_romix_controls),
  581. outmixer_event, SND_SOC_DAPM_PRE_REG),
  582. /* LOUT PGA */
  583. SND_SOC_DAPM_PGA("LOUT PGA", WM8400_POWER_MANAGEMENT_1, WM8400_LOUT_ENA_SHIFT,
  584. 0, NULL, 0),
  585. /* ROUT PGA */
  586. SND_SOC_DAPM_PGA("ROUT PGA", WM8400_POWER_MANAGEMENT_1, WM8400_ROUT_ENA_SHIFT,
  587. 0, NULL, 0),
  588. /* LOPGA */
  589. SND_SOC_DAPM_PGA("LOPGA", WM8400_POWER_MANAGEMENT_3, WM8400_LOPGA_ENA_SHIFT, 0,
  590. NULL, 0),
  591. /* ROPGA */
  592. SND_SOC_DAPM_PGA("ROPGA", WM8400_POWER_MANAGEMENT_3, WM8400_ROPGA_ENA_SHIFT, 0,
  593. NULL, 0),
  594. /* MICBIAS */
  595. SND_SOC_DAPM_SUPPLY("MICBIAS", WM8400_POWER_MANAGEMENT_1,
  596. WM8400_MIC1BIAS_ENA_SHIFT, 0, NULL, 0),
  597. SND_SOC_DAPM_OUTPUT("LON"),
  598. SND_SOC_DAPM_OUTPUT("LOP"),
  599. SND_SOC_DAPM_OUTPUT("OUT3"),
  600. SND_SOC_DAPM_OUTPUT("LOUT"),
  601. SND_SOC_DAPM_OUTPUT("SPKN"),
  602. SND_SOC_DAPM_OUTPUT("SPKP"),
  603. SND_SOC_DAPM_OUTPUT("ROUT"),
  604. SND_SOC_DAPM_OUTPUT("OUT4"),
  605. SND_SOC_DAPM_OUTPUT("ROP"),
  606. SND_SOC_DAPM_OUTPUT("RON"),
  607. SND_SOC_DAPM_OUTPUT("Internal DAC Sink"),
  608. };
  609. static const struct snd_soc_dapm_route wm8400_dapm_routes[] = {
  610. /* Make DACs turn on when playing even if not mixed into any outputs */
  611. {"Internal DAC Sink", NULL, "Left DAC"},
  612. {"Internal DAC Sink", NULL, "Right DAC"},
  613. /* Make ADCs turn on when recording
  614. * even if not mixed from any inputs */
  615. {"Left ADC", NULL, "Internal ADC Source"},
  616. {"Right ADC", NULL, "Internal ADC Source"},
  617. /* Input Side */
  618. /* LIN12 PGA */
  619. {"LIN12 PGA", "LIN1 Switch", "LIN1"},
  620. {"LIN12 PGA", "LIN2 Switch", "LIN2"},
  621. /* LIN34 PGA */
  622. {"LIN34 PGA", "LIN3 Switch", "LIN3"},
  623. {"LIN34 PGA", "LIN4 Switch", "LIN4/RXN"},
  624. /* INMIXL */
  625. {"INMIXL", NULL, "INL"},
  626. {"INMIXL", "Record Left Volume", "LOMIX"},
  627. {"INMIXL", "LIN2 Volume", "LIN2"},
  628. {"INMIXL", "LINPGA12 Switch", "LIN12 PGA"},
  629. {"INMIXL", "LINPGA34 Switch", "LIN34 PGA"},
  630. /* AILNMUX */
  631. {"AILNMUX", NULL, "INL"},
  632. {"AILNMUX", "INMIXL Mix", "INMIXL"},
  633. {"AILNMUX", "DIFFINL Mix", "LIN12 PGA"},
  634. {"AILNMUX", "DIFFINL Mix", "LIN34 PGA"},
  635. {"AILNMUX", "RXVOICE Mix", "LIN4/RXN"},
  636. {"AILNMUX", "RXVOICE Mix", "RIN4/RXP"},
  637. /* ADC */
  638. {"Left ADC", NULL, "AILNMUX"},
  639. /* RIN12 PGA */
  640. {"RIN12 PGA", "RIN1 Switch", "RIN1"},
  641. {"RIN12 PGA", "RIN2 Switch", "RIN2"},
  642. /* RIN34 PGA */
  643. {"RIN34 PGA", "RIN3 Switch", "RIN3"},
  644. {"RIN34 PGA", "RIN4 Switch", "RIN4/RXP"},
  645. /* INMIXR */
  646. {"INMIXR", NULL, "INR"},
  647. {"INMIXR", "Record Right Volume", "ROMIX"},
  648. {"INMIXR", "RIN2 Volume", "RIN2"},
  649. {"INMIXR", "RINPGA12 Switch", "RIN12 PGA"},
  650. {"INMIXR", "RINPGA34 Switch", "RIN34 PGA"},
  651. /* AIRNMUX */
  652. {"AIRNMUX", NULL, "INR"},
  653. {"AIRNMUX", "INMIXR Mix", "INMIXR"},
  654. {"AIRNMUX", "DIFFINR Mix", "RIN12 PGA"},
  655. {"AIRNMUX", "DIFFINR Mix", "RIN34 PGA"},
  656. {"AIRNMUX", "RXVOICE Mix", "LIN4/RXN"},
  657. {"AIRNMUX", "RXVOICE Mix", "RIN4/RXP"},
  658. /* ADC */
  659. {"Right ADC", NULL, "AIRNMUX"},
  660. /* LOMIX */
  661. {"LOMIX", "LOMIX RIN3 Bypass Switch", "RIN3"},
  662. {"LOMIX", "LOMIX LIN3 Bypass Switch", "LIN3"},
  663. {"LOMIX", "LOMIX LIN12 PGA Bypass Switch", "LIN12 PGA"},
  664. {"LOMIX", "LOMIX RIN12 PGA Bypass Switch", "RIN12 PGA"},
  665. {"LOMIX", "LOMIX Right ADC Bypass Switch", "AIRNMUX"},
  666. {"LOMIX", "LOMIX Left ADC Bypass Switch", "AILNMUX"},
  667. {"LOMIX", "LOMIX Left DAC Switch", "Left DAC"},
  668. /* ROMIX */
  669. {"ROMIX", "ROMIX RIN3 Bypass Switch", "RIN3"},
  670. {"ROMIX", "ROMIX LIN3 Bypass Switch", "LIN3"},
  671. {"ROMIX", "ROMIX LIN12 PGA Bypass Switch", "LIN12 PGA"},
  672. {"ROMIX", "ROMIX RIN12 PGA Bypass Switch", "RIN12 PGA"},
  673. {"ROMIX", "ROMIX Right ADC Bypass Switch", "AIRNMUX"},
  674. {"ROMIX", "ROMIX Left ADC Bypass Switch", "AILNMUX"},
  675. {"ROMIX", "ROMIX Right DAC Switch", "Right DAC"},
  676. /* SPKMIX */
  677. {"SPKMIX", "SPKMIX LIN2 Bypass Switch", "LIN2"},
  678. {"SPKMIX", "SPKMIX RIN2 Bypass Switch", "RIN2"},
  679. {"SPKMIX", "SPKMIX LADC Bypass Switch", "AILNMUX"},
  680. {"SPKMIX", "SPKMIX RADC Bypass Switch", "AIRNMUX"},
  681. {"SPKMIX", "SPKMIX Left Mixer PGA Switch", "LOPGA"},
  682. {"SPKMIX", "SPKMIX Right Mixer PGA Switch", "ROPGA"},
  683. {"SPKMIX", "SPKMIX Right DAC Switch", "Right DAC"},
  684. {"SPKMIX", "SPKMIX Left DAC Switch", "Right DAC"},
  685. /* LONMIX */
  686. {"LONMIX", "LONMIX Left Mixer PGA Switch", "LOPGA"},
  687. {"LONMIX", "LONMIX Right Mixer PGA Switch", "ROPGA"},
  688. {"LONMIX", "LONMIX Inverted LOP Switch", "LOPMIX"},
  689. /* LOPMIX */
  690. {"LOPMIX", "LOPMIX Right Mic Bypass Switch", "RIN12 PGA"},
  691. {"LOPMIX", "LOPMIX Left Mic Bypass Switch", "LIN12 PGA"},
  692. {"LOPMIX", "LOPMIX Left Mixer PGA Switch", "LOPGA"},
  693. /* OUT3MIX */
  694. {"OUT3MIX", "OUT3MIX LIN4/RXP Bypass Switch", "LIN4/RXN"},
  695. {"OUT3MIX", "OUT3MIX Left Out PGA Switch", "LOPGA"},
  696. /* OUT4MIX */
  697. {"OUT4MIX", "OUT4MIX Right Out PGA Switch", "ROPGA"},
  698. {"OUT4MIX", "OUT4MIX RIN4/RXP Bypass Switch", "RIN4/RXP"},
  699. /* RONMIX */
  700. {"RONMIX", "RONMIX Right Mixer PGA Switch", "ROPGA"},
  701. {"RONMIX", "RONMIX Left Mixer PGA Switch", "LOPGA"},
  702. {"RONMIX", "RONMIX Inverted ROP Switch", "ROPMIX"},
  703. /* ROPMIX */
  704. {"ROPMIX", "ROPMIX Left Mic Bypass Switch", "LIN12 PGA"},
  705. {"ROPMIX", "ROPMIX Right Mic Bypass Switch", "RIN12 PGA"},
  706. {"ROPMIX", "ROPMIX Right Mixer PGA Switch", "ROPGA"},
  707. /* Out Mixer PGAs */
  708. {"LOPGA", NULL, "LOMIX"},
  709. {"ROPGA", NULL, "ROMIX"},
  710. {"LOUT PGA", NULL, "LOMIX"},
  711. {"ROUT PGA", NULL, "ROMIX"},
  712. /* Output Pins */
  713. {"LON", NULL, "LONMIX"},
  714. {"LOP", NULL, "LOPMIX"},
  715. {"OUT3", NULL, "OUT3MIX"},
  716. {"LOUT", NULL, "LOUT PGA"},
  717. {"SPKN", NULL, "SPKMIX"},
  718. {"ROUT", NULL, "ROUT PGA"},
  719. {"OUT4", NULL, "OUT4MIX"},
  720. {"ROP", NULL, "ROPMIX"},
  721. {"RON", NULL, "RONMIX"},
  722. };
  723. /*
  724. * Clock after FLL and dividers
  725. */
  726. static int wm8400_set_dai_sysclk(struct snd_soc_dai *codec_dai,
  727. int clk_id, unsigned int freq, int dir)
  728. {
  729. struct snd_soc_codec *codec = codec_dai->codec;
  730. struct wm8400_priv *wm8400 = snd_soc_codec_get_drvdata(codec);
  731. wm8400->sysclk = freq;
  732. return 0;
  733. }
  734. struct fll_factors {
  735. u16 n;
  736. u16 k;
  737. u16 outdiv;
  738. u16 fratio;
  739. u16 freq_ref;
  740. };
  741. #define FIXED_FLL_SIZE ((1 << 16) * 10)
  742. static int fll_factors(struct wm8400_priv *wm8400, struct fll_factors *factors,
  743. unsigned int Fref, unsigned int Fout)
  744. {
  745. u64 Kpart;
  746. unsigned int K, Nmod, target;
  747. factors->outdiv = 2;
  748. while (Fout * factors->outdiv < 90000000 ||
  749. Fout * factors->outdiv > 100000000) {
  750. factors->outdiv *= 2;
  751. if (factors->outdiv > 32) {
  752. dev_err(wm8400->wm8400->dev,
  753. "Unsupported FLL output frequency %uHz\n",
  754. Fout);
  755. return -EINVAL;
  756. }
  757. }
  758. target = Fout * factors->outdiv;
  759. factors->outdiv = factors->outdiv >> 2;
  760. if (Fref < 48000)
  761. factors->freq_ref = 1;
  762. else
  763. factors->freq_ref = 0;
  764. if (Fref < 1000000)
  765. factors->fratio = 9;
  766. else
  767. factors->fratio = 0;
  768. /* Ensure we have a fractional part */
  769. do {
  770. if (Fref < 1000000)
  771. factors->fratio--;
  772. else
  773. factors->fratio++;
  774. if (factors->fratio < 1 || factors->fratio > 8) {
  775. dev_err(wm8400->wm8400->dev,
  776. "Unable to calculate FRATIO\n");
  777. return -EINVAL;
  778. }
  779. factors->n = target / (Fref * factors->fratio);
  780. Nmod = target % (Fref * factors->fratio);
  781. } while (Nmod == 0);
  782. /* Calculate fractional part - scale up so we can round. */
  783. Kpart = FIXED_FLL_SIZE * (long long)Nmod;
  784. do_div(Kpart, (Fref * factors->fratio));
  785. K = Kpart & 0xFFFFFFFF;
  786. if ((K % 10) >= 5)
  787. K += 5;
  788. /* Move down to proper range now rounding is done */
  789. factors->k = K / 10;
  790. dev_dbg(wm8400->wm8400->dev,
  791. "FLL: Fref=%u Fout=%u N=%x K=%x, FRATIO=%x OUTDIV=%x\n",
  792. Fref, Fout,
  793. factors->n, factors->k, factors->fratio, factors->outdiv);
  794. return 0;
  795. }
  796. static int wm8400_set_dai_pll(struct snd_soc_dai *codec_dai, int pll_id,
  797. int source, unsigned int freq_in,
  798. unsigned int freq_out)
  799. {
  800. struct snd_soc_codec *codec = codec_dai->codec;
  801. struct wm8400_priv *wm8400 = snd_soc_codec_get_drvdata(codec);
  802. struct fll_factors factors;
  803. int ret;
  804. u16 reg;
  805. if (freq_in == wm8400->fll_in && freq_out == wm8400->fll_out)
  806. return 0;
  807. if (freq_out) {
  808. ret = fll_factors(wm8400, &factors, freq_in, freq_out);
  809. if (ret != 0)
  810. return ret;
  811. } else {
  812. /* Bodge GCC 4.4.0 uninitialised variable warning - it
  813. * doesn't seem capable of working out that we exit if
  814. * freq_out is 0 before any of the uses. */
  815. memset(&factors, 0, sizeof(factors));
  816. }
  817. wm8400->fll_out = freq_out;
  818. wm8400->fll_in = freq_in;
  819. /* We *must* disable the FLL before any changes */
  820. reg = snd_soc_read(codec, WM8400_POWER_MANAGEMENT_2);
  821. reg &= ~WM8400_FLL_ENA;
  822. snd_soc_write(codec, WM8400_POWER_MANAGEMENT_2, reg);
  823. reg = snd_soc_read(codec, WM8400_FLL_CONTROL_1);
  824. reg &= ~WM8400_FLL_OSC_ENA;
  825. snd_soc_write(codec, WM8400_FLL_CONTROL_1, reg);
  826. if (!freq_out)
  827. return 0;
  828. reg &= ~(WM8400_FLL_REF_FREQ | WM8400_FLL_FRATIO_MASK);
  829. reg |= WM8400_FLL_FRAC | factors.fratio;
  830. reg |= factors.freq_ref << WM8400_FLL_REF_FREQ_SHIFT;
  831. snd_soc_write(codec, WM8400_FLL_CONTROL_1, reg);
  832. snd_soc_write(codec, WM8400_FLL_CONTROL_2, factors.k);
  833. snd_soc_write(codec, WM8400_FLL_CONTROL_3, factors.n);
  834. reg = snd_soc_read(codec, WM8400_FLL_CONTROL_4);
  835. reg &= ~WM8400_FLL_OUTDIV_MASK;
  836. reg |= factors.outdiv;
  837. snd_soc_write(codec, WM8400_FLL_CONTROL_4, reg);
  838. return 0;
  839. }
  840. /*
  841. * Sets ADC and Voice DAC format.
  842. */
  843. static int wm8400_set_dai_fmt(struct snd_soc_dai *codec_dai,
  844. unsigned int fmt)
  845. {
  846. struct snd_soc_codec *codec = codec_dai->codec;
  847. u16 audio1, audio3;
  848. audio1 = snd_soc_read(codec, WM8400_AUDIO_INTERFACE_1);
  849. audio3 = snd_soc_read(codec, WM8400_AUDIO_INTERFACE_3);
  850. /* set master/slave audio interface */
  851. switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
  852. case SND_SOC_DAIFMT_CBS_CFS:
  853. audio3 &= ~WM8400_AIF_MSTR1;
  854. break;
  855. case SND_SOC_DAIFMT_CBM_CFM:
  856. audio3 |= WM8400_AIF_MSTR1;
  857. break;
  858. default:
  859. return -EINVAL;
  860. }
  861. audio1 &= ~WM8400_AIF_FMT_MASK;
  862. /* interface format */
  863. switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
  864. case SND_SOC_DAIFMT_I2S:
  865. audio1 |= WM8400_AIF_FMT_I2S;
  866. audio1 &= ~WM8400_AIF_LRCLK_INV;
  867. break;
  868. case SND_SOC_DAIFMT_RIGHT_J:
  869. audio1 |= WM8400_AIF_FMT_RIGHTJ;
  870. audio1 &= ~WM8400_AIF_LRCLK_INV;
  871. break;
  872. case SND_SOC_DAIFMT_LEFT_J:
  873. audio1 |= WM8400_AIF_FMT_LEFTJ;
  874. audio1 &= ~WM8400_AIF_LRCLK_INV;
  875. break;
  876. case SND_SOC_DAIFMT_DSP_A:
  877. audio1 |= WM8400_AIF_FMT_DSP;
  878. audio1 &= ~WM8400_AIF_LRCLK_INV;
  879. break;
  880. case SND_SOC_DAIFMT_DSP_B:
  881. audio1 |= WM8400_AIF_FMT_DSP | WM8400_AIF_LRCLK_INV;
  882. break;
  883. default:
  884. return -EINVAL;
  885. }
  886. snd_soc_write(codec, WM8400_AUDIO_INTERFACE_1, audio1);
  887. snd_soc_write(codec, WM8400_AUDIO_INTERFACE_3, audio3);
  888. return 0;
  889. }
  890. static int wm8400_set_dai_clkdiv(struct snd_soc_dai *codec_dai,
  891. int div_id, int div)
  892. {
  893. struct snd_soc_codec *codec = codec_dai->codec;
  894. u16 reg;
  895. switch (div_id) {
  896. case WM8400_MCLK_DIV:
  897. reg = snd_soc_read(codec, WM8400_CLOCKING_2) &
  898. ~WM8400_MCLK_DIV_MASK;
  899. snd_soc_write(codec, WM8400_CLOCKING_2, reg | div);
  900. break;
  901. case WM8400_DACCLK_DIV:
  902. reg = snd_soc_read(codec, WM8400_CLOCKING_2) &
  903. ~WM8400_DAC_CLKDIV_MASK;
  904. snd_soc_write(codec, WM8400_CLOCKING_2, reg | div);
  905. break;
  906. case WM8400_ADCCLK_DIV:
  907. reg = snd_soc_read(codec, WM8400_CLOCKING_2) &
  908. ~WM8400_ADC_CLKDIV_MASK;
  909. snd_soc_write(codec, WM8400_CLOCKING_2, reg | div);
  910. break;
  911. case WM8400_BCLK_DIV:
  912. reg = snd_soc_read(codec, WM8400_CLOCKING_1) &
  913. ~WM8400_BCLK_DIV_MASK;
  914. snd_soc_write(codec, WM8400_CLOCKING_1, reg | div);
  915. break;
  916. default:
  917. return -EINVAL;
  918. }
  919. return 0;
  920. }
  921. /*
  922. * Set PCM DAI bit size and sample rate.
  923. */
  924. static int wm8400_hw_params(struct snd_pcm_substream *substream,
  925. struct snd_pcm_hw_params *params,
  926. struct snd_soc_dai *dai)
  927. {
  928. struct snd_soc_codec *codec = dai->codec;
  929. u16 audio1 = snd_soc_read(codec, WM8400_AUDIO_INTERFACE_1);
  930. audio1 &= ~WM8400_AIF_WL_MASK;
  931. /* bit size */
  932. switch (params_width(params)) {
  933. case 16:
  934. break;
  935. case 20:
  936. audio1 |= WM8400_AIF_WL_20BITS;
  937. break;
  938. case 24:
  939. audio1 |= WM8400_AIF_WL_24BITS;
  940. break;
  941. case 32:
  942. audio1 |= WM8400_AIF_WL_32BITS;
  943. break;
  944. }
  945. snd_soc_write(codec, WM8400_AUDIO_INTERFACE_1, audio1);
  946. return 0;
  947. }
  948. static int wm8400_mute(struct snd_soc_dai *dai, int mute)
  949. {
  950. struct snd_soc_codec *codec = dai->codec;
  951. u16 val = snd_soc_read(codec, WM8400_DAC_CTRL) & ~WM8400_DAC_MUTE;
  952. if (mute)
  953. snd_soc_write(codec, WM8400_DAC_CTRL, val | WM8400_DAC_MUTE);
  954. else
  955. snd_soc_write(codec, WM8400_DAC_CTRL, val);
  956. return 0;
  957. }
  958. /* TODO: set bias for best performance at standby */
  959. static int wm8400_set_bias_level(struct snd_soc_codec *codec,
  960. enum snd_soc_bias_level level)
  961. {
  962. struct wm8400_priv *wm8400 = snd_soc_codec_get_drvdata(codec);
  963. u16 val;
  964. int ret;
  965. switch (level) {
  966. case SND_SOC_BIAS_ON:
  967. break;
  968. case SND_SOC_BIAS_PREPARE:
  969. /* VMID=2*50k */
  970. val = snd_soc_read(codec, WM8400_POWER_MANAGEMENT_1) &
  971. ~WM8400_VMID_MODE_MASK;
  972. snd_soc_write(codec, WM8400_POWER_MANAGEMENT_1, val | 0x2);
  973. break;
  974. case SND_SOC_BIAS_STANDBY:
  975. if (codec->dapm.bias_level == SND_SOC_BIAS_OFF) {
  976. ret = regulator_bulk_enable(ARRAY_SIZE(power),
  977. &power[0]);
  978. if (ret != 0) {
  979. dev_err(wm8400->wm8400->dev,
  980. "Failed to enable regulators: %d\n",
  981. ret);
  982. return ret;
  983. }
  984. snd_soc_write(codec, WM8400_POWER_MANAGEMENT_1,
  985. WM8400_CODEC_ENA | WM8400_SYSCLK_ENA);
  986. /* Enable POBCTRL, SOFT_ST, VMIDTOG and BUFDCOPEN */
  987. snd_soc_write(codec, WM8400_ANTIPOP2, WM8400_SOFTST |
  988. WM8400_BUFDCOPEN | WM8400_POBCTRL);
  989. msleep(50);
  990. /* Enable VREF & VMID at 2x50k */
  991. val = snd_soc_read(codec, WM8400_POWER_MANAGEMENT_1);
  992. val |= 0x2 | WM8400_VREF_ENA;
  993. snd_soc_write(codec, WM8400_POWER_MANAGEMENT_1, val);
  994. /* Enable BUFIOEN */
  995. snd_soc_write(codec, WM8400_ANTIPOP2, WM8400_SOFTST |
  996. WM8400_BUFDCOPEN | WM8400_POBCTRL |
  997. WM8400_BUFIOEN);
  998. /* disable POBCTRL, SOFT_ST and BUFDCOPEN */
  999. snd_soc_write(codec, WM8400_ANTIPOP2, WM8400_BUFIOEN);
  1000. }
  1001. /* VMID=2*300k */
  1002. val = snd_soc_read(codec, WM8400_POWER_MANAGEMENT_1) &
  1003. ~WM8400_VMID_MODE_MASK;
  1004. snd_soc_write(codec, WM8400_POWER_MANAGEMENT_1, val | 0x4);
  1005. break;
  1006. case SND_SOC_BIAS_OFF:
  1007. /* Enable POBCTRL and SOFT_ST */
  1008. snd_soc_write(codec, WM8400_ANTIPOP2, WM8400_SOFTST |
  1009. WM8400_POBCTRL | WM8400_BUFIOEN);
  1010. /* Enable POBCTRL, SOFT_ST and BUFDCOPEN */
  1011. snd_soc_write(codec, WM8400_ANTIPOP2, WM8400_SOFTST |
  1012. WM8400_BUFDCOPEN | WM8400_POBCTRL |
  1013. WM8400_BUFIOEN);
  1014. /* mute DAC */
  1015. val = snd_soc_read(codec, WM8400_DAC_CTRL);
  1016. snd_soc_write(codec, WM8400_DAC_CTRL, val | WM8400_DAC_MUTE);
  1017. /* Enable any disabled outputs */
  1018. val = snd_soc_read(codec, WM8400_POWER_MANAGEMENT_1);
  1019. val |= WM8400_SPK_ENA | WM8400_OUT3_ENA |
  1020. WM8400_OUT4_ENA | WM8400_LOUT_ENA |
  1021. WM8400_ROUT_ENA;
  1022. snd_soc_write(codec, WM8400_POWER_MANAGEMENT_1, val);
  1023. /* Disable VMID */
  1024. val &= ~WM8400_VMID_MODE_MASK;
  1025. snd_soc_write(codec, WM8400_POWER_MANAGEMENT_1, val);
  1026. msleep(300);
  1027. /* Enable all output discharge bits */
  1028. snd_soc_write(codec, WM8400_ANTIPOP1, WM8400_DIS_LLINE |
  1029. WM8400_DIS_RLINE | WM8400_DIS_OUT3 |
  1030. WM8400_DIS_OUT4 | WM8400_DIS_LOUT |
  1031. WM8400_DIS_ROUT);
  1032. /* Disable VREF */
  1033. val &= ~WM8400_VREF_ENA;
  1034. snd_soc_write(codec, WM8400_POWER_MANAGEMENT_1, val);
  1035. /* disable POBCTRL, SOFT_ST and BUFDCOPEN */
  1036. snd_soc_write(codec, WM8400_ANTIPOP2, 0x0);
  1037. ret = regulator_bulk_disable(ARRAY_SIZE(power),
  1038. &power[0]);
  1039. if (ret != 0)
  1040. return ret;
  1041. break;
  1042. }
  1043. codec->dapm.bias_level = level;
  1044. return 0;
  1045. }
  1046. #define WM8400_RATES SNDRV_PCM_RATE_8000_96000
  1047. #define WM8400_FORMATS (SNDRV_PCM_FMTBIT_S16_LE | SNDRV_PCM_FMTBIT_S20_3LE |\
  1048. SNDRV_PCM_FMTBIT_S24_LE)
  1049. static const struct snd_soc_dai_ops wm8400_dai_ops = {
  1050. .hw_params = wm8400_hw_params,
  1051. .digital_mute = wm8400_mute,
  1052. .set_fmt = wm8400_set_dai_fmt,
  1053. .set_clkdiv = wm8400_set_dai_clkdiv,
  1054. .set_sysclk = wm8400_set_dai_sysclk,
  1055. .set_pll = wm8400_set_dai_pll,
  1056. };
  1057. /*
  1058. * The WM8400 supports 2 different and mutually exclusive DAI
  1059. * configurations.
  1060. *
  1061. * 1. ADC/DAC on Primary Interface
  1062. * 2. ADC on Primary Interface/DAC on secondary
  1063. */
  1064. static struct snd_soc_dai_driver wm8400_dai = {
  1065. /* ADC/DAC on primary */
  1066. .name = "wm8400-hifi",
  1067. .playback = {
  1068. .stream_name = "Playback",
  1069. .channels_min = 1,
  1070. .channels_max = 2,
  1071. .rates = WM8400_RATES,
  1072. .formats = WM8400_FORMATS,
  1073. },
  1074. .capture = {
  1075. .stream_name = "Capture",
  1076. .channels_min = 1,
  1077. .channels_max = 2,
  1078. .rates = WM8400_RATES,
  1079. .formats = WM8400_FORMATS,
  1080. },
  1081. .ops = &wm8400_dai_ops,
  1082. };
  1083. static int wm8400_suspend(struct snd_soc_codec *codec)
  1084. {
  1085. wm8400_set_bias_level(codec, SND_SOC_BIAS_OFF);
  1086. return 0;
  1087. }
  1088. static int wm8400_resume(struct snd_soc_codec *codec)
  1089. {
  1090. wm8400_set_bias_level(codec, SND_SOC_BIAS_STANDBY);
  1091. return 0;
  1092. }
  1093. static void wm8400_probe_deferred(struct work_struct *work)
  1094. {
  1095. struct wm8400_priv *priv = container_of(work, struct wm8400_priv,
  1096. work);
  1097. struct snd_soc_codec *codec = priv->codec;
  1098. /* charge output caps */
  1099. wm8400_set_bias_level(codec, SND_SOC_BIAS_STANDBY);
  1100. }
  1101. static int wm8400_codec_probe(struct snd_soc_codec *codec)
  1102. {
  1103. struct wm8400 *wm8400 = dev_get_platdata(codec->dev);
  1104. struct wm8400_priv *priv;
  1105. int ret;
  1106. u16 reg;
  1107. priv = devm_kzalloc(codec->dev, sizeof(struct wm8400_priv),
  1108. GFP_KERNEL);
  1109. if (priv == NULL)
  1110. return -ENOMEM;
  1111. snd_soc_codec_set_drvdata(codec, priv);
  1112. priv->wm8400 = wm8400;
  1113. priv->codec = codec;
  1114. ret = devm_regulator_bulk_get(wm8400->dev,
  1115. ARRAY_SIZE(power), &power[0]);
  1116. if (ret != 0) {
  1117. dev_err(codec->dev, "Failed to get regulators: %d\n", ret);
  1118. return ret;
  1119. }
  1120. INIT_WORK(&priv->work, wm8400_probe_deferred);
  1121. wm8400_codec_reset(codec);
  1122. reg = snd_soc_read(codec, WM8400_POWER_MANAGEMENT_1);
  1123. snd_soc_write(codec, WM8400_POWER_MANAGEMENT_1, reg | WM8400_CODEC_ENA);
  1124. /* Latch volume update bits */
  1125. reg = snd_soc_read(codec, WM8400_LEFT_LINE_INPUT_1_2_VOLUME);
  1126. snd_soc_write(codec, WM8400_LEFT_LINE_INPUT_1_2_VOLUME,
  1127. reg & WM8400_IPVU);
  1128. reg = snd_soc_read(codec, WM8400_RIGHT_LINE_INPUT_1_2_VOLUME);
  1129. snd_soc_write(codec, WM8400_RIGHT_LINE_INPUT_1_2_VOLUME,
  1130. reg & WM8400_IPVU);
  1131. snd_soc_write(codec, WM8400_LEFT_OUTPUT_VOLUME, 0x50 | (1<<8));
  1132. snd_soc_write(codec, WM8400_RIGHT_OUTPUT_VOLUME, 0x50 | (1<<8));
  1133. if (!schedule_work(&priv->work))
  1134. return -EINVAL;
  1135. return 0;
  1136. }
  1137. static int wm8400_codec_remove(struct snd_soc_codec *codec)
  1138. {
  1139. u16 reg;
  1140. reg = snd_soc_read(codec, WM8400_POWER_MANAGEMENT_1);
  1141. snd_soc_write(codec, WM8400_POWER_MANAGEMENT_1,
  1142. reg & (~WM8400_CODEC_ENA));
  1143. return 0;
  1144. }
  1145. static struct regmap *wm8400_get_regmap(struct device *dev)
  1146. {
  1147. struct wm8400 *wm8400 = dev_get_platdata(dev);
  1148. return wm8400->regmap;
  1149. }
  1150. static struct snd_soc_codec_driver soc_codec_dev_wm8400 = {
  1151. .probe = wm8400_codec_probe,
  1152. .remove = wm8400_codec_remove,
  1153. .suspend = wm8400_suspend,
  1154. .resume = wm8400_resume,
  1155. .get_regmap = wm8400_get_regmap,
  1156. .set_bias_level = wm8400_set_bias_level,
  1157. .controls = wm8400_snd_controls,
  1158. .num_controls = ARRAY_SIZE(wm8400_snd_controls),
  1159. .dapm_widgets = wm8400_dapm_widgets,
  1160. .num_dapm_widgets = ARRAY_SIZE(wm8400_dapm_widgets),
  1161. .dapm_routes = wm8400_dapm_routes,
  1162. .num_dapm_routes = ARRAY_SIZE(wm8400_dapm_routes),
  1163. };
  1164. static int wm8400_probe(struct platform_device *pdev)
  1165. {
  1166. return snd_soc_register_codec(&pdev->dev, &soc_codec_dev_wm8400,
  1167. &wm8400_dai, 1);
  1168. }
  1169. static int wm8400_remove(struct platform_device *pdev)
  1170. {
  1171. snd_soc_unregister_codec(&pdev->dev);
  1172. return 0;
  1173. }
  1174. static struct platform_driver wm8400_codec_driver = {
  1175. .driver = {
  1176. .name = "wm8400-codec",
  1177. .owner = THIS_MODULE,
  1178. },
  1179. .probe = wm8400_probe,
  1180. .remove = wm8400_remove,
  1181. };
  1182. module_platform_driver(wm8400_codec_driver);
  1183. MODULE_DESCRIPTION("ASoC WM8400 driver");
  1184. MODULE_AUTHOR("Mark Brown");
  1185. MODULE_LICENSE("GPL");
  1186. MODULE_ALIAS("platform:wm8400-codec");