wm8983.c 37 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205
  1. /*
  2. * wm8983.c -- WM8983 ALSA SoC Audio driver
  3. *
  4. * Copyright 2011 Wolfson Microelectronics plc
  5. *
  6. * Author: Dimitris Papastamos <dp@opensource.wolfsonmicro.com>
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License version 2 as
  10. * published by the Free Software Foundation.
  11. */
  12. #include <linux/module.h>
  13. #include <linux/moduleparam.h>
  14. #include <linux/init.h>
  15. #include <linux/delay.h>
  16. #include <linux/pm.h>
  17. #include <linux/i2c.h>
  18. #include <linux/regmap.h>
  19. #include <linux/spi/spi.h>
  20. #include <linux/slab.h>
  21. #include <sound/core.h>
  22. #include <sound/pcm.h>
  23. #include <sound/pcm_params.h>
  24. #include <sound/soc.h>
  25. #include <sound/initval.h>
  26. #include <sound/tlv.h>
  27. #include "wm8983.h"
  28. static const struct reg_default wm8983_defaults[] = {
  29. { 0x01, 0x0000 }, /* R1 - Power management 1 */
  30. { 0x02, 0x0000 }, /* R2 - Power management 2 */
  31. { 0x03, 0x0000 }, /* R3 - Power management 3 */
  32. { 0x04, 0x0050 }, /* R4 - Audio Interface */
  33. { 0x05, 0x0000 }, /* R5 - Companding control */
  34. { 0x06, 0x0140 }, /* R6 - Clock Gen control */
  35. { 0x07, 0x0000 }, /* R7 - Additional control */
  36. { 0x08, 0x0000 }, /* R8 - GPIO Control */
  37. { 0x09, 0x0000 }, /* R9 - Jack Detect Control 1 */
  38. { 0x0A, 0x0000 }, /* R10 - DAC Control */
  39. { 0x0B, 0x00FF }, /* R11 - Left DAC digital Vol */
  40. { 0x0C, 0x00FF }, /* R12 - Right DAC digital vol */
  41. { 0x0D, 0x0000 }, /* R13 - Jack Detect Control 2 */
  42. { 0x0E, 0x0100 }, /* R14 - ADC Control */
  43. { 0x0F, 0x00FF }, /* R15 - Left ADC Digital Vol */
  44. { 0x10, 0x00FF }, /* R16 - Right ADC Digital Vol */
  45. { 0x12, 0x012C }, /* R18 - EQ1 - low shelf */
  46. { 0x13, 0x002C }, /* R19 - EQ2 - peak 1 */
  47. { 0x14, 0x002C }, /* R20 - EQ3 - peak 2 */
  48. { 0x15, 0x002C }, /* R21 - EQ4 - peak 3 */
  49. { 0x16, 0x002C }, /* R22 - EQ5 - high shelf */
  50. { 0x18, 0x0032 }, /* R24 - DAC Limiter 1 */
  51. { 0x19, 0x0000 }, /* R25 - DAC Limiter 2 */
  52. { 0x1B, 0x0000 }, /* R27 - Notch Filter 1 */
  53. { 0x1C, 0x0000 }, /* R28 - Notch Filter 2 */
  54. { 0x1D, 0x0000 }, /* R29 - Notch Filter 3 */
  55. { 0x1E, 0x0000 }, /* R30 - Notch Filter 4 */
  56. { 0x20, 0x0038 }, /* R32 - ALC control 1 */
  57. { 0x21, 0x000B }, /* R33 - ALC control 2 */
  58. { 0x22, 0x0032 }, /* R34 - ALC control 3 */
  59. { 0x23, 0x0000 }, /* R35 - Noise Gate */
  60. { 0x24, 0x0008 }, /* R36 - PLL N */
  61. { 0x25, 0x000C }, /* R37 - PLL K 1 */
  62. { 0x26, 0x0093 }, /* R38 - PLL K 2 */
  63. { 0x27, 0x00E9 }, /* R39 - PLL K 3 */
  64. { 0x29, 0x0000 }, /* R41 - 3D control */
  65. { 0x2A, 0x0000 }, /* R42 - OUT4 to ADC */
  66. { 0x2B, 0x0000 }, /* R43 - Beep control */
  67. { 0x2C, 0x0033 }, /* R44 - Input ctrl */
  68. { 0x2D, 0x0010 }, /* R45 - Left INP PGA gain ctrl */
  69. { 0x2E, 0x0010 }, /* R46 - Right INP PGA gain ctrl */
  70. { 0x2F, 0x0100 }, /* R47 - Left ADC BOOST ctrl */
  71. { 0x30, 0x0100 }, /* R48 - Right ADC BOOST ctrl */
  72. { 0x31, 0x0002 }, /* R49 - Output ctrl */
  73. { 0x32, 0x0001 }, /* R50 - Left mixer ctrl */
  74. { 0x33, 0x0001 }, /* R51 - Right mixer ctrl */
  75. { 0x34, 0x0039 }, /* R52 - LOUT1 (HP) volume ctrl */
  76. { 0x35, 0x0039 }, /* R53 - ROUT1 (HP) volume ctrl */
  77. { 0x36, 0x0039 }, /* R54 - LOUT2 (SPK) volume ctrl */
  78. { 0x37, 0x0039 }, /* R55 - ROUT2 (SPK) volume ctrl */
  79. { 0x38, 0x0001 }, /* R56 - OUT3 mixer ctrl */
  80. { 0x39, 0x0001 }, /* R57 - OUT4 (MONO) mix ctrl */
  81. { 0x3D, 0x0000 }, /* R61 - BIAS CTRL */
  82. };
  83. static const struct wm8983_reg_access {
  84. u16 read; /* Mask of readable bits */
  85. u16 write; /* Mask of writable bits */
  86. } wm8983_access_masks[WM8983_MAX_REGISTER + 1] = {
  87. [0x00] = { 0x0000, 0x01FF }, /* R0 - Software Reset */
  88. [0x01] = { 0x0000, 0x01FF }, /* R1 - Power management 1 */
  89. [0x02] = { 0x0000, 0x01FF }, /* R2 - Power management 2 */
  90. [0x03] = { 0x0000, 0x01EF }, /* R3 - Power management 3 */
  91. [0x04] = { 0x0000, 0x01FF }, /* R4 - Audio Interface */
  92. [0x05] = { 0x0000, 0x003F }, /* R5 - Companding control */
  93. [0x06] = { 0x0000, 0x01FD }, /* R6 - Clock Gen control */
  94. [0x07] = { 0x0000, 0x000F }, /* R7 - Additional control */
  95. [0x08] = { 0x0000, 0x003F }, /* R8 - GPIO Control */
  96. [0x09] = { 0x0000, 0x0070 }, /* R9 - Jack Detect Control 1 */
  97. [0x0A] = { 0x0000, 0x004F }, /* R10 - DAC Control */
  98. [0x0B] = { 0x0000, 0x01FF }, /* R11 - Left DAC digital Vol */
  99. [0x0C] = { 0x0000, 0x01FF }, /* R12 - Right DAC digital vol */
  100. [0x0D] = { 0x0000, 0x00FF }, /* R13 - Jack Detect Control 2 */
  101. [0x0E] = { 0x0000, 0x01FB }, /* R14 - ADC Control */
  102. [0x0F] = { 0x0000, 0x01FF }, /* R15 - Left ADC Digital Vol */
  103. [0x10] = { 0x0000, 0x01FF }, /* R16 - Right ADC Digital Vol */
  104. [0x12] = { 0x0000, 0x017F }, /* R18 - EQ1 - low shelf */
  105. [0x13] = { 0x0000, 0x017F }, /* R19 - EQ2 - peak 1 */
  106. [0x14] = { 0x0000, 0x017F }, /* R20 - EQ3 - peak 2 */
  107. [0x15] = { 0x0000, 0x017F }, /* R21 - EQ4 - peak 3 */
  108. [0x16] = { 0x0000, 0x007F }, /* R22 - EQ5 - high shelf */
  109. [0x18] = { 0x0000, 0x01FF }, /* R24 - DAC Limiter 1 */
  110. [0x19] = { 0x0000, 0x007F }, /* R25 - DAC Limiter 2 */
  111. [0x1B] = { 0x0000, 0x01FF }, /* R27 - Notch Filter 1 */
  112. [0x1C] = { 0x0000, 0x017F }, /* R28 - Notch Filter 2 */
  113. [0x1D] = { 0x0000, 0x017F }, /* R29 - Notch Filter 3 */
  114. [0x1E] = { 0x0000, 0x017F }, /* R30 - Notch Filter 4 */
  115. [0x20] = { 0x0000, 0x01BF }, /* R32 - ALC control 1 */
  116. [0x21] = { 0x0000, 0x00FF }, /* R33 - ALC control 2 */
  117. [0x22] = { 0x0000, 0x01FF }, /* R34 - ALC control 3 */
  118. [0x23] = { 0x0000, 0x000F }, /* R35 - Noise Gate */
  119. [0x24] = { 0x0000, 0x001F }, /* R36 - PLL N */
  120. [0x25] = { 0x0000, 0x003F }, /* R37 - PLL K 1 */
  121. [0x26] = { 0x0000, 0x01FF }, /* R38 - PLL K 2 */
  122. [0x27] = { 0x0000, 0x01FF }, /* R39 - PLL K 3 */
  123. [0x29] = { 0x0000, 0x000F }, /* R41 - 3D control */
  124. [0x2A] = { 0x0000, 0x01E7 }, /* R42 - OUT4 to ADC */
  125. [0x2B] = { 0x0000, 0x01BF }, /* R43 - Beep control */
  126. [0x2C] = { 0x0000, 0x0177 }, /* R44 - Input ctrl */
  127. [0x2D] = { 0x0000, 0x01FF }, /* R45 - Left INP PGA gain ctrl */
  128. [0x2E] = { 0x0000, 0x01FF }, /* R46 - Right INP PGA gain ctrl */
  129. [0x2F] = { 0x0000, 0x0177 }, /* R47 - Left ADC BOOST ctrl */
  130. [0x30] = { 0x0000, 0x0177 }, /* R48 - Right ADC BOOST ctrl */
  131. [0x31] = { 0x0000, 0x007F }, /* R49 - Output ctrl */
  132. [0x32] = { 0x0000, 0x01FF }, /* R50 - Left mixer ctrl */
  133. [0x33] = { 0x0000, 0x01FF }, /* R51 - Right mixer ctrl */
  134. [0x34] = { 0x0000, 0x01FF }, /* R52 - LOUT1 (HP) volume ctrl */
  135. [0x35] = { 0x0000, 0x01FF }, /* R53 - ROUT1 (HP) volume ctrl */
  136. [0x36] = { 0x0000, 0x01FF }, /* R54 - LOUT2 (SPK) volume ctrl */
  137. [0x37] = { 0x0000, 0x01FF }, /* R55 - ROUT2 (SPK) volume ctrl */
  138. [0x38] = { 0x0000, 0x004F }, /* R56 - OUT3 mixer ctrl */
  139. [0x39] = { 0x0000, 0x00FF }, /* R57 - OUT4 (MONO) mix ctrl */
  140. [0x3D] = { 0x0000, 0x0100 } /* R61 - BIAS CTRL */
  141. };
  142. /* vol/gain update regs */
  143. static const int vol_update_regs[] = {
  144. WM8983_LEFT_DAC_DIGITAL_VOL,
  145. WM8983_RIGHT_DAC_DIGITAL_VOL,
  146. WM8983_LEFT_ADC_DIGITAL_VOL,
  147. WM8983_RIGHT_ADC_DIGITAL_VOL,
  148. WM8983_LOUT1_HP_VOLUME_CTRL,
  149. WM8983_ROUT1_HP_VOLUME_CTRL,
  150. WM8983_LOUT2_SPK_VOLUME_CTRL,
  151. WM8983_ROUT2_SPK_VOLUME_CTRL,
  152. WM8983_LEFT_INP_PGA_GAIN_CTRL,
  153. WM8983_RIGHT_INP_PGA_GAIN_CTRL
  154. };
  155. struct wm8983_priv {
  156. struct regmap *regmap;
  157. u32 sysclk;
  158. u32 bclk;
  159. };
  160. static const struct {
  161. int div;
  162. int ratio;
  163. } fs_ratios[] = {
  164. { 10, 128 },
  165. { 15, 192 },
  166. { 20, 256 },
  167. { 30, 384 },
  168. { 40, 512 },
  169. { 60, 768 },
  170. { 80, 1024 },
  171. { 120, 1536 }
  172. };
  173. static const int srates[] = { 48000, 32000, 24000, 16000, 12000, 8000 };
  174. static const int bclk_divs[] = {
  175. 1, 2, 4, 8, 16, 32
  176. };
  177. static int eqmode_get(struct snd_kcontrol *kcontrol,
  178. struct snd_ctl_elem_value *ucontrol);
  179. static int eqmode_put(struct snd_kcontrol *kcontrol,
  180. struct snd_ctl_elem_value *ucontrol);
  181. static const DECLARE_TLV_DB_SCALE(dac_tlv, -12700, 50, 1);
  182. static const DECLARE_TLV_DB_SCALE(adc_tlv, -12700, 50, 1);
  183. static const DECLARE_TLV_DB_SCALE(out_tlv, -5700, 100, 0);
  184. static const DECLARE_TLV_DB_SCALE(lim_thresh_tlv, -600, 100, 0);
  185. static const DECLARE_TLV_DB_SCALE(lim_boost_tlv, 0, 100, 0);
  186. static const DECLARE_TLV_DB_SCALE(alc_min_tlv, -1200, 600, 0);
  187. static const DECLARE_TLV_DB_SCALE(alc_max_tlv, -675, 600, 0);
  188. static const DECLARE_TLV_DB_SCALE(alc_tar_tlv, -2250, 150, 0);
  189. static const DECLARE_TLV_DB_SCALE(pga_vol_tlv, -1200, 75, 0);
  190. static const DECLARE_TLV_DB_SCALE(boost_tlv, -1200, 300, 1);
  191. static const DECLARE_TLV_DB_SCALE(eq_tlv, -1200, 100, 0);
  192. static const DECLARE_TLV_DB_SCALE(aux_tlv, -1500, 300, 0);
  193. static const DECLARE_TLV_DB_SCALE(bypass_tlv, -1500, 300, 0);
  194. static const DECLARE_TLV_DB_SCALE(pga_boost_tlv, 0, 2000, 0);
  195. static const char *alc_sel_text[] = { "Off", "Right", "Left", "Stereo" };
  196. static SOC_ENUM_SINGLE_DECL(alc_sel, WM8983_ALC_CONTROL_1, 7, alc_sel_text);
  197. static const char *alc_mode_text[] = { "ALC", "Limiter" };
  198. static SOC_ENUM_SINGLE_DECL(alc_mode, WM8983_ALC_CONTROL_3, 8, alc_mode_text);
  199. static const char *filter_mode_text[] = { "Audio", "Application" };
  200. static SOC_ENUM_SINGLE_DECL(filter_mode, WM8983_ADC_CONTROL, 7,
  201. filter_mode_text);
  202. static const char *eq_bw_text[] = { "Narrow", "Wide" };
  203. static const char *eqmode_text[] = { "Capture", "Playback" };
  204. static SOC_ENUM_SINGLE_EXT_DECL(eqmode, eqmode_text);
  205. static const char *eq1_cutoff_text[] = {
  206. "80Hz", "105Hz", "135Hz", "175Hz"
  207. };
  208. static SOC_ENUM_SINGLE_DECL(eq1_cutoff, WM8983_EQ1_LOW_SHELF, 5,
  209. eq1_cutoff_text);
  210. static const char *eq2_cutoff_text[] = {
  211. "230Hz", "300Hz", "385Hz", "500Hz"
  212. };
  213. static SOC_ENUM_SINGLE_DECL(eq2_bw, WM8983_EQ2_PEAK_1, 8, eq_bw_text);
  214. static SOC_ENUM_SINGLE_DECL(eq2_cutoff, WM8983_EQ2_PEAK_1, 5, eq2_cutoff_text);
  215. static const char *eq3_cutoff_text[] = {
  216. "650Hz", "850Hz", "1.1kHz", "1.4kHz"
  217. };
  218. static SOC_ENUM_SINGLE_DECL(eq3_bw, WM8983_EQ3_PEAK_2, 8, eq_bw_text);
  219. static SOC_ENUM_SINGLE_DECL(eq3_cutoff, WM8983_EQ3_PEAK_2, 5, eq3_cutoff_text);
  220. static const char *eq4_cutoff_text[] = {
  221. "1.8kHz", "2.4kHz", "3.2kHz", "4.1kHz"
  222. };
  223. static SOC_ENUM_SINGLE_DECL(eq4_bw, WM8983_EQ4_PEAK_3, 8, eq_bw_text);
  224. static SOC_ENUM_SINGLE_DECL(eq4_cutoff, WM8983_EQ4_PEAK_3, 5, eq4_cutoff_text);
  225. static const char *eq5_cutoff_text[] = {
  226. "5.3kHz", "6.9kHz", "9kHz", "11.7kHz"
  227. };
  228. static SOC_ENUM_SINGLE_DECL(eq5_cutoff, WM8983_EQ5_HIGH_SHELF, 5,
  229. eq5_cutoff_text);
  230. static const char *depth_3d_text[] = {
  231. "Off",
  232. "6.67%",
  233. "13.3%",
  234. "20%",
  235. "26.7%",
  236. "33.3%",
  237. "40%",
  238. "46.6%",
  239. "53.3%",
  240. "60%",
  241. "66.7%",
  242. "73.3%",
  243. "80%",
  244. "86.7%",
  245. "93.3%",
  246. "100%"
  247. };
  248. static SOC_ENUM_SINGLE_DECL(depth_3d, WM8983_3D_CONTROL, 0,
  249. depth_3d_text);
  250. static const struct snd_kcontrol_new wm8983_snd_controls[] = {
  251. SOC_SINGLE("Digital Loopback Switch", WM8983_COMPANDING_CONTROL,
  252. 0, 1, 0),
  253. SOC_ENUM("ALC Capture Function", alc_sel),
  254. SOC_SINGLE_TLV("ALC Capture Max Volume", WM8983_ALC_CONTROL_1,
  255. 3, 7, 0, alc_max_tlv),
  256. SOC_SINGLE_TLV("ALC Capture Min Volume", WM8983_ALC_CONTROL_1,
  257. 0, 7, 0, alc_min_tlv),
  258. SOC_SINGLE_TLV("ALC Capture Target Volume", WM8983_ALC_CONTROL_2,
  259. 0, 15, 0, alc_tar_tlv),
  260. SOC_SINGLE("ALC Capture Attack", WM8983_ALC_CONTROL_3, 0, 10, 0),
  261. SOC_SINGLE("ALC Capture Hold", WM8983_ALC_CONTROL_2, 4, 10, 0),
  262. SOC_SINGLE("ALC Capture Decay", WM8983_ALC_CONTROL_3, 4, 10, 0),
  263. SOC_ENUM("ALC Mode", alc_mode),
  264. SOC_SINGLE("ALC Capture NG Switch", WM8983_NOISE_GATE,
  265. 3, 1, 0),
  266. SOC_SINGLE("ALC Capture NG Threshold", WM8983_NOISE_GATE,
  267. 0, 7, 1),
  268. SOC_DOUBLE_R_TLV("Capture Volume", WM8983_LEFT_ADC_DIGITAL_VOL,
  269. WM8983_RIGHT_ADC_DIGITAL_VOL, 0, 255, 0, adc_tlv),
  270. SOC_DOUBLE_R("Capture PGA ZC Switch", WM8983_LEFT_INP_PGA_GAIN_CTRL,
  271. WM8983_RIGHT_INP_PGA_GAIN_CTRL, 7, 1, 0),
  272. SOC_DOUBLE_R_TLV("Capture PGA Volume", WM8983_LEFT_INP_PGA_GAIN_CTRL,
  273. WM8983_RIGHT_INP_PGA_GAIN_CTRL, 0, 63, 0, pga_vol_tlv),
  274. SOC_DOUBLE_R_TLV("Capture PGA Boost Volume",
  275. WM8983_LEFT_ADC_BOOST_CTRL, WM8983_RIGHT_ADC_BOOST_CTRL,
  276. 8, 1, 0, pga_boost_tlv),
  277. SOC_DOUBLE("ADC Inversion Switch", WM8983_ADC_CONTROL, 0, 1, 1, 0),
  278. SOC_SINGLE("ADC 128x Oversampling Switch", WM8983_ADC_CONTROL, 8, 1, 0),
  279. SOC_DOUBLE_R_TLV("Playback Volume", WM8983_LEFT_DAC_DIGITAL_VOL,
  280. WM8983_RIGHT_DAC_DIGITAL_VOL, 0, 255, 0, dac_tlv),
  281. SOC_SINGLE("DAC Playback Limiter Switch", WM8983_DAC_LIMITER_1, 8, 1, 0),
  282. SOC_SINGLE("DAC Playback Limiter Decay", WM8983_DAC_LIMITER_1, 4, 10, 0),
  283. SOC_SINGLE("DAC Playback Limiter Attack", WM8983_DAC_LIMITER_1, 0, 11, 0),
  284. SOC_SINGLE_TLV("DAC Playback Limiter Threshold", WM8983_DAC_LIMITER_2,
  285. 4, 7, 1, lim_thresh_tlv),
  286. SOC_SINGLE_TLV("DAC Playback Limiter Boost Volume", WM8983_DAC_LIMITER_2,
  287. 0, 12, 0, lim_boost_tlv),
  288. SOC_DOUBLE("DAC Inversion Switch", WM8983_DAC_CONTROL, 0, 1, 1, 0),
  289. SOC_SINGLE("DAC Auto Mute Switch", WM8983_DAC_CONTROL, 2, 1, 0),
  290. SOC_SINGLE("DAC 128x Oversampling Switch", WM8983_DAC_CONTROL, 3, 1, 0),
  291. SOC_DOUBLE_R_TLV("Headphone Playback Volume", WM8983_LOUT1_HP_VOLUME_CTRL,
  292. WM8983_ROUT1_HP_VOLUME_CTRL, 0, 63, 0, out_tlv),
  293. SOC_DOUBLE_R("Headphone Playback ZC Switch", WM8983_LOUT1_HP_VOLUME_CTRL,
  294. WM8983_ROUT1_HP_VOLUME_CTRL, 7, 1, 0),
  295. SOC_DOUBLE_R("Headphone Switch", WM8983_LOUT1_HP_VOLUME_CTRL,
  296. WM8983_ROUT1_HP_VOLUME_CTRL, 6, 1, 1),
  297. SOC_DOUBLE_R_TLV("Speaker Playback Volume", WM8983_LOUT2_SPK_VOLUME_CTRL,
  298. WM8983_ROUT2_SPK_VOLUME_CTRL, 0, 63, 0, out_tlv),
  299. SOC_DOUBLE_R("Speaker Playback ZC Switch", WM8983_LOUT2_SPK_VOLUME_CTRL,
  300. WM8983_ROUT2_SPK_VOLUME_CTRL, 7, 1, 0),
  301. SOC_DOUBLE_R("Speaker Switch", WM8983_LOUT2_SPK_VOLUME_CTRL,
  302. WM8983_ROUT2_SPK_VOLUME_CTRL, 6, 1, 1),
  303. SOC_SINGLE("OUT3 Switch", WM8983_OUT3_MIXER_CTRL,
  304. 6, 1, 1),
  305. SOC_SINGLE("OUT4 Switch", WM8983_OUT4_MONO_MIX_CTRL,
  306. 6, 1, 1),
  307. SOC_SINGLE("High Pass Filter Switch", WM8983_ADC_CONTROL, 8, 1, 0),
  308. SOC_ENUM("High Pass Filter Mode", filter_mode),
  309. SOC_SINGLE("High Pass Filter Cutoff", WM8983_ADC_CONTROL, 4, 7, 0),
  310. SOC_DOUBLE_R_TLV("Aux Bypass Volume",
  311. WM8983_LEFT_MIXER_CTRL, WM8983_RIGHT_MIXER_CTRL, 6, 7, 0,
  312. aux_tlv),
  313. SOC_DOUBLE_R_TLV("Input PGA Bypass Volume",
  314. WM8983_LEFT_MIXER_CTRL, WM8983_RIGHT_MIXER_CTRL, 2, 7, 0,
  315. bypass_tlv),
  316. SOC_ENUM_EXT("Equalizer Function", eqmode, eqmode_get, eqmode_put),
  317. SOC_ENUM("EQ1 Cutoff", eq1_cutoff),
  318. SOC_SINGLE_TLV("EQ1 Volume", WM8983_EQ1_LOW_SHELF, 0, 24, 1, eq_tlv),
  319. SOC_ENUM("EQ2 Bandwidth", eq2_bw),
  320. SOC_ENUM("EQ2 Cutoff", eq2_cutoff),
  321. SOC_SINGLE_TLV("EQ2 Volume", WM8983_EQ2_PEAK_1, 0, 24, 1, eq_tlv),
  322. SOC_ENUM("EQ3 Bandwidth", eq3_bw),
  323. SOC_ENUM("EQ3 Cutoff", eq3_cutoff),
  324. SOC_SINGLE_TLV("EQ3 Volume", WM8983_EQ3_PEAK_2, 0, 24, 1, eq_tlv),
  325. SOC_ENUM("EQ4 Bandwidth", eq4_bw),
  326. SOC_ENUM("EQ4 Cutoff", eq4_cutoff),
  327. SOC_SINGLE_TLV("EQ4 Volume", WM8983_EQ4_PEAK_3, 0, 24, 1, eq_tlv),
  328. SOC_ENUM("EQ5 Cutoff", eq5_cutoff),
  329. SOC_SINGLE_TLV("EQ5 Volume", WM8983_EQ5_HIGH_SHELF, 0, 24, 1, eq_tlv),
  330. SOC_ENUM("3D Depth", depth_3d),
  331. };
  332. static const struct snd_kcontrol_new left_out_mixer[] = {
  333. SOC_DAPM_SINGLE("Line Switch", WM8983_LEFT_MIXER_CTRL, 1, 1, 0),
  334. SOC_DAPM_SINGLE("Aux Switch", WM8983_LEFT_MIXER_CTRL, 5, 1, 0),
  335. SOC_DAPM_SINGLE("PCM Switch", WM8983_LEFT_MIXER_CTRL, 0, 1, 0),
  336. };
  337. static const struct snd_kcontrol_new right_out_mixer[] = {
  338. SOC_DAPM_SINGLE("Line Switch", WM8983_RIGHT_MIXER_CTRL, 1, 1, 0),
  339. SOC_DAPM_SINGLE("Aux Switch", WM8983_RIGHT_MIXER_CTRL, 5, 1, 0),
  340. SOC_DAPM_SINGLE("PCM Switch", WM8983_RIGHT_MIXER_CTRL, 0, 1, 0),
  341. };
  342. static const struct snd_kcontrol_new left_input_mixer[] = {
  343. SOC_DAPM_SINGLE("L2 Switch", WM8983_INPUT_CTRL, 2, 1, 0),
  344. SOC_DAPM_SINGLE("MicN Switch", WM8983_INPUT_CTRL, 1, 1, 0),
  345. SOC_DAPM_SINGLE("MicP Switch", WM8983_INPUT_CTRL, 0, 1, 0),
  346. };
  347. static const struct snd_kcontrol_new right_input_mixer[] = {
  348. SOC_DAPM_SINGLE("R2 Switch", WM8983_INPUT_CTRL, 6, 1, 0),
  349. SOC_DAPM_SINGLE("MicN Switch", WM8983_INPUT_CTRL, 5, 1, 0),
  350. SOC_DAPM_SINGLE("MicP Switch", WM8983_INPUT_CTRL, 4, 1, 0),
  351. };
  352. static const struct snd_kcontrol_new left_boost_mixer[] = {
  353. SOC_DAPM_SINGLE_TLV("L2 Volume", WM8983_LEFT_ADC_BOOST_CTRL,
  354. 4, 7, 0, boost_tlv),
  355. SOC_DAPM_SINGLE_TLV("AUXL Volume", WM8983_LEFT_ADC_BOOST_CTRL,
  356. 0, 7, 0, boost_tlv)
  357. };
  358. static const struct snd_kcontrol_new out3_mixer[] = {
  359. SOC_DAPM_SINGLE("LMIX2OUT3 Switch", WM8983_OUT3_MIXER_CTRL,
  360. 1, 1, 0),
  361. SOC_DAPM_SINGLE("LDAC2OUT3 Switch", WM8983_OUT3_MIXER_CTRL,
  362. 0, 1, 0),
  363. };
  364. static const struct snd_kcontrol_new out4_mixer[] = {
  365. SOC_DAPM_SINGLE("LMIX2OUT4 Switch", WM8983_OUT4_MONO_MIX_CTRL,
  366. 4, 1, 0),
  367. SOC_DAPM_SINGLE("RMIX2OUT4 Switch", WM8983_OUT4_MONO_MIX_CTRL,
  368. 1, 1, 0),
  369. SOC_DAPM_SINGLE("LDAC2OUT4 Switch", WM8983_OUT4_MONO_MIX_CTRL,
  370. 3, 1, 0),
  371. SOC_DAPM_SINGLE("RDAC2OUT4 Switch", WM8983_OUT4_MONO_MIX_CTRL,
  372. 0, 1, 0),
  373. };
  374. static const struct snd_kcontrol_new right_boost_mixer[] = {
  375. SOC_DAPM_SINGLE_TLV("R2 Volume", WM8983_RIGHT_ADC_BOOST_CTRL,
  376. 4, 7, 0, boost_tlv),
  377. SOC_DAPM_SINGLE_TLV("AUXR Volume", WM8983_RIGHT_ADC_BOOST_CTRL,
  378. 0, 7, 0, boost_tlv)
  379. };
  380. static const struct snd_soc_dapm_widget wm8983_dapm_widgets[] = {
  381. SND_SOC_DAPM_DAC("Left DAC", "Left Playback", WM8983_POWER_MANAGEMENT_3,
  382. 0, 0),
  383. SND_SOC_DAPM_DAC("Right DAC", "Right Playback", WM8983_POWER_MANAGEMENT_3,
  384. 1, 0),
  385. SND_SOC_DAPM_ADC("Left ADC", "Left Capture", WM8983_POWER_MANAGEMENT_2,
  386. 0, 0),
  387. SND_SOC_DAPM_ADC("Right ADC", "Right Capture", WM8983_POWER_MANAGEMENT_2,
  388. 1, 0),
  389. SND_SOC_DAPM_MIXER("Left Output Mixer", WM8983_POWER_MANAGEMENT_3,
  390. 2, 0, left_out_mixer, ARRAY_SIZE(left_out_mixer)),
  391. SND_SOC_DAPM_MIXER("Right Output Mixer", WM8983_POWER_MANAGEMENT_3,
  392. 3, 0, right_out_mixer, ARRAY_SIZE(right_out_mixer)),
  393. SND_SOC_DAPM_MIXER("Left Input Mixer", WM8983_POWER_MANAGEMENT_2,
  394. 2, 0, left_input_mixer, ARRAY_SIZE(left_input_mixer)),
  395. SND_SOC_DAPM_MIXER("Right Input Mixer", WM8983_POWER_MANAGEMENT_2,
  396. 3, 0, right_input_mixer, ARRAY_SIZE(right_input_mixer)),
  397. SND_SOC_DAPM_MIXER("Left Boost Mixer", WM8983_POWER_MANAGEMENT_2,
  398. 4, 0, left_boost_mixer, ARRAY_SIZE(left_boost_mixer)),
  399. SND_SOC_DAPM_MIXER("Right Boost Mixer", WM8983_POWER_MANAGEMENT_2,
  400. 5, 0, right_boost_mixer, ARRAY_SIZE(right_boost_mixer)),
  401. SND_SOC_DAPM_MIXER("OUT3 Mixer", WM8983_POWER_MANAGEMENT_1,
  402. 6, 0, out3_mixer, ARRAY_SIZE(out3_mixer)),
  403. SND_SOC_DAPM_MIXER("OUT4 Mixer", WM8983_POWER_MANAGEMENT_1,
  404. 7, 0, out4_mixer, ARRAY_SIZE(out4_mixer)),
  405. SND_SOC_DAPM_PGA("Left Capture PGA", WM8983_LEFT_INP_PGA_GAIN_CTRL,
  406. 6, 1, NULL, 0),
  407. SND_SOC_DAPM_PGA("Right Capture PGA", WM8983_RIGHT_INP_PGA_GAIN_CTRL,
  408. 6, 1, NULL, 0),
  409. SND_SOC_DAPM_PGA("Left Headphone Out", WM8983_POWER_MANAGEMENT_2,
  410. 7, 0, NULL, 0),
  411. SND_SOC_DAPM_PGA("Right Headphone Out", WM8983_POWER_MANAGEMENT_2,
  412. 8, 0, NULL, 0),
  413. SND_SOC_DAPM_PGA("Left Speaker Out", WM8983_POWER_MANAGEMENT_3,
  414. 5, 0, NULL, 0),
  415. SND_SOC_DAPM_PGA("Right Speaker Out", WM8983_POWER_MANAGEMENT_3,
  416. 6, 0, NULL, 0),
  417. SND_SOC_DAPM_PGA("OUT3 Out", WM8983_POWER_MANAGEMENT_3,
  418. 7, 0, NULL, 0),
  419. SND_SOC_DAPM_PGA("OUT4 Out", WM8983_POWER_MANAGEMENT_3,
  420. 8, 0, NULL, 0),
  421. SND_SOC_DAPM_SUPPLY("Mic Bias", WM8983_POWER_MANAGEMENT_1, 4, 0,
  422. NULL, 0),
  423. SND_SOC_DAPM_INPUT("LIN"),
  424. SND_SOC_DAPM_INPUT("LIP"),
  425. SND_SOC_DAPM_INPUT("RIN"),
  426. SND_SOC_DAPM_INPUT("RIP"),
  427. SND_SOC_DAPM_INPUT("AUXL"),
  428. SND_SOC_DAPM_INPUT("AUXR"),
  429. SND_SOC_DAPM_INPUT("L2"),
  430. SND_SOC_DAPM_INPUT("R2"),
  431. SND_SOC_DAPM_OUTPUT("HPL"),
  432. SND_SOC_DAPM_OUTPUT("HPR"),
  433. SND_SOC_DAPM_OUTPUT("SPKL"),
  434. SND_SOC_DAPM_OUTPUT("SPKR"),
  435. SND_SOC_DAPM_OUTPUT("OUT3"),
  436. SND_SOC_DAPM_OUTPUT("OUT4")
  437. };
  438. static const struct snd_soc_dapm_route wm8983_audio_map[] = {
  439. { "OUT3 Mixer", "LMIX2OUT3 Switch", "Left Output Mixer" },
  440. { "OUT3 Mixer", "LDAC2OUT3 Switch", "Left DAC" },
  441. { "OUT3 Out", NULL, "OUT3 Mixer" },
  442. { "OUT3", NULL, "OUT3 Out" },
  443. { "OUT4 Mixer", "LMIX2OUT4 Switch", "Left Output Mixer" },
  444. { "OUT4 Mixer", "RMIX2OUT4 Switch", "Right Output Mixer" },
  445. { "OUT4 Mixer", "LDAC2OUT4 Switch", "Left DAC" },
  446. { "OUT4 Mixer", "RDAC2OUT4 Switch", "Right DAC" },
  447. { "OUT4 Out", NULL, "OUT4 Mixer" },
  448. { "OUT4", NULL, "OUT4 Out" },
  449. { "Right Output Mixer", "PCM Switch", "Right DAC" },
  450. { "Right Output Mixer", "Aux Switch", "AUXR" },
  451. { "Right Output Mixer", "Line Switch", "Right Boost Mixer" },
  452. { "Left Output Mixer", "PCM Switch", "Left DAC" },
  453. { "Left Output Mixer", "Aux Switch", "AUXL" },
  454. { "Left Output Mixer", "Line Switch", "Left Boost Mixer" },
  455. { "Right Headphone Out", NULL, "Right Output Mixer" },
  456. { "HPR", NULL, "Right Headphone Out" },
  457. { "Left Headphone Out", NULL, "Left Output Mixer" },
  458. { "HPL", NULL, "Left Headphone Out" },
  459. { "Right Speaker Out", NULL, "Right Output Mixer" },
  460. { "SPKR", NULL, "Right Speaker Out" },
  461. { "Left Speaker Out", NULL, "Left Output Mixer" },
  462. { "SPKL", NULL, "Left Speaker Out" },
  463. { "Right ADC", NULL, "Right Boost Mixer" },
  464. { "Right Boost Mixer", "AUXR Volume", "AUXR" },
  465. { "Right Boost Mixer", NULL, "Right Capture PGA" },
  466. { "Right Boost Mixer", "R2 Volume", "R2" },
  467. { "Left ADC", NULL, "Left Boost Mixer" },
  468. { "Left Boost Mixer", "AUXL Volume", "AUXL" },
  469. { "Left Boost Mixer", NULL, "Left Capture PGA" },
  470. { "Left Boost Mixer", "L2 Volume", "L2" },
  471. { "Right Capture PGA", NULL, "Right Input Mixer" },
  472. { "Left Capture PGA", NULL, "Left Input Mixer" },
  473. { "Right Input Mixer", "R2 Switch", "R2" },
  474. { "Right Input Mixer", "MicN Switch", "RIN" },
  475. { "Right Input Mixer", "MicP Switch", "RIP" },
  476. { "Left Input Mixer", "L2 Switch", "L2" },
  477. { "Left Input Mixer", "MicN Switch", "LIN" },
  478. { "Left Input Mixer", "MicP Switch", "LIP" },
  479. };
  480. static int eqmode_get(struct snd_kcontrol *kcontrol,
  481. struct snd_ctl_elem_value *ucontrol)
  482. {
  483. struct snd_soc_codec *codec = snd_soc_kcontrol_codec(kcontrol);
  484. unsigned int reg;
  485. reg = snd_soc_read(codec, WM8983_EQ1_LOW_SHELF);
  486. if (reg & WM8983_EQ3DMODE)
  487. ucontrol->value.integer.value[0] = 1;
  488. else
  489. ucontrol->value.integer.value[0] = 0;
  490. return 0;
  491. }
  492. static int eqmode_put(struct snd_kcontrol *kcontrol,
  493. struct snd_ctl_elem_value *ucontrol)
  494. {
  495. struct snd_soc_codec *codec = snd_soc_kcontrol_codec(kcontrol);
  496. unsigned int regpwr2, regpwr3;
  497. unsigned int reg_eq;
  498. if (ucontrol->value.integer.value[0] != 0
  499. && ucontrol->value.integer.value[0] != 1)
  500. return -EINVAL;
  501. reg_eq = snd_soc_read(codec, WM8983_EQ1_LOW_SHELF);
  502. switch ((reg_eq & WM8983_EQ3DMODE) >> WM8983_EQ3DMODE_SHIFT) {
  503. case 0:
  504. if (!ucontrol->value.integer.value[0])
  505. return 0;
  506. break;
  507. case 1:
  508. if (ucontrol->value.integer.value[0])
  509. return 0;
  510. break;
  511. }
  512. regpwr2 = snd_soc_read(codec, WM8983_POWER_MANAGEMENT_2);
  513. regpwr3 = snd_soc_read(codec, WM8983_POWER_MANAGEMENT_3);
  514. /* disable the DACs and ADCs */
  515. snd_soc_update_bits(codec, WM8983_POWER_MANAGEMENT_2,
  516. WM8983_ADCENR_MASK | WM8983_ADCENL_MASK, 0);
  517. snd_soc_update_bits(codec, WM8983_POWER_MANAGEMENT_3,
  518. WM8983_DACENR_MASK | WM8983_DACENL_MASK, 0);
  519. /* set the desired eqmode */
  520. snd_soc_update_bits(codec, WM8983_EQ1_LOW_SHELF,
  521. WM8983_EQ3DMODE_MASK,
  522. ucontrol->value.integer.value[0]
  523. << WM8983_EQ3DMODE_SHIFT);
  524. /* restore DAC/ADC configuration */
  525. snd_soc_write(codec, WM8983_POWER_MANAGEMENT_2, regpwr2);
  526. snd_soc_write(codec, WM8983_POWER_MANAGEMENT_3, regpwr3);
  527. return 0;
  528. }
  529. static bool wm8983_readable(struct device *dev, unsigned int reg)
  530. {
  531. if (reg > WM8983_MAX_REGISTER)
  532. return 0;
  533. return wm8983_access_masks[reg].read != 0;
  534. }
  535. static int wm8983_dac_mute(struct snd_soc_dai *dai, int mute)
  536. {
  537. struct snd_soc_codec *codec = dai->codec;
  538. return snd_soc_update_bits(codec, WM8983_DAC_CONTROL,
  539. WM8983_SOFTMUTE_MASK,
  540. !!mute << WM8983_SOFTMUTE_SHIFT);
  541. }
  542. static int wm8983_set_fmt(struct snd_soc_dai *dai, unsigned int fmt)
  543. {
  544. struct snd_soc_codec *codec = dai->codec;
  545. u16 format, master, bcp, lrp;
  546. switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
  547. case SND_SOC_DAIFMT_I2S:
  548. format = 0x2;
  549. break;
  550. case SND_SOC_DAIFMT_RIGHT_J:
  551. format = 0x0;
  552. break;
  553. case SND_SOC_DAIFMT_LEFT_J:
  554. format = 0x1;
  555. break;
  556. case SND_SOC_DAIFMT_DSP_A:
  557. case SND_SOC_DAIFMT_DSP_B:
  558. format = 0x3;
  559. break;
  560. default:
  561. dev_err(dai->dev, "Unknown dai format\n");
  562. return -EINVAL;
  563. }
  564. snd_soc_update_bits(codec, WM8983_AUDIO_INTERFACE,
  565. WM8983_FMT_MASK, format << WM8983_FMT_SHIFT);
  566. switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
  567. case SND_SOC_DAIFMT_CBM_CFM:
  568. master = 1;
  569. break;
  570. case SND_SOC_DAIFMT_CBS_CFS:
  571. master = 0;
  572. break;
  573. default:
  574. dev_err(dai->dev, "Unknown master/slave configuration\n");
  575. return -EINVAL;
  576. }
  577. snd_soc_update_bits(codec, WM8983_CLOCK_GEN_CONTROL,
  578. WM8983_MS_MASK, master << WM8983_MS_SHIFT);
  579. /* FIXME: We don't currently support DSP A/B modes */
  580. switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
  581. case SND_SOC_DAIFMT_DSP_A:
  582. case SND_SOC_DAIFMT_DSP_B:
  583. dev_err(dai->dev, "DSP A/B modes are not supported\n");
  584. return -EINVAL;
  585. default:
  586. break;
  587. }
  588. bcp = lrp = 0;
  589. switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
  590. case SND_SOC_DAIFMT_NB_NF:
  591. break;
  592. case SND_SOC_DAIFMT_IB_IF:
  593. bcp = lrp = 1;
  594. break;
  595. case SND_SOC_DAIFMT_IB_NF:
  596. bcp = 1;
  597. break;
  598. case SND_SOC_DAIFMT_NB_IF:
  599. lrp = 1;
  600. break;
  601. default:
  602. dev_err(dai->dev, "Unknown polarity configuration\n");
  603. return -EINVAL;
  604. }
  605. snd_soc_update_bits(codec, WM8983_AUDIO_INTERFACE,
  606. WM8983_LRCP_MASK, lrp << WM8983_LRCP_SHIFT);
  607. snd_soc_update_bits(codec, WM8983_AUDIO_INTERFACE,
  608. WM8983_BCP_MASK, bcp << WM8983_BCP_SHIFT);
  609. return 0;
  610. }
  611. static int wm8983_hw_params(struct snd_pcm_substream *substream,
  612. struct snd_pcm_hw_params *params,
  613. struct snd_soc_dai *dai)
  614. {
  615. int i;
  616. struct snd_soc_codec *codec = dai->codec;
  617. struct wm8983_priv *wm8983 = snd_soc_codec_get_drvdata(codec);
  618. u16 blen, srate_idx;
  619. u32 tmp;
  620. int srate_best;
  621. int ret;
  622. ret = snd_soc_params_to_bclk(params);
  623. if (ret < 0) {
  624. dev_err(codec->dev, "Failed to convert params to bclk: %d\n", ret);
  625. return ret;
  626. }
  627. wm8983->bclk = ret;
  628. switch (params_width(params)) {
  629. case 16:
  630. blen = 0x0;
  631. break;
  632. case 20:
  633. blen = 0x1;
  634. break;
  635. case 24:
  636. blen = 0x2;
  637. break;
  638. case 32:
  639. blen = 0x3;
  640. break;
  641. default:
  642. dev_err(dai->dev, "Unsupported word length %u\n",
  643. params_width(params));
  644. return -EINVAL;
  645. }
  646. snd_soc_update_bits(codec, WM8983_AUDIO_INTERFACE,
  647. WM8983_WL_MASK, blen << WM8983_WL_SHIFT);
  648. /*
  649. * match to the nearest possible sample rate and rely
  650. * on the array index to configure the SR register
  651. */
  652. srate_idx = 0;
  653. srate_best = abs(srates[0] - params_rate(params));
  654. for (i = 1; i < ARRAY_SIZE(srates); ++i) {
  655. if (abs(srates[i] - params_rate(params)) >= srate_best)
  656. continue;
  657. srate_idx = i;
  658. srate_best = abs(srates[i] - params_rate(params));
  659. }
  660. dev_dbg(dai->dev, "Selected SRATE = %d\n", srates[srate_idx]);
  661. snd_soc_update_bits(codec, WM8983_ADDITIONAL_CONTROL,
  662. WM8983_SR_MASK, srate_idx << WM8983_SR_SHIFT);
  663. dev_dbg(dai->dev, "Target BCLK = %uHz\n", wm8983->bclk);
  664. dev_dbg(dai->dev, "SYSCLK = %uHz\n", wm8983->sysclk);
  665. for (i = 0; i < ARRAY_SIZE(fs_ratios); ++i) {
  666. if (wm8983->sysclk / params_rate(params)
  667. == fs_ratios[i].ratio)
  668. break;
  669. }
  670. if (i == ARRAY_SIZE(fs_ratios)) {
  671. dev_err(dai->dev, "Unable to configure MCLK ratio %u/%u\n",
  672. wm8983->sysclk, params_rate(params));
  673. return -EINVAL;
  674. }
  675. dev_dbg(dai->dev, "MCLK ratio = %dfs\n", fs_ratios[i].ratio);
  676. snd_soc_update_bits(codec, WM8983_CLOCK_GEN_CONTROL,
  677. WM8983_MCLKDIV_MASK, i << WM8983_MCLKDIV_SHIFT);
  678. /* select the appropriate bclk divider */
  679. tmp = (wm8983->sysclk / fs_ratios[i].div) * 10;
  680. for (i = 0; i < ARRAY_SIZE(bclk_divs); ++i) {
  681. if (wm8983->bclk == tmp / bclk_divs[i])
  682. break;
  683. }
  684. if (i == ARRAY_SIZE(bclk_divs)) {
  685. dev_err(dai->dev, "No matching BCLK divider found\n");
  686. return -EINVAL;
  687. }
  688. dev_dbg(dai->dev, "BCLK div = %d\n", i);
  689. snd_soc_update_bits(codec, WM8983_CLOCK_GEN_CONTROL,
  690. WM8983_BCLKDIV_MASK, i << WM8983_BCLKDIV_SHIFT);
  691. return 0;
  692. }
  693. struct pll_div {
  694. u32 div2:1;
  695. u32 n:4;
  696. u32 k:24;
  697. };
  698. #define FIXED_PLL_SIZE ((1ULL << 24) * 10)
  699. static int pll_factors(struct pll_div *pll_div, unsigned int target,
  700. unsigned int source)
  701. {
  702. u64 Kpart;
  703. unsigned long int K, Ndiv, Nmod;
  704. pll_div->div2 = 0;
  705. Ndiv = target / source;
  706. if (Ndiv < 6) {
  707. source >>= 1;
  708. pll_div->div2 = 1;
  709. Ndiv = target / source;
  710. }
  711. if (Ndiv < 6 || Ndiv > 12) {
  712. printk(KERN_ERR "%s: WM8983 N value is not within"
  713. " the recommended range: %lu\n", __func__, Ndiv);
  714. return -EINVAL;
  715. }
  716. pll_div->n = Ndiv;
  717. Nmod = target % source;
  718. Kpart = FIXED_PLL_SIZE * (u64)Nmod;
  719. do_div(Kpart, source);
  720. K = Kpart & 0xffffffff;
  721. if ((K % 10) >= 5)
  722. K += 5;
  723. K /= 10;
  724. pll_div->k = K;
  725. return 0;
  726. }
  727. static int wm8983_set_pll(struct snd_soc_dai *dai, int pll_id,
  728. int source, unsigned int freq_in,
  729. unsigned int freq_out)
  730. {
  731. int ret;
  732. struct snd_soc_codec *codec;
  733. struct pll_div pll_div;
  734. codec = dai->codec;
  735. if (!freq_in || !freq_out) {
  736. /* disable the PLL */
  737. snd_soc_update_bits(codec, WM8983_POWER_MANAGEMENT_1,
  738. WM8983_PLLEN_MASK, 0);
  739. return 0;
  740. } else {
  741. ret = pll_factors(&pll_div, freq_out * 4 * 2, freq_in);
  742. if (ret)
  743. return ret;
  744. /* disable the PLL before re-programming it */
  745. snd_soc_update_bits(codec, WM8983_POWER_MANAGEMENT_1,
  746. WM8983_PLLEN_MASK, 0);
  747. /* set PLLN and PRESCALE */
  748. snd_soc_write(codec, WM8983_PLL_N,
  749. (pll_div.div2 << WM8983_PLL_PRESCALE_SHIFT)
  750. | pll_div.n);
  751. /* set PLLK */
  752. snd_soc_write(codec, WM8983_PLL_K_3, pll_div.k & 0x1ff);
  753. snd_soc_write(codec, WM8983_PLL_K_2, (pll_div.k >> 9) & 0x1ff);
  754. snd_soc_write(codec, WM8983_PLL_K_1, (pll_div.k >> 18));
  755. /* enable the PLL */
  756. snd_soc_update_bits(codec, WM8983_POWER_MANAGEMENT_1,
  757. WM8983_PLLEN_MASK, WM8983_PLLEN);
  758. }
  759. return 0;
  760. }
  761. static int wm8983_set_sysclk(struct snd_soc_dai *dai,
  762. int clk_id, unsigned int freq, int dir)
  763. {
  764. struct snd_soc_codec *codec = dai->codec;
  765. struct wm8983_priv *wm8983 = snd_soc_codec_get_drvdata(codec);
  766. switch (clk_id) {
  767. case WM8983_CLKSRC_MCLK:
  768. snd_soc_update_bits(codec, WM8983_CLOCK_GEN_CONTROL,
  769. WM8983_CLKSEL_MASK, 0);
  770. break;
  771. case WM8983_CLKSRC_PLL:
  772. snd_soc_update_bits(codec, WM8983_CLOCK_GEN_CONTROL,
  773. WM8983_CLKSEL_MASK, WM8983_CLKSEL);
  774. break;
  775. default:
  776. dev_err(dai->dev, "Unknown clock source: %d\n", clk_id);
  777. return -EINVAL;
  778. }
  779. wm8983->sysclk = freq;
  780. return 0;
  781. }
  782. static int wm8983_set_bias_level(struct snd_soc_codec *codec,
  783. enum snd_soc_bias_level level)
  784. {
  785. struct wm8983_priv *wm8983 = snd_soc_codec_get_drvdata(codec);
  786. int ret;
  787. switch (level) {
  788. case SND_SOC_BIAS_ON:
  789. case SND_SOC_BIAS_PREPARE:
  790. /* VMID at 100k */
  791. snd_soc_update_bits(codec, WM8983_POWER_MANAGEMENT_1,
  792. WM8983_VMIDSEL_MASK,
  793. 1 << WM8983_VMIDSEL_SHIFT);
  794. break;
  795. case SND_SOC_BIAS_STANDBY:
  796. if (codec->dapm.bias_level == SND_SOC_BIAS_OFF) {
  797. ret = regcache_sync(wm8983->regmap);
  798. if (ret < 0) {
  799. dev_err(codec->dev, "Failed to sync cache: %d\n", ret);
  800. return ret;
  801. }
  802. /* enable anti-pop features */
  803. snd_soc_update_bits(codec, WM8983_OUT4_TO_ADC,
  804. WM8983_POBCTRL_MASK | WM8983_DELEN_MASK,
  805. WM8983_POBCTRL | WM8983_DELEN);
  806. /* enable thermal shutdown */
  807. snd_soc_update_bits(codec, WM8983_OUTPUT_CTRL,
  808. WM8983_TSDEN_MASK, WM8983_TSDEN);
  809. /* enable BIASEN */
  810. snd_soc_update_bits(codec, WM8983_POWER_MANAGEMENT_1,
  811. WM8983_BIASEN_MASK, WM8983_BIASEN);
  812. /* VMID at 100k */
  813. snd_soc_update_bits(codec, WM8983_POWER_MANAGEMENT_1,
  814. WM8983_VMIDSEL_MASK,
  815. 1 << WM8983_VMIDSEL_SHIFT);
  816. msleep(250);
  817. /* disable anti-pop features */
  818. snd_soc_update_bits(codec, WM8983_OUT4_TO_ADC,
  819. WM8983_POBCTRL_MASK |
  820. WM8983_DELEN_MASK, 0);
  821. }
  822. /* VMID at 500k */
  823. snd_soc_update_bits(codec, WM8983_POWER_MANAGEMENT_1,
  824. WM8983_VMIDSEL_MASK,
  825. 2 << WM8983_VMIDSEL_SHIFT);
  826. break;
  827. case SND_SOC_BIAS_OFF:
  828. /* disable thermal shutdown */
  829. snd_soc_update_bits(codec, WM8983_OUTPUT_CTRL,
  830. WM8983_TSDEN_MASK, 0);
  831. /* disable VMIDSEL and BIASEN */
  832. snd_soc_update_bits(codec, WM8983_POWER_MANAGEMENT_1,
  833. WM8983_VMIDSEL_MASK | WM8983_BIASEN_MASK,
  834. 0);
  835. /* wait for VMID to discharge */
  836. msleep(100);
  837. snd_soc_write(codec, WM8983_POWER_MANAGEMENT_1, 0);
  838. snd_soc_write(codec, WM8983_POWER_MANAGEMENT_2, 0);
  839. snd_soc_write(codec, WM8983_POWER_MANAGEMENT_3, 0);
  840. break;
  841. }
  842. codec->dapm.bias_level = level;
  843. return 0;
  844. }
  845. #ifdef CONFIG_PM
  846. static int wm8983_suspend(struct snd_soc_codec *codec)
  847. {
  848. wm8983_set_bias_level(codec, SND_SOC_BIAS_OFF);
  849. return 0;
  850. }
  851. static int wm8983_resume(struct snd_soc_codec *codec)
  852. {
  853. wm8983_set_bias_level(codec, SND_SOC_BIAS_STANDBY);
  854. return 0;
  855. }
  856. #else
  857. #define wm8983_suspend NULL
  858. #define wm8983_resume NULL
  859. #endif
  860. static int wm8983_remove(struct snd_soc_codec *codec)
  861. {
  862. wm8983_set_bias_level(codec, SND_SOC_BIAS_OFF);
  863. return 0;
  864. }
  865. static int wm8983_probe(struct snd_soc_codec *codec)
  866. {
  867. int ret;
  868. int i;
  869. ret = snd_soc_write(codec, WM8983_SOFTWARE_RESET, 0);
  870. if (ret < 0) {
  871. dev_err(codec->dev, "Failed to issue reset: %d\n", ret);
  872. return ret;
  873. }
  874. /* set the vol/gain update bits */
  875. for (i = 0; i < ARRAY_SIZE(vol_update_regs); ++i)
  876. snd_soc_update_bits(codec, vol_update_regs[i],
  877. 0x100, 0x100);
  878. /* mute all outputs and set PGAs to minimum gain */
  879. for (i = WM8983_LOUT1_HP_VOLUME_CTRL;
  880. i <= WM8983_OUT4_MONO_MIX_CTRL; ++i)
  881. snd_soc_update_bits(codec, i, 0x40, 0x40);
  882. /* enable soft mute */
  883. snd_soc_update_bits(codec, WM8983_DAC_CONTROL,
  884. WM8983_SOFTMUTE_MASK,
  885. WM8983_SOFTMUTE);
  886. /* enable BIASCUT */
  887. snd_soc_update_bits(codec, WM8983_BIAS_CTRL,
  888. WM8983_BIASCUT, WM8983_BIASCUT);
  889. return 0;
  890. }
  891. static const struct snd_soc_dai_ops wm8983_dai_ops = {
  892. .digital_mute = wm8983_dac_mute,
  893. .hw_params = wm8983_hw_params,
  894. .set_fmt = wm8983_set_fmt,
  895. .set_sysclk = wm8983_set_sysclk,
  896. .set_pll = wm8983_set_pll
  897. };
  898. #define WM8983_FORMATS (SNDRV_PCM_FMTBIT_S16_LE | SNDRV_PCM_FMTBIT_S20_3LE | \
  899. SNDRV_PCM_FMTBIT_S24_LE | SNDRV_PCM_FMTBIT_S32_LE)
  900. static struct snd_soc_dai_driver wm8983_dai = {
  901. .name = "wm8983-hifi",
  902. .playback = {
  903. .stream_name = "Playback",
  904. .channels_min = 2,
  905. .channels_max = 2,
  906. .rates = SNDRV_PCM_RATE_8000_48000,
  907. .formats = WM8983_FORMATS,
  908. },
  909. .capture = {
  910. .stream_name = "Capture",
  911. .channels_min = 2,
  912. .channels_max = 2,
  913. .rates = SNDRV_PCM_RATE_8000_48000,
  914. .formats = WM8983_FORMATS,
  915. },
  916. .ops = &wm8983_dai_ops,
  917. .symmetric_rates = 1
  918. };
  919. static struct snd_soc_codec_driver soc_codec_dev_wm8983 = {
  920. .probe = wm8983_probe,
  921. .remove = wm8983_remove,
  922. .suspend = wm8983_suspend,
  923. .resume = wm8983_resume,
  924. .set_bias_level = wm8983_set_bias_level,
  925. .controls = wm8983_snd_controls,
  926. .num_controls = ARRAY_SIZE(wm8983_snd_controls),
  927. .dapm_widgets = wm8983_dapm_widgets,
  928. .num_dapm_widgets = ARRAY_SIZE(wm8983_dapm_widgets),
  929. .dapm_routes = wm8983_audio_map,
  930. .num_dapm_routes = ARRAY_SIZE(wm8983_audio_map),
  931. };
  932. static const struct regmap_config wm8983_regmap = {
  933. .reg_bits = 7,
  934. .val_bits = 9,
  935. .reg_defaults = wm8983_defaults,
  936. .num_reg_defaults = ARRAY_SIZE(wm8983_defaults),
  937. .cache_type = REGCACHE_RBTREE,
  938. .readable_reg = wm8983_readable,
  939. };
  940. #if defined(CONFIG_SPI_MASTER)
  941. static int wm8983_spi_probe(struct spi_device *spi)
  942. {
  943. struct wm8983_priv *wm8983;
  944. int ret;
  945. wm8983 = devm_kzalloc(&spi->dev, sizeof *wm8983, GFP_KERNEL);
  946. if (!wm8983)
  947. return -ENOMEM;
  948. wm8983->regmap = devm_regmap_init_spi(spi, &wm8983_regmap);
  949. if (IS_ERR(wm8983->regmap)) {
  950. ret = PTR_ERR(wm8983->regmap);
  951. dev_err(&spi->dev, "Failed to init regmap: %d\n", ret);
  952. return ret;
  953. }
  954. spi_set_drvdata(spi, wm8983);
  955. ret = snd_soc_register_codec(&spi->dev,
  956. &soc_codec_dev_wm8983, &wm8983_dai, 1);
  957. return ret;
  958. }
  959. static int wm8983_spi_remove(struct spi_device *spi)
  960. {
  961. snd_soc_unregister_codec(&spi->dev);
  962. return 0;
  963. }
  964. static struct spi_driver wm8983_spi_driver = {
  965. .driver = {
  966. .name = "wm8983",
  967. .owner = THIS_MODULE,
  968. },
  969. .probe = wm8983_spi_probe,
  970. .remove = wm8983_spi_remove
  971. };
  972. #endif
  973. #if IS_ENABLED(CONFIG_I2C)
  974. static int wm8983_i2c_probe(struct i2c_client *i2c,
  975. const struct i2c_device_id *id)
  976. {
  977. struct wm8983_priv *wm8983;
  978. int ret;
  979. wm8983 = devm_kzalloc(&i2c->dev, sizeof *wm8983, GFP_KERNEL);
  980. if (!wm8983)
  981. return -ENOMEM;
  982. wm8983->regmap = devm_regmap_init_i2c(i2c, &wm8983_regmap);
  983. if (IS_ERR(wm8983->regmap)) {
  984. ret = PTR_ERR(wm8983->regmap);
  985. dev_err(&i2c->dev, "Failed to init regmap: %d\n", ret);
  986. return ret;
  987. }
  988. i2c_set_clientdata(i2c, wm8983);
  989. ret = snd_soc_register_codec(&i2c->dev,
  990. &soc_codec_dev_wm8983, &wm8983_dai, 1);
  991. return ret;
  992. }
  993. static int wm8983_i2c_remove(struct i2c_client *client)
  994. {
  995. snd_soc_unregister_codec(&client->dev);
  996. return 0;
  997. }
  998. static const struct i2c_device_id wm8983_i2c_id[] = {
  999. { "wm8983", 0 },
  1000. { }
  1001. };
  1002. MODULE_DEVICE_TABLE(i2c, wm8983_i2c_id);
  1003. static struct i2c_driver wm8983_i2c_driver = {
  1004. .driver = {
  1005. .name = "wm8983",
  1006. .owner = THIS_MODULE,
  1007. },
  1008. .probe = wm8983_i2c_probe,
  1009. .remove = wm8983_i2c_remove,
  1010. .id_table = wm8983_i2c_id
  1011. };
  1012. #endif
  1013. static int __init wm8983_modinit(void)
  1014. {
  1015. int ret = 0;
  1016. #if IS_ENABLED(CONFIG_I2C)
  1017. ret = i2c_add_driver(&wm8983_i2c_driver);
  1018. if (ret) {
  1019. printk(KERN_ERR "Failed to register wm8983 I2C driver: %d\n",
  1020. ret);
  1021. }
  1022. #endif
  1023. #if defined(CONFIG_SPI_MASTER)
  1024. ret = spi_register_driver(&wm8983_spi_driver);
  1025. if (ret != 0) {
  1026. printk(KERN_ERR "Failed to register wm8983 SPI driver: %d\n",
  1027. ret);
  1028. }
  1029. #endif
  1030. return ret;
  1031. }
  1032. module_init(wm8983_modinit);
  1033. static void __exit wm8983_exit(void)
  1034. {
  1035. #if IS_ENABLED(CONFIG_I2C)
  1036. i2c_del_driver(&wm8983_i2c_driver);
  1037. #endif
  1038. #if defined(CONFIG_SPI_MASTER)
  1039. spi_unregister_driver(&wm8983_spi_driver);
  1040. #endif
  1041. }
  1042. module_exit(wm8983_exit);
  1043. MODULE_DESCRIPTION("ASoC WM8983 driver");
  1044. MODULE_AUTHOR("Dimitris Papastamos <dp@opensource.wolfsonmicro.com>");
  1045. MODULE_LICENSE("GPL");