wm8991.c 43 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405
  1. /*
  2. * wm8991.c -- WM8991 ALSA Soc Audio driver
  3. *
  4. * Copyright 2007-2010 Wolfson Microelectronics PLC.
  5. * Author: Graeme Gregory
  6. * Graeme.Gregory@wolfsonmicro.com
  7. *
  8. * This program is free software; you can redistribute it and/or modify it
  9. * under the terms of the GNU General Public License as published by the
  10. * Free Software Foundation; either version 2 of the License, or (at your
  11. * option) any later version.
  12. */
  13. #include <linux/module.h>
  14. #include <linux/moduleparam.h>
  15. #include <linux/kernel.h>
  16. #include <linux/init.h>
  17. #include <linux/delay.h>
  18. #include <linux/pm.h>
  19. #include <linux/i2c.h>
  20. #include <linux/regmap.h>
  21. #include <linux/slab.h>
  22. #include <sound/core.h>
  23. #include <sound/pcm.h>
  24. #include <sound/pcm_params.h>
  25. #include <sound/soc.h>
  26. #include <sound/soc-dapm.h>
  27. #include <sound/initval.h>
  28. #include <sound/tlv.h>
  29. #include <asm/div64.h>
  30. #include "wm8991.h"
  31. struct wm8991_priv {
  32. struct regmap *regmap;
  33. unsigned int pcmclk;
  34. };
  35. static const struct reg_default wm8991_reg_defaults[] = {
  36. { 1, 0x0000 }, /* R1 - Power Management (1) */
  37. { 2, 0x6000 }, /* R2 - Power Management (2) */
  38. { 3, 0x0000 }, /* R3 - Power Management (3) */
  39. { 4, 0x4050 }, /* R4 - Audio Interface (1) */
  40. { 5, 0x4000 }, /* R5 - Audio Interface (2) */
  41. { 6, 0x01C8 }, /* R6 - Clocking (1) */
  42. { 7, 0x0000 }, /* R7 - Clocking (2) */
  43. { 8, 0x0040 }, /* R8 - Audio Interface (3) */
  44. { 9, 0x0040 }, /* R9 - Audio Interface (4) */
  45. { 10, 0x0004 }, /* R10 - DAC CTRL */
  46. { 11, 0x00C0 }, /* R11 - Left DAC Digital Volume */
  47. { 12, 0x00C0 }, /* R12 - Right DAC Digital Volume */
  48. { 13, 0x0000 }, /* R13 - Digital Side Tone */
  49. { 14, 0x0100 }, /* R14 - ADC CTRL */
  50. { 15, 0x00C0 }, /* R15 - Left ADC Digital Volume */
  51. { 16, 0x00C0 }, /* R16 - Right ADC Digital Volume */
  52. { 18, 0x0000 }, /* R18 - GPIO CTRL 1 */
  53. { 19, 0x1000 }, /* R19 - GPIO1 & GPIO2 */
  54. { 20, 0x1010 }, /* R20 - GPIO3 & GPIO4 */
  55. { 21, 0x1010 }, /* R21 - GPIO5 & GPIO6 */
  56. { 22, 0x8000 }, /* R22 - GPIOCTRL 2 */
  57. { 23, 0x0800 }, /* R23 - GPIO_POL */
  58. { 24, 0x008B }, /* R24 - Left Line Input 1&2 Volume */
  59. { 25, 0x008B }, /* R25 - Left Line Input 3&4 Volume */
  60. { 26, 0x008B }, /* R26 - Right Line Input 1&2 Volume */
  61. { 27, 0x008B }, /* R27 - Right Line Input 3&4 Volume */
  62. { 28, 0x0000 }, /* R28 - Left Output Volume */
  63. { 29, 0x0000 }, /* R29 - Right Output Volume */
  64. { 30, 0x0066 }, /* R30 - Line Outputs Volume */
  65. { 31, 0x0022 }, /* R31 - Out3/4 Volume */
  66. { 32, 0x0079 }, /* R32 - Left OPGA Volume */
  67. { 33, 0x0079 }, /* R33 - Right OPGA Volume */
  68. { 34, 0x0003 }, /* R34 - Speaker Volume */
  69. { 35, 0x0003 }, /* R35 - ClassD1 */
  70. { 37, 0x0100 }, /* R37 - ClassD3 */
  71. { 39, 0x0000 }, /* R39 - Input Mixer1 */
  72. { 40, 0x0000 }, /* R40 - Input Mixer2 */
  73. { 41, 0x0000 }, /* R41 - Input Mixer3 */
  74. { 42, 0x0000 }, /* R42 - Input Mixer4 */
  75. { 43, 0x0000 }, /* R43 - Input Mixer5 */
  76. { 44, 0x0000 }, /* R44 - Input Mixer6 */
  77. { 45, 0x0000 }, /* R45 - Output Mixer1 */
  78. { 46, 0x0000 }, /* R46 - Output Mixer2 */
  79. { 47, 0x0000 }, /* R47 - Output Mixer3 */
  80. { 48, 0x0000 }, /* R48 - Output Mixer4 */
  81. { 49, 0x0000 }, /* R49 - Output Mixer5 */
  82. { 50, 0x0000 }, /* R50 - Output Mixer6 */
  83. { 51, 0x0180 }, /* R51 - Out3/4 Mixer */
  84. { 52, 0x0000 }, /* R52 - Line Mixer1 */
  85. { 53, 0x0000 }, /* R53 - Line Mixer2 */
  86. { 54, 0x0000 }, /* R54 - Speaker Mixer */
  87. { 55, 0x0000 }, /* R55 - Additional Control */
  88. { 56, 0x0000 }, /* R56 - AntiPOP1 */
  89. { 57, 0x0000 }, /* R57 - AntiPOP2 */
  90. { 58, 0x0000 }, /* R58 - MICBIAS */
  91. { 60, 0x0008 }, /* R60 - PLL1 */
  92. { 61, 0x0031 }, /* R61 - PLL2 */
  93. { 62, 0x0026 }, /* R62 - PLL3 */
  94. };
  95. static bool wm8991_volatile(struct device *dev, unsigned int reg)
  96. {
  97. switch (reg) {
  98. case WM8991_RESET:
  99. return true;
  100. default:
  101. return false;
  102. }
  103. }
  104. static const unsigned int rec_mix_tlv[] = {
  105. TLV_DB_RANGE_HEAD(1),
  106. 0, 7, TLV_DB_LINEAR_ITEM(-1500, 600),
  107. };
  108. static const unsigned int in_pga_tlv[] = {
  109. TLV_DB_RANGE_HEAD(1),
  110. 0, 0x1F, TLV_DB_LINEAR_ITEM(-1650, 3000),
  111. };
  112. static const unsigned int out_mix_tlv[] = {
  113. TLV_DB_RANGE_HEAD(1),
  114. 0, 7, TLV_DB_LINEAR_ITEM(0, -2100),
  115. };
  116. static const unsigned int out_pga_tlv[] = {
  117. TLV_DB_RANGE_HEAD(1),
  118. 0, 127, TLV_DB_LINEAR_ITEM(-7300, 600),
  119. };
  120. static const unsigned int out_omix_tlv[] = {
  121. TLV_DB_RANGE_HEAD(1),
  122. 0, 7, TLV_DB_LINEAR_ITEM(-600, 0),
  123. };
  124. static const unsigned int out_dac_tlv[] = {
  125. TLV_DB_RANGE_HEAD(1),
  126. 0, 255, TLV_DB_LINEAR_ITEM(-7163, 0),
  127. };
  128. static const unsigned int in_adc_tlv[] = {
  129. TLV_DB_RANGE_HEAD(1),
  130. 0, 255, TLV_DB_LINEAR_ITEM(-7163, 1763),
  131. };
  132. static const unsigned int out_sidetone_tlv[] = {
  133. TLV_DB_RANGE_HEAD(1),
  134. 0, 31, TLV_DB_LINEAR_ITEM(-3600, 0),
  135. };
  136. static int wm899x_outpga_put_volsw_vu(struct snd_kcontrol *kcontrol,
  137. struct snd_ctl_elem_value *ucontrol)
  138. {
  139. struct snd_soc_codec *codec = snd_soc_kcontrol_codec(kcontrol);
  140. int reg = kcontrol->private_value & 0xff;
  141. int ret;
  142. u16 val;
  143. ret = snd_soc_put_volsw(kcontrol, ucontrol);
  144. if (ret < 0)
  145. return ret;
  146. /* now hit the volume update bits (always bit 8) */
  147. val = snd_soc_read(codec, reg);
  148. return snd_soc_write(codec, reg, val | 0x0100);
  149. }
  150. static const char *wm8991_digital_sidetone[] =
  151. {"None", "Left ADC", "Right ADC", "Reserved"};
  152. static SOC_ENUM_SINGLE_DECL(wm8991_left_digital_sidetone_enum,
  153. WM8991_DIGITAL_SIDE_TONE,
  154. WM8991_ADC_TO_DACL_SHIFT,
  155. wm8991_digital_sidetone);
  156. static SOC_ENUM_SINGLE_DECL(wm8991_right_digital_sidetone_enum,
  157. WM8991_DIGITAL_SIDE_TONE,
  158. WM8991_ADC_TO_DACR_SHIFT,
  159. wm8991_digital_sidetone);
  160. static const char *wm8991_adcmode[] =
  161. {"Hi-fi mode", "Voice mode 1", "Voice mode 2", "Voice mode 3"};
  162. static SOC_ENUM_SINGLE_DECL(wm8991_right_adcmode_enum,
  163. WM8991_ADC_CTRL,
  164. WM8991_ADC_HPF_CUT_SHIFT,
  165. wm8991_adcmode);
  166. static const struct snd_kcontrol_new wm8991_snd_controls[] = {
  167. /* INMIXL */
  168. SOC_SINGLE("LIN12 PGA Boost", WM8991_INPUT_MIXER3, WM8991_L12MNBST_BIT, 1, 0),
  169. SOC_SINGLE("LIN34 PGA Boost", WM8991_INPUT_MIXER3, WM8991_L34MNBST_BIT, 1, 0),
  170. /* INMIXR */
  171. SOC_SINGLE("RIN12 PGA Boost", WM8991_INPUT_MIXER3, WM8991_R12MNBST_BIT, 1, 0),
  172. SOC_SINGLE("RIN34 PGA Boost", WM8991_INPUT_MIXER3, WM8991_R34MNBST_BIT, 1, 0),
  173. /* LOMIX */
  174. SOC_SINGLE_TLV("LOMIX LIN3 Bypass Volume", WM8991_OUTPUT_MIXER3,
  175. WM8991_LLI3LOVOL_SHIFT, WM8991_LLI3LOVOL_MASK, 1, out_mix_tlv),
  176. SOC_SINGLE_TLV("LOMIX RIN12 PGA Bypass Volume", WM8991_OUTPUT_MIXER3,
  177. WM8991_LR12LOVOL_SHIFT, WM8991_LR12LOVOL_MASK, 1, out_mix_tlv),
  178. SOC_SINGLE_TLV("LOMIX LIN12 PGA Bypass Volume", WM8991_OUTPUT_MIXER3,
  179. WM8991_LL12LOVOL_SHIFT, WM8991_LL12LOVOL_MASK, 1, out_mix_tlv),
  180. SOC_SINGLE_TLV("LOMIX RIN3 Bypass Volume", WM8991_OUTPUT_MIXER5,
  181. WM8991_LRI3LOVOL_SHIFT, WM8991_LRI3LOVOL_MASK, 1, out_mix_tlv),
  182. SOC_SINGLE_TLV("LOMIX AINRMUX Bypass Volume", WM8991_OUTPUT_MIXER5,
  183. WM8991_LRBLOVOL_SHIFT, WM8991_LRBLOVOL_MASK, 1, out_mix_tlv),
  184. SOC_SINGLE_TLV("LOMIX AINLMUX Bypass Volume", WM8991_OUTPUT_MIXER5,
  185. WM8991_LRBLOVOL_SHIFT, WM8991_LRBLOVOL_MASK, 1, out_mix_tlv),
  186. /* ROMIX */
  187. SOC_SINGLE_TLV("ROMIX RIN3 Bypass Volume", WM8991_OUTPUT_MIXER4,
  188. WM8991_RRI3ROVOL_SHIFT, WM8991_RRI3ROVOL_MASK, 1, out_mix_tlv),
  189. SOC_SINGLE_TLV("ROMIX LIN12 PGA Bypass Volume", WM8991_OUTPUT_MIXER4,
  190. WM8991_RL12ROVOL_SHIFT, WM8991_RL12ROVOL_MASK, 1, out_mix_tlv),
  191. SOC_SINGLE_TLV("ROMIX RIN12 PGA Bypass Volume", WM8991_OUTPUT_MIXER4,
  192. WM8991_RR12ROVOL_SHIFT, WM8991_RR12ROVOL_MASK, 1, out_mix_tlv),
  193. SOC_SINGLE_TLV("ROMIX LIN3 Bypass Volume", WM8991_OUTPUT_MIXER6,
  194. WM8991_RLI3ROVOL_SHIFT, WM8991_RLI3ROVOL_MASK, 1, out_mix_tlv),
  195. SOC_SINGLE_TLV("ROMIX AINLMUX Bypass Volume", WM8991_OUTPUT_MIXER6,
  196. WM8991_RLBROVOL_SHIFT, WM8991_RLBROVOL_MASK, 1, out_mix_tlv),
  197. SOC_SINGLE_TLV("ROMIX AINRMUX Bypass Volume", WM8991_OUTPUT_MIXER6,
  198. WM8991_RRBROVOL_SHIFT, WM8991_RRBROVOL_MASK, 1, out_mix_tlv),
  199. /* LOUT */
  200. SOC_WM899X_OUTPGA_SINGLE_R_TLV("LOUT Volume", WM8991_LEFT_OUTPUT_VOLUME,
  201. WM8991_LOUTVOL_SHIFT, WM8991_LOUTVOL_MASK, 0, out_pga_tlv),
  202. SOC_SINGLE("LOUT ZC", WM8991_LEFT_OUTPUT_VOLUME, WM8991_LOZC_BIT, 1, 0),
  203. /* ROUT */
  204. SOC_WM899X_OUTPGA_SINGLE_R_TLV("ROUT Volume", WM8991_RIGHT_OUTPUT_VOLUME,
  205. WM8991_ROUTVOL_SHIFT, WM8991_ROUTVOL_MASK, 0, out_pga_tlv),
  206. SOC_SINGLE("ROUT ZC", WM8991_RIGHT_OUTPUT_VOLUME, WM8991_ROZC_BIT, 1, 0),
  207. /* LOPGA */
  208. SOC_WM899X_OUTPGA_SINGLE_R_TLV("LOPGA Volume", WM8991_LEFT_OPGA_VOLUME,
  209. WM8991_LOPGAVOL_SHIFT, WM8991_LOPGAVOL_MASK, 0, out_pga_tlv),
  210. SOC_SINGLE("LOPGA ZC Switch", WM8991_LEFT_OPGA_VOLUME,
  211. WM8991_LOPGAZC_BIT, 1, 0),
  212. /* ROPGA */
  213. SOC_WM899X_OUTPGA_SINGLE_R_TLV("ROPGA Volume", WM8991_RIGHT_OPGA_VOLUME,
  214. WM8991_ROPGAVOL_SHIFT, WM8991_ROPGAVOL_MASK, 0, out_pga_tlv),
  215. SOC_SINGLE("ROPGA ZC Switch", WM8991_RIGHT_OPGA_VOLUME,
  216. WM8991_ROPGAZC_BIT, 1, 0),
  217. SOC_SINGLE("LON Mute Switch", WM8991_LINE_OUTPUTS_VOLUME,
  218. WM8991_LONMUTE_BIT, 1, 0),
  219. SOC_SINGLE("LOP Mute Switch", WM8991_LINE_OUTPUTS_VOLUME,
  220. WM8991_LOPMUTE_BIT, 1, 0),
  221. SOC_SINGLE("LOP Attenuation Switch", WM8991_LINE_OUTPUTS_VOLUME,
  222. WM8991_LOATTN_BIT, 1, 0),
  223. SOC_SINGLE("RON Mute Switch", WM8991_LINE_OUTPUTS_VOLUME,
  224. WM8991_RONMUTE_BIT, 1, 0),
  225. SOC_SINGLE("ROP Mute Switch", WM8991_LINE_OUTPUTS_VOLUME,
  226. WM8991_ROPMUTE_BIT, 1, 0),
  227. SOC_SINGLE("ROP Attenuation Switch", WM8991_LINE_OUTPUTS_VOLUME,
  228. WM8991_ROATTN_BIT, 1, 0),
  229. SOC_SINGLE("OUT3 Mute Switch", WM8991_OUT3_4_VOLUME,
  230. WM8991_OUT3MUTE_BIT, 1, 0),
  231. SOC_SINGLE("OUT3 Attenuation Switch", WM8991_OUT3_4_VOLUME,
  232. WM8991_OUT3ATTN_BIT, 1, 0),
  233. SOC_SINGLE("OUT4 Mute Switch", WM8991_OUT3_4_VOLUME,
  234. WM8991_OUT4MUTE_BIT, 1, 0),
  235. SOC_SINGLE("OUT4 Attenuation Switch", WM8991_OUT3_4_VOLUME,
  236. WM8991_OUT4ATTN_BIT, 1, 0),
  237. SOC_SINGLE("Speaker Mode Switch", WM8991_CLASSD1,
  238. WM8991_CDMODE_BIT, 1, 0),
  239. SOC_SINGLE("Speaker Output Attenuation Volume", WM8991_SPEAKER_VOLUME,
  240. WM8991_SPKVOL_SHIFT, WM8991_SPKVOL_MASK, 0),
  241. SOC_SINGLE("Speaker DC Boost Volume", WM8991_CLASSD3,
  242. WM8991_DCGAIN_SHIFT, WM8991_DCGAIN_MASK, 0),
  243. SOC_SINGLE("Speaker AC Boost Volume", WM8991_CLASSD3,
  244. WM8991_ACGAIN_SHIFT, WM8991_ACGAIN_MASK, 0),
  245. SOC_WM899X_OUTPGA_SINGLE_R_TLV("Left DAC Digital Volume",
  246. WM8991_LEFT_DAC_DIGITAL_VOLUME,
  247. WM8991_DACL_VOL_SHIFT,
  248. WM8991_DACL_VOL_MASK,
  249. 0,
  250. out_dac_tlv),
  251. SOC_WM899X_OUTPGA_SINGLE_R_TLV("Right DAC Digital Volume",
  252. WM8991_RIGHT_DAC_DIGITAL_VOLUME,
  253. WM8991_DACR_VOL_SHIFT,
  254. WM8991_DACR_VOL_MASK,
  255. 0,
  256. out_dac_tlv),
  257. SOC_ENUM("Left Digital Sidetone", wm8991_left_digital_sidetone_enum),
  258. SOC_ENUM("Right Digital Sidetone", wm8991_right_digital_sidetone_enum),
  259. SOC_SINGLE_TLV("Left Digital Sidetone Volume", WM8991_DIGITAL_SIDE_TONE,
  260. WM8991_ADCL_DAC_SVOL_SHIFT, WM8991_ADCL_DAC_SVOL_MASK, 0,
  261. out_sidetone_tlv),
  262. SOC_SINGLE_TLV("Right Digital Sidetone Volume", WM8991_DIGITAL_SIDE_TONE,
  263. WM8991_ADCR_DAC_SVOL_SHIFT, WM8991_ADCR_DAC_SVOL_MASK, 0,
  264. out_sidetone_tlv),
  265. SOC_SINGLE("ADC Digital High Pass Filter Switch", WM8991_ADC_CTRL,
  266. WM8991_ADC_HPF_ENA_BIT, 1, 0),
  267. SOC_ENUM("ADC HPF Mode", wm8991_right_adcmode_enum),
  268. SOC_WM899X_OUTPGA_SINGLE_R_TLV("Left ADC Digital Volume",
  269. WM8991_LEFT_ADC_DIGITAL_VOLUME,
  270. WM8991_ADCL_VOL_SHIFT,
  271. WM8991_ADCL_VOL_MASK,
  272. 0,
  273. in_adc_tlv),
  274. SOC_WM899X_OUTPGA_SINGLE_R_TLV("Right ADC Digital Volume",
  275. WM8991_RIGHT_ADC_DIGITAL_VOLUME,
  276. WM8991_ADCR_VOL_SHIFT,
  277. WM8991_ADCR_VOL_MASK,
  278. 0,
  279. in_adc_tlv),
  280. SOC_WM899X_OUTPGA_SINGLE_R_TLV("LIN12 Volume",
  281. WM8991_LEFT_LINE_INPUT_1_2_VOLUME,
  282. WM8991_LIN12VOL_SHIFT,
  283. WM8991_LIN12VOL_MASK,
  284. 0,
  285. in_pga_tlv),
  286. SOC_SINGLE("LIN12 ZC Switch", WM8991_LEFT_LINE_INPUT_1_2_VOLUME,
  287. WM8991_LI12ZC_BIT, 1, 0),
  288. SOC_SINGLE("LIN12 Mute Switch", WM8991_LEFT_LINE_INPUT_1_2_VOLUME,
  289. WM8991_LI12MUTE_BIT, 1, 0),
  290. SOC_WM899X_OUTPGA_SINGLE_R_TLV("LIN34 Volume",
  291. WM8991_LEFT_LINE_INPUT_3_4_VOLUME,
  292. WM8991_LIN34VOL_SHIFT,
  293. WM8991_LIN34VOL_MASK,
  294. 0,
  295. in_pga_tlv),
  296. SOC_SINGLE("LIN34 ZC Switch", WM8991_LEFT_LINE_INPUT_3_4_VOLUME,
  297. WM8991_LI34ZC_BIT, 1, 0),
  298. SOC_SINGLE("LIN34 Mute Switch", WM8991_LEFT_LINE_INPUT_3_4_VOLUME,
  299. WM8991_LI34MUTE_BIT, 1, 0),
  300. SOC_WM899X_OUTPGA_SINGLE_R_TLV("RIN12 Volume",
  301. WM8991_RIGHT_LINE_INPUT_1_2_VOLUME,
  302. WM8991_RIN12VOL_SHIFT,
  303. WM8991_RIN12VOL_MASK,
  304. 0,
  305. in_pga_tlv),
  306. SOC_SINGLE("RIN12 ZC Switch", WM8991_RIGHT_LINE_INPUT_1_2_VOLUME,
  307. WM8991_RI12ZC_BIT, 1, 0),
  308. SOC_SINGLE("RIN12 Mute Switch", WM8991_RIGHT_LINE_INPUT_1_2_VOLUME,
  309. WM8991_RI12MUTE_BIT, 1, 0),
  310. SOC_WM899X_OUTPGA_SINGLE_R_TLV("RIN34 Volume",
  311. WM8991_RIGHT_LINE_INPUT_3_4_VOLUME,
  312. WM8991_RIN34VOL_SHIFT,
  313. WM8991_RIN34VOL_MASK,
  314. 0,
  315. in_pga_tlv),
  316. SOC_SINGLE("RIN34 ZC Switch", WM8991_RIGHT_LINE_INPUT_3_4_VOLUME,
  317. WM8991_RI34ZC_BIT, 1, 0),
  318. SOC_SINGLE("RIN34 Mute Switch", WM8991_RIGHT_LINE_INPUT_3_4_VOLUME,
  319. WM8991_RI34MUTE_BIT, 1, 0),
  320. };
  321. /*
  322. * _DAPM_ Controls
  323. */
  324. static int outmixer_event(struct snd_soc_dapm_widget *w,
  325. struct snd_kcontrol *kcontrol, int event)
  326. {
  327. u32 reg_shift = kcontrol->private_value & 0xfff;
  328. int ret = 0;
  329. u16 reg;
  330. switch (reg_shift) {
  331. case WM8991_SPEAKER_MIXER | (WM8991_LDSPK_BIT << 8):
  332. reg = snd_soc_read(w->codec, WM8991_OUTPUT_MIXER1);
  333. if (reg & WM8991_LDLO) {
  334. printk(KERN_WARNING
  335. "Cannot set as Output Mixer 1 LDLO Set\n");
  336. ret = -1;
  337. }
  338. break;
  339. case WM8991_SPEAKER_MIXER | (WM8991_RDSPK_BIT << 8):
  340. reg = snd_soc_read(w->codec, WM8991_OUTPUT_MIXER2);
  341. if (reg & WM8991_RDRO) {
  342. printk(KERN_WARNING
  343. "Cannot set as Output Mixer 2 RDRO Set\n");
  344. ret = -1;
  345. }
  346. break;
  347. case WM8991_OUTPUT_MIXER1 | (WM8991_LDLO_BIT << 8):
  348. reg = snd_soc_read(w->codec, WM8991_SPEAKER_MIXER);
  349. if (reg & WM8991_LDSPK) {
  350. printk(KERN_WARNING
  351. "Cannot set as Speaker Mixer LDSPK Set\n");
  352. ret = -1;
  353. }
  354. break;
  355. case WM8991_OUTPUT_MIXER2 | (WM8991_RDRO_BIT << 8):
  356. reg = snd_soc_read(w->codec, WM8991_SPEAKER_MIXER);
  357. if (reg & WM8991_RDSPK) {
  358. printk(KERN_WARNING
  359. "Cannot set as Speaker Mixer RDSPK Set\n");
  360. ret = -1;
  361. }
  362. break;
  363. }
  364. return ret;
  365. }
  366. /* INMIX dB values */
  367. static const unsigned int in_mix_tlv[] = {
  368. TLV_DB_RANGE_HEAD(1),
  369. 0, 7, TLV_DB_LINEAR_ITEM(-1200, 600),
  370. };
  371. /* Left In PGA Connections */
  372. static const struct snd_kcontrol_new wm8991_dapm_lin12_pga_controls[] = {
  373. SOC_DAPM_SINGLE("LIN1 Switch", WM8991_INPUT_MIXER2, WM8991_LMN1_BIT, 1, 0),
  374. SOC_DAPM_SINGLE("LIN2 Switch", WM8991_INPUT_MIXER2, WM8991_LMP2_BIT, 1, 0),
  375. };
  376. static const struct snd_kcontrol_new wm8991_dapm_lin34_pga_controls[] = {
  377. SOC_DAPM_SINGLE("LIN3 Switch", WM8991_INPUT_MIXER2, WM8991_LMN3_BIT, 1, 0),
  378. SOC_DAPM_SINGLE("LIN4 Switch", WM8991_INPUT_MIXER2, WM8991_LMP4_BIT, 1, 0),
  379. };
  380. /* Right In PGA Connections */
  381. static const struct snd_kcontrol_new wm8991_dapm_rin12_pga_controls[] = {
  382. SOC_DAPM_SINGLE("RIN1 Switch", WM8991_INPUT_MIXER2, WM8991_RMN1_BIT, 1, 0),
  383. SOC_DAPM_SINGLE("RIN2 Switch", WM8991_INPUT_MIXER2, WM8991_RMP2_BIT, 1, 0),
  384. };
  385. static const struct snd_kcontrol_new wm8991_dapm_rin34_pga_controls[] = {
  386. SOC_DAPM_SINGLE("RIN3 Switch", WM8991_INPUT_MIXER2, WM8991_RMN3_BIT, 1, 0),
  387. SOC_DAPM_SINGLE("RIN4 Switch", WM8991_INPUT_MIXER2, WM8991_RMP4_BIT, 1, 0),
  388. };
  389. /* INMIXL */
  390. static const struct snd_kcontrol_new wm8991_dapm_inmixl_controls[] = {
  391. SOC_DAPM_SINGLE_TLV("Record Left Volume", WM8991_INPUT_MIXER3,
  392. WM8991_LDBVOL_SHIFT, WM8991_LDBVOL_MASK, 0, in_mix_tlv),
  393. SOC_DAPM_SINGLE_TLV("LIN2 Volume", WM8991_INPUT_MIXER5, WM8991_LI2BVOL_SHIFT,
  394. 7, 0, in_mix_tlv),
  395. SOC_DAPM_SINGLE("LINPGA12 Switch", WM8991_INPUT_MIXER3, WM8991_L12MNB_BIT,
  396. 1, 0),
  397. SOC_DAPM_SINGLE("LINPGA34 Switch", WM8991_INPUT_MIXER3, WM8991_L34MNB_BIT,
  398. 1, 0),
  399. };
  400. /* INMIXR */
  401. static const struct snd_kcontrol_new wm8991_dapm_inmixr_controls[] = {
  402. SOC_DAPM_SINGLE_TLV("Record Right Volume", WM8991_INPUT_MIXER4,
  403. WM8991_RDBVOL_SHIFT, WM8991_RDBVOL_MASK, 0, in_mix_tlv),
  404. SOC_DAPM_SINGLE_TLV("RIN2 Volume", WM8991_INPUT_MIXER6, WM8991_RI2BVOL_SHIFT,
  405. 7, 0, in_mix_tlv),
  406. SOC_DAPM_SINGLE("RINPGA12 Switch", WM8991_INPUT_MIXER3, WM8991_L12MNB_BIT,
  407. 1, 0),
  408. SOC_DAPM_SINGLE("RINPGA34 Switch", WM8991_INPUT_MIXER3, WM8991_L34MNB_BIT,
  409. 1, 0),
  410. };
  411. /* AINLMUX */
  412. static const char *wm8991_ainlmux[] =
  413. {"INMIXL Mix", "RXVOICE Mix", "DIFFINL Mix"};
  414. static SOC_ENUM_SINGLE_DECL(wm8991_ainlmux_enum,
  415. WM8991_INPUT_MIXER1, WM8991_AINLMODE_SHIFT,
  416. wm8991_ainlmux);
  417. static const struct snd_kcontrol_new wm8991_dapm_ainlmux_controls =
  418. SOC_DAPM_ENUM("Route", wm8991_ainlmux_enum);
  419. /* DIFFINL */
  420. /* AINRMUX */
  421. static const char *wm8991_ainrmux[] =
  422. {"INMIXR Mix", "RXVOICE Mix", "DIFFINR Mix"};
  423. static SOC_ENUM_SINGLE_DECL(wm8991_ainrmux_enum,
  424. WM8991_INPUT_MIXER1, WM8991_AINRMODE_SHIFT,
  425. wm8991_ainrmux);
  426. static const struct snd_kcontrol_new wm8991_dapm_ainrmux_controls =
  427. SOC_DAPM_ENUM("Route", wm8991_ainrmux_enum);
  428. /* RXVOICE */
  429. static const struct snd_kcontrol_new wm8991_dapm_rxvoice_controls[] = {
  430. SOC_DAPM_SINGLE_TLV("LIN4RXN", WM8991_INPUT_MIXER5, WM8991_LR4BVOL_SHIFT,
  431. WM8991_LR4BVOL_MASK, 0, in_mix_tlv),
  432. SOC_DAPM_SINGLE_TLV("RIN4RXP", WM8991_INPUT_MIXER6, WM8991_RL4BVOL_SHIFT,
  433. WM8991_RL4BVOL_MASK, 0, in_mix_tlv),
  434. };
  435. /* LOMIX */
  436. static const struct snd_kcontrol_new wm8991_dapm_lomix_controls[] = {
  437. SOC_DAPM_SINGLE("LOMIX Right ADC Bypass Switch", WM8991_OUTPUT_MIXER1,
  438. WM8991_LRBLO_BIT, 1, 0),
  439. SOC_DAPM_SINGLE("LOMIX Left ADC Bypass Switch", WM8991_OUTPUT_MIXER1,
  440. WM8991_LLBLO_BIT, 1, 0),
  441. SOC_DAPM_SINGLE("LOMIX RIN3 Bypass Switch", WM8991_OUTPUT_MIXER1,
  442. WM8991_LRI3LO_BIT, 1, 0),
  443. SOC_DAPM_SINGLE("LOMIX LIN3 Bypass Switch", WM8991_OUTPUT_MIXER1,
  444. WM8991_LLI3LO_BIT, 1, 0),
  445. SOC_DAPM_SINGLE("LOMIX RIN12 PGA Bypass Switch", WM8991_OUTPUT_MIXER1,
  446. WM8991_LR12LO_BIT, 1, 0),
  447. SOC_DAPM_SINGLE("LOMIX LIN12 PGA Bypass Switch", WM8991_OUTPUT_MIXER1,
  448. WM8991_LL12LO_BIT, 1, 0),
  449. SOC_DAPM_SINGLE("LOMIX Left DAC Switch", WM8991_OUTPUT_MIXER1,
  450. WM8991_LDLO_BIT, 1, 0),
  451. };
  452. /* ROMIX */
  453. static const struct snd_kcontrol_new wm8991_dapm_romix_controls[] = {
  454. SOC_DAPM_SINGLE("ROMIX Left ADC Bypass Switch", WM8991_OUTPUT_MIXER2,
  455. WM8991_RLBRO_BIT, 1, 0),
  456. SOC_DAPM_SINGLE("ROMIX Right ADC Bypass Switch", WM8991_OUTPUT_MIXER2,
  457. WM8991_RRBRO_BIT, 1, 0),
  458. SOC_DAPM_SINGLE("ROMIX LIN3 Bypass Switch", WM8991_OUTPUT_MIXER2,
  459. WM8991_RLI3RO_BIT, 1, 0),
  460. SOC_DAPM_SINGLE("ROMIX RIN3 Bypass Switch", WM8991_OUTPUT_MIXER2,
  461. WM8991_RRI3RO_BIT, 1, 0),
  462. SOC_DAPM_SINGLE("ROMIX LIN12 PGA Bypass Switch", WM8991_OUTPUT_MIXER2,
  463. WM8991_RL12RO_BIT, 1, 0),
  464. SOC_DAPM_SINGLE("ROMIX RIN12 PGA Bypass Switch", WM8991_OUTPUT_MIXER2,
  465. WM8991_RR12RO_BIT, 1, 0),
  466. SOC_DAPM_SINGLE("ROMIX Right DAC Switch", WM8991_OUTPUT_MIXER2,
  467. WM8991_RDRO_BIT, 1, 0),
  468. };
  469. /* LONMIX */
  470. static const struct snd_kcontrol_new wm8991_dapm_lonmix_controls[] = {
  471. SOC_DAPM_SINGLE("LONMIX Left Mixer PGA Switch", WM8991_LINE_MIXER1,
  472. WM8991_LLOPGALON_BIT, 1, 0),
  473. SOC_DAPM_SINGLE("LONMIX Right Mixer PGA Switch", WM8991_LINE_MIXER1,
  474. WM8991_LROPGALON_BIT, 1, 0),
  475. SOC_DAPM_SINGLE("LONMIX Inverted LOP Switch", WM8991_LINE_MIXER1,
  476. WM8991_LOPLON_BIT, 1, 0),
  477. };
  478. /* LOPMIX */
  479. static const struct snd_kcontrol_new wm8991_dapm_lopmix_controls[] = {
  480. SOC_DAPM_SINGLE("LOPMIX Right Mic Bypass Switch", WM8991_LINE_MIXER1,
  481. WM8991_LR12LOP_BIT, 1, 0),
  482. SOC_DAPM_SINGLE("LOPMIX Left Mic Bypass Switch", WM8991_LINE_MIXER1,
  483. WM8991_LL12LOP_BIT, 1, 0),
  484. SOC_DAPM_SINGLE("LOPMIX Left Mixer PGA Switch", WM8991_LINE_MIXER1,
  485. WM8991_LLOPGALOP_BIT, 1, 0),
  486. };
  487. /* RONMIX */
  488. static const struct snd_kcontrol_new wm8991_dapm_ronmix_controls[] = {
  489. SOC_DAPM_SINGLE("RONMIX Right Mixer PGA Switch", WM8991_LINE_MIXER2,
  490. WM8991_RROPGARON_BIT, 1, 0),
  491. SOC_DAPM_SINGLE("RONMIX Left Mixer PGA Switch", WM8991_LINE_MIXER2,
  492. WM8991_RLOPGARON_BIT, 1, 0),
  493. SOC_DAPM_SINGLE("RONMIX Inverted ROP Switch", WM8991_LINE_MIXER2,
  494. WM8991_ROPRON_BIT, 1, 0),
  495. };
  496. /* ROPMIX */
  497. static const struct snd_kcontrol_new wm8991_dapm_ropmix_controls[] = {
  498. SOC_DAPM_SINGLE("ROPMIX Left Mic Bypass Switch", WM8991_LINE_MIXER2,
  499. WM8991_RL12ROP_BIT, 1, 0),
  500. SOC_DAPM_SINGLE("ROPMIX Right Mic Bypass Switch", WM8991_LINE_MIXER2,
  501. WM8991_RR12ROP_BIT, 1, 0),
  502. SOC_DAPM_SINGLE("ROPMIX Right Mixer PGA Switch", WM8991_LINE_MIXER2,
  503. WM8991_RROPGAROP_BIT, 1, 0),
  504. };
  505. /* OUT3MIX */
  506. static const struct snd_kcontrol_new wm8991_dapm_out3mix_controls[] = {
  507. SOC_DAPM_SINGLE("OUT3MIX LIN4RXN Bypass Switch", WM8991_OUT3_4_MIXER,
  508. WM8991_LI4O3_BIT, 1, 0),
  509. SOC_DAPM_SINGLE("OUT3MIX Left Out PGA Switch", WM8991_OUT3_4_MIXER,
  510. WM8991_LPGAO3_BIT, 1, 0),
  511. };
  512. /* OUT4MIX */
  513. static const struct snd_kcontrol_new wm8991_dapm_out4mix_controls[] = {
  514. SOC_DAPM_SINGLE("OUT4MIX Right Out PGA Switch", WM8991_OUT3_4_MIXER,
  515. WM8991_RPGAO4_BIT, 1, 0),
  516. SOC_DAPM_SINGLE("OUT4MIX RIN4RXP Bypass Switch", WM8991_OUT3_4_MIXER,
  517. WM8991_RI4O4_BIT, 1, 0),
  518. };
  519. /* SPKMIX */
  520. static const struct snd_kcontrol_new wm8991_dapm_spkmix_controls[] = {
  521. SOC_DAPM_SINGLE("SPKMIX LIN2 Bypass Switch", WM8991_SPEAKER_MIXER,
  522. WM8991_LI2SPK_BIT, 1, 0),
  523. SOC_DAPM_SINGLE("SPKMIX LADC Bypass Switch", WM8991_SPEAKER_MIXER,
  524. WM8991_LB2SPK_BIT, 1, 0),
  525. SOC_DAPM_SINGLE("SPKMIX Left Mixer PGA Switch", WM8991_SPEAKER_MIXER,
  526. WM8991_LOPGASPK_BIT, 1, 0),
  527. SOC_DAPM_SINGLE("SPKMIX Left DAC Switch", WM8991_SPEAKER_MIXER,
  528. WM8991_LDSPK_BIT, 1, 0),
  529. SOC_DAPM_SINGLE("SPKMIX Right DAC Switch", WM8991_SPEAKER_MIXER,
  530. WM8991_RDSPK_BIT, 1, 0),
  531. SOC_DAPM_SINGLE("SPKMIX Right Mixer PGA Switch", WM8991_SPEAKER_MIXER,
  532. WM8991_ROPGASPK_BIT, 1, 0),
  533. SOC_DAPM_SINGLE("SPKMIX RADC Bypass Switch", WM8991_SPEAKER_MIXER,
  534. WM8991_RL12ROP_BIT, 1, 0),
  535. SOC_DAPM_SINGLE("SPKMIX RIN2 Bypass Switch", WM8991_SPEAKER_MIXER,
  536. WM8991_RI2SPK_BIT, 1, 0),
  537. };
  538. static const struct snd_soc_dapm_widget wm8991_dapm_widgets[] = {
  539. /* Input Side */
  540. /* Input Lines */
  541. SND_SOC_DAPM_INPUT("LIN1"),
  542. SND_SOC_DAPM_INPUT("LIN2"),
  543. SND_SOC_DAPM_INPUT("LIN3"),
  544. SND_SOC_DAPM_INPUT("LIN4RXN"),
  545. SND_SOC_DAPM_INPUT("RIN3"),
  546. SND_SOC_DAPM_INPUT("RIN4RXP"),
  547. SND_SOC_DAPM_INPUT("RIN1"),
  548. SND_SOC_DAPM_INPUT("RIN2"),
  549. SND_SOC_DAPM_INPUT("Internal ADC Source"),
  550. SND_SOC_DAPM_SUPPLY("INL", WM8991_POWER_MANAGEMENT_2,
  551. WM8991_AINL_ENA_BIT, 0, NULL, 0),
  552. SND_SOC_DAPM_SUPPLY("INR", WM8991_POWER_MANAGEMENT_2,
  553. WM8991_AINR_ENA_BIT, 0, NULL, 0),
  554. /* DACs */
  555. SND_SOC_DAPM_ADC("Left ADC", "Left Capture", WM8991_POWER_MANAGEMENT_2,
  556. WM8991_ADCL_ENA_BIT, 0),
  557. SND_SOC_DAPM_ADC("Right ADC", "Right Capture", WM8991_POWER_MANAGEMENT_2,
  558. WM8991_ADCR_ENA_BIT, 0),
  559. /* Input PGAs */
  560. SND_SOC_DAPM_MIXER("LIN12 PGA", WM8991_POWER_MANAGEMENT_2, WM8991_LIN12_ENA_BIT,
  561. 0, &wm8991_dapm_lin12_pga_controls[0],
  562. ARRAY_SIZE(wm8991_dapm_lin12_pga_controls)),
  563. SND_SOC_DAPM_MIXER("LIN34 PGA", WM8991_POWER_MANAGEMENT_2, WM8991_LIN34_ENA_BIT,
  564. 0, &wm8991_dapm_lin34_pga_controls[0],
  565. ARRAY_SIZE(wm8991_dapm_lin34_pga_controls)),
  566. SND_SOC_DAPM_MIXER("RIN12 PGA", WM8991_POWER_MANAGEMENT_2, WM8991_RIN12_ENA_BIT,
  567. 0, &wm8991_dapm_rin12_pga_controls[0],
  568. ARRAY_SIZE(wm8991_dapm_rin12_pga_controls)),
  569. SND_SOC_DAPM_MIXER("RIN34 PGA", WM8991_POWER_MANAGEMENT_2, WM8991_RIN34_ENA_BIT,
  570. 0, &wm8991_dapm_rin34_pga_controls[0],
  571. ARRAY_SIZE(wm8991_dapm_rin34_pga_controls)),
  572. /* INMIXL */
  573. SND_SOC_DAPM_MIXER("INMIXL", SND_SOC_NOPM, 0, 0,
  574. &wm8991_dapm_inmixl_controls[0],
  575. ARRAY_SIZE(wm8991_dapm_inmixl_controls)),
  576. /* AINLMUX */
  577. SND_SOC_DAPM_MUX("AINLMUX", SND_SOC_NOPM, 0, 0,
  578. &wm8991_dapm_ainlmux_controls),
  579. /* INMIXR */
  580. SND_SOC_DAPM_MIXER("INMIXR", SND_SOC_NOPM, 0, 0,
  581. &wm8991_dapm_inmixr_controls[0],
  582. ARRAY_SIZE(wm8991_dapm_inmixr_controls)),
  583. /* AINRMUX */
  584. SND_SOC_DAPM_MUX("AINRMUX", SND_SOC_NOPM, 0, 0,
  585. &wm8991_dapm_ainrmux_controls),
  586. /* Output Side */
  587. /* DACs */
  588. SND_SOC_DAPM_DAC("Left DAC", "Left Playback", WM8991_POWER_MANAGEMENT_3,
  589. WM8991_DACL_ENA_BIT, 0),
  590. SND_SOC_DAPM_DAC("Right DAC", "Right Playback", WM8991_POWER_MANAGEMENT_3,
  591. WM8991_DACR_ENA_BIT, 0),
  592. /* LOMIX */
  593. SND_SOC_DAPM_MIXER_E("LOMIX", WM8991_POWER_MANAGEMENT_3, WM8991_LOMIX_ENA_BIT,
  594. 0, &wm8991_dapm_lomix_controls[0],
  595. ARRAY_SIZE(wm8991_dapm_lomix_controls),
  596. outmixer_event, SND_SOC_DAPM_PRE_REG),
  597. /* LONMIX */
  598. SND_SOC_DAPM_MIXER("LONMIX", WM8991_POWER_MANAGEMENT_3, WM8991_LON_ENA_BIT, 0,
  599. &wm8991_dapm_lonmix_controls[0],
  600. ARRAY_SIZE(wm8991_dapm_lonmix_controls)),
  601. /* LOPMIX */
  602. SND_SOC_DAPM_MIXER("LOPMIX", WM8991_POWER_MANAGEMENT_3, WM8991_LOP_ENA_BIT, 0,
  603. &wm8991_dapm_lopmix_controls[0],
  604. ARRAY_SIZE(wm8991_dapm_lopmix_controls)),
  605. /* OUT3MIX */
  606. SND_SOC_DAPM_MIXER("OUT3MIX", WM8991_POWER_MANAGEMENT_1, WM8991_OUT3_ENA_BIT, 0,
  607. &wm8991_dapm_out3mix_controls[0],
  608. ARRAY_SIZE(wm8991_dapm_out3mix_controls)),
  609. /* SPKMIX */
  610. SND_SOC_DAPM_MIXER_E("SPKMIX", WM8991_POWER_MANAGEMENT_1, WM8991_SPK_ENA_BIT, 0,
  611. &wm8991_dapm_spkmix_controls[0],
  612. ARRAY_SIZE(wm8991_dapm_spkmix_controls), outmixer_event,
  613. SND_SOC_DAPM_PRE_REG),
  614. /* OUT4MIX */
  615. SND_SOC_DAPM_MIXER("OUT4MIX", WM8991_POWER_MANAGEMENT_1, WM8991_OUT4_ENA_BIT, 0,
  616. &wm8991_dapm_out4mix_controls[0],
  617. ARRAY_SIZE(wm8991_dapm_out4mix_controls)),
  618. /* ROPMIX */
  619. SND_SOC_DAPM_MIXER("ROPMIX", WM8991_POWER_MANAGEMENT_3, WM8991_ROP_ENA_BIT, 0,
  620. &wm8991_dapm_ropmix_controls[0],
  621. ARRAY_SIZE(wm8991_dapm_ropmix_controls)),
  622. /* RONMIX */
  623. SND_SOC_DAPM_MIXER("RONMIX", WM8991_POWER_MANAGEMENT_3, WM8991_RON_ENA_BIT, 0,
  624. &wm8991_dapm_ronmix_controls[0],
  625. ARRAY_SIZE(wm8991_dapm_ronmix_controls)),
  626. /* ROMIX */
  627. SND_SOC_DAPM_MIXER_E("ROMIX", WM8991_POWER_MANAGEMENT_3, WM8991_ROMIX_ENA_BIT,
  628. 0, &wm8991_dapm_romix_controls[0],
  629. ARRAY_SIZE(wm8991_dapm_romix_controls),
  630. outmixer_event, SND_SOC_DAPM_PRE_REG),
  631. /* LOUT PGA */
  632. SND_SOC_DAPM_PGA("LOUT PGA", WM8991_POWER_MANAGEMENT_1, WM8991_LOUT_ENA_BIT, 0,
  633. NULL, 0),
  634. /* ROUT PGA */
  635. SND_SOC_DAPM_PGA("ROUT PGA", WM8991_POWER_MANAGEMENT_1, WM8991_ROUT_ENA_BIT, 0,
  636. NULL, 0),
  637. /* LOPGA */
  638. SND_SOC_DAPM_PGA("LOPGA", WM8991_POWER_MANAGEMENT_3, WM8991_LOPGA_ENA_BIT, 0,
  639. NULL, 0),
  640. /* ROPGA */
  641. SND_SOC_DAPM_PGA("ROPGA", WM8991_POWER_MANAGEMENT_3, WM8991_ROPGA_ENA_BIT, 0,
  642. NULL, 0),
  643. /* MICBIAS */
  644. SND_SOC_DAPM_SUPPLY("MICBIAS", WM8991_POWER_MANAGEMENT_1,
  645. WM8991_MICBIAS_ENA_BIT, 0, NULL, 0),
  646. SND_SOC_DAPM_OUTPUT("LON"),
  647. SND_SOC_DAPM_OUTPUT("LOP"),
  648. SND_SOC_DAPM_OUTPUT("OUT3"),
  649. SND_SOC_DAPM_OUTPUT("LOUT"),
  650. SND_SOC_DAPM_OUTPUT("SPKN"),
  651. SND_SOC_DAPM_OUTPUT("SPKP"),
  652. SND_SOC_DAPM_OUTPUT("ROUT"),
  653. SND_SOC_DAPM_OUTPUT("OUT4"),
  654. SND_SOC_DAPM_OUTPUT("ROP"),
  655. SND_SOC_DAPM_OUTPUT("RON"),
  656. SND_SOC_DAPM_OUTPUT("OUT"),
  657. SND_SOC_DAPM_OUTPUT("Internal DAC Sink"),
  658. };
  659. static const struct snd_soc_dapm_route wm8991_dapm_routes[] = {
  660. /* Make DACs turn on when playing even if not mixed into any outputs */
  661. {"Internal DAC Sink", NULL, "Left DAC"},
  662. {"Internal DAC Sink", NULL, "Right DAC"},
  663. /* Make ADCs turn on when recording even if not mixed from any inputs */
  664. {"Left ADC", NULL, "Internal ADC Source"},
  665. {"Right ADC", NULL, "Internal ADC Source"},
  666. /* Input Side */
  667. {"INMIXL", NULL, "INL"},
  668. {"AINLMUX", NULL, "INL"},
  669. {"INMIXR", NULL, "INR"},
  670. {"AINRMUX", NULL, "INR"},
  671. /* LIN12 PGA */
  672. {"LIN12 PGA", "LIN1 Switch", "LIN1"},
  673. {"LIN12 PGA", "LIN2 Switch", "LIN2"},
  674. /* LIN34 PGA */
  675. {"LIN34 PGA", "LIN3 Switch", "LIN3"},
  676. {"LIN34 PGA", "LIN4 Switch", "LIN4RXN"},
  677. /* INMIXL */
  678. {"INMIXL", "Record Left Volume", "LOMIX"},
  679. {"INMIXL", "LIN2 Volume", "LIN2"},
  680. {"INMIXL", "LINPGA12 Switch", "LIN12 PGA"},
  681. {"INMIXL", "LINPGA34 Switch", "LIN34 PGA"},
  682. /* AINLMUX */
  683. {"AINLMUX", "INMIXL Mix", "INMIXL"},
  684. {"AINLMUX", "DIFFINL Mix", "LIN12 PGA"},
  685. {"AINLMUX", "DIFFINL Mix", "LIN34 PGA"},
  686. {"AINLMUX", "RXVOICE Mix", "LIN4RXN"},
  687. {"AINLMUX", "RXVOICE Mix", "RIN4RXP"},
  688. /* ADC */
  689. {"Left ADC", NULL, "AINLMUX"},
  690. /* RIN12 PGA */
  691. {"RIN12 PGA", "RIN1 Switch", "RIN1"},
  692. {"RIN12 PGA", "RIN2 Switch", "RIN2"},
  693. /* RIN34 PGA */
  694. {"RIN34 PGA", "RIN3 Switch", "RIN3"},
  695. {"RIN34 PGA", "RIN4 Switch", "RIN4RXP"},
  696. /* INMIXL */
  697. {"INMIXR", "Record Right Volume", "ROMIX"},
  698. {"INMIXR", "RIN2 Volume", "RIN2"},
  699. {"INMIXR", "RINPGA12 Switch", "RIN12 PGA"},
  700. {"INMIXR", "RINPGA34 Switch", "RIN34 PGA"},
  701. /* AINRMUX */
  702. {"AINRMUX", "INMIXR Mix", "INMIXR"},
  703. {"AINRMUX", "DIFFINR Mix", "RIN12 PGA"},
  704. {"AINRMUX", "DIFFINR Mix", "RIN34 PGA"},
  705. {"AINRMUX", "RXVOICE Mix", "LIN4RXN"},
  706. {"AINRMUX", "RXVOICE Mix", "RIN4RXP"},
  707. /* ADC */
  708. {"Right ADC", NULL, "AINRMUX"},
  709. /* LOMIX */
  710. {"LOMIX", "LOMIX RIN3 Bypass Switch", "RIN3"},
  711. {"LOMIX", "LOMIX LIN3 Bypass Switch", "LIN3"},
  712. {"LOMIX", "LOMIX LIN12 PGA Bypass Switch", "LIN12 PGA"},
  713. {"LOMIX", "LOMIX RIN12 PGA Bypass Switch", "RIN12 PGA"},
  714. {"LOMIX", "LOMIX Right ADC Bypass Switch", "AINRMUX"},
  715. {"LOMIX", "LOMIX Left ADC Bypass Switch", "AINLMUX"},
  716. {"LOMIX", "LOMIX Left DAC Switch", "Left DAC"},
  717. /* ROMIX */
  718. {"ROMIX", "ROMIX RIN3 Bypass Switch", "RIN3"},
  719. {"ROMIX", "ROMIX LIN3 Bypass Switch", "LIN3"},
  720. {"ROMIX", "ROMIX LIN12 PGA Bypass Switch", "LIN12 PGA"},
  721. {"ROMIX", "ROMIX RIN12 PGA Bypass Switch", "RIN12 PGA"},
  722. {"ROMIX", "ROMIX Right ADC Bypass Switch", "AINRMUX"},
  723. {"ROMIX", "ROMIX Left ADC Bypass Switch", "AINLMUX"},
  724. {"ROMIX", "ROMIX Right DAC Switch", "Right DAC"},
  725. /* SPKMIX */
  726. {"SPKMIX", "SPKMIX LIN2 Bypass Switch", "LIN2"},
  727. {"SPKMIX", "SPKMIX RIN2 Bypass Switch", "RIN2"},
  728. {"SPKMIX", "SPKMIX LADC Bypass Switch", "AINLMUX"},
  729. {"SPKMIX", "SPKMIX RADC Bypass Switch", "AINRMUX"},
  730. {"SPKMIX", "SPKMIX Left Mixer PGA Switch", "LOPGA"},
  731. {"SPKMIX", "SPKMIX Right Mixer PGA Switch", "ROPGA"},
  732. {"SPKMIX", "SPKMIX Right DAC Switch", "Right DAC"},
  733. {"SPKMIX", "SPKMIX Left DAC Switch", "Right DAC"},
  734. /* LONMIX */
  735. {"LONMIX", "LONMIX Left Mixer PGA Switch", "LOPGA"},
  736. {"LONMIX", "LONMIX Right Mixer PGA Switch", "ROPGA"},
  737. {"LONMIX", "LONMIX Inverted LOP Switch", "LOPMIX"},
  738. /* LOPMIX */
  739. {"LOPMIX", "LOPMIX Right Mic Bypass Switch", "RIN12 PGA"},
  740. {"LOPMIX", "LOPMIX Left Mic Bypass Switch", "LIN12 PGA"},
  741. {"LOPMIX", "LOPMIX Left Mixer PGA Switch", "LOPGA"},
  742. /* OUT3MIX */
  743. {"OUT3MIX", "OUT3MIX LIN4RXN Bypass Switch", "LIN4RXN"},
  744. {"OUT3MIX", "OUT3MIX Left Out PGA Switch", "LOPGA"},
  745. /* OUT4MIX */
  746. {"OUT4MIX", "OUT4MIX Right Out PGA Switch", "ROPGA"},
  747. {"OUT4MIX", "OUT4MIX RIN4RXP Bypass Switch", "RIN4RXP"},
  748. /* RONMIX */
  749. {"RONMIX", "RONMIX Right Mixer PGA Switch", "ROPGA"},
  750. {"RONMIX", "RONMIX Left Mixer PGA Switch", "LOPGA"},
  751. {"RONMIX", "RONMIX Inverted ROP Switch", "ROPMIX"},
  752. /* ROPMIX */
  753. {"ROPMIX", "ROPMIX Left Mic Bypass Switch", "LIN12 PGA"},
  754. {"ROPMIX", "ROPMIX Right Mic Bypass Switch", "RIN12 PGA"},
  755. {"ROPMIX", "ROPMIX Right Mixer PGA Switch", "ROPGA"},
  756. /* Out Mixer PGAs */
  757. {"LOPGA", NULL, "LOMIX"},
  758. {"ROPGA", NULL, "ROMIX"},
  759. {"LOUT PGA", NULL, "LOMIX"},
  760. {"ROUT PGA", NULL, "ROMIX"},
  761. /* Output Pins */
  762. {"LON", NULL, "LONMIX"},
  763. {"LOP", NULL, "LOPMIX"},
  764. {"OUT", NULL, "OUT3MIX"},
  765. {"LOUT", NULL, "LOUT PGA"},
  766. {"SPKN", NULL, "SPKMIX"},
  767. {"ROUT", NULL, "ROUT PGA"},
  768. {"OUT4", NULL, "OUT4MIX"},
  769. {"ROP", NULL, "ROPMIX"},
  770. {"RON", NULL, "RONMIX"},
  771. };
  772. /* PLL divisors */
  773. struct _pll_div {
  774. u32 div2;
  775. u32 n;
  776. u32 k;
  777. };
  778. /* The size in bits of the pll divide multiplied by 10
  779. * to allow rounding later */
  780. #define FIXED_PLL_SIZE ((1 << 16) * 10)
  781. static void pll_factors(struct _pll_div *pll_div, unsigned int target,
  782. unsigned int source)
  783. {
  784. u64 Kpart;
  785. unsigned int K, Ndiv, Nmod;
  786. Ndiv = target / source;
  787. if (Ndiv < 6) {
  788. source >>= 1;
  789. pll_div->div2 = 1;
  790. Ndiv = target / source;
  791. } else
  792. pll_div->div2 = 0;
  793. if ((Ndiv < 6) || (Ndiv > 12))
  794. printk(KERN_WARNING
  795. "WM8991 N value outwith recommended range! N = %d\n", Ndiv);
  796. pll_div->n = Ndiv;
  797. Nmod = target % source;
  798. Kpart = FIXED_PLL_SIZE * (long long)Nmod;
  799. do_div(Kpart, source);
  800. K = Kpart & 0xFFFFFFFF;
  801. /* Check if we need to round */
  802. if ((K % 10) >= 5)
  803. K += 5;
  804. /* Move down to proper range now rounding is done */
  805. K /= 10;
  806. pll_div->k = K;
  807. }
  808. static int wm8991_set_dai_pll(struct snd_soc_dai *codec_dai,
  809. int pll_id, int src, unsigned int freq_in, unsigned int freq_out)
  810. {
  811. u16 reg;
  812. struct snd_soc_codec *codec = codec_dai->codec;
  813. struct _pll_div pll_div;
  814. if (freq_in && freq_out) {
  815. pll_factors(&pll_div, freq_out * 4, freq_in);
  816. /* Turn on PLL */
  817. reg = snd_soc_read(codec, WM8991_POWER_MANAGEMENT_2);
  818. reg |= WM8991_PLL_ENA;
  819. snd_soc_write(codec, WM8991_POWER_MANAGEMENT_2, reg);
  820. /* sysclk comes from PLL */
  821. reg = snd_soc_read(codec, WM8991_CLOCKING_2);
  822. snd_soc_write(codec, WM8991_CLOCKING_2, reg | WM8991_SYSCLK_SRC);
  823. /* set up N , fractional mode and pre-divisor if necessary */
  824. snd_soc_write(codec, WM8991_PLL1, pll_div.n | WM8991_SDM |
  825. (pll_div.div2 ? WM8991_PRESCALE : 0));
  826. snd_soc_write(codec, WM8991_PLL2, (u8)(pll_div.k>>8));
  827. snd_soc_write(codec, WM8991_PLL3, (u8)(pll_div.k & 0xFF));
  828. } else {
  829. /* Turn on PLL */
  830. reg = snd_soc_read(codec, WM8991_POWER_MANAGEMENT_2);
  831. reg &= ~WM8991_PLL_ENA;
  832. snd_soc_write(codec, WM8991_POWER_MANAGEMENT_2, reg);
  833. }
  834. return 0;
  835. }
  836. /*
  837. * Set's ADC and Voice DAC format.
  838. */
  839. static int wm8991_set_dai_fmt(struct snd_soc_dai *codec_dai,
  840. unsigned int fmt)
  841. {
  842. struct snd_soc_codec *codec = codec_dai->codec;
  843. u16 audio1, audio3;
  844. audio1 = snd_soc_read(codec, WM8991_AUDIO_INTERFACE_1);
  845. audio3 = snd_soc_read(codec, WM8991_AUDIO_INTERFACE_3);
  846. /* set master/slave audio interface */
  847. switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
  848. case SND_SOC_DAIFMT_CBS_CFS:
  849. audio3 &= ~WM8991_AIF_MSTR1;
  850. break;
  851. case SND_SOC_DAIFMT_CBM_CFM:
  852. audio3 |= WM8991_AIF_MSTR1;
  853. break;
  854. default:
  855. return -EINVAL;
  856. }
  857. audio1 &= ~WM8991_AIF_FMT_MASK;
  858. /* interface format */
  859. switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
  860. case SND_SOC_DAIFMT_I2S:
  861. audio1 |= WM8991_AIF_TMF_I2S;
  862. audio1 &= ~WM8991_AIF_LRCLK_INV;
  863. break;
  864. case SND_SOC_DAIFMT_RIGHT_J:
  865. audio1 |= WM8991_AIF_TMF_RIGHTJ;
  866. audio1 &= ~WM8991_AIF_LRCLK_INV;
  867. break;
  868. case SND_SOC_DAIFMT_LEFT_J:
  869. audio1 |= WM8991_AIF_TMF_LEFTJ;
  870. audio1 &= ~WM8991_AIF_LRCLK_INV;
  871. break;
  872. case SND_SOC_DAIFMT_DSP_A:
  873. audio1 |= WM8991_AIF_TMF_DSP;
  874. audio1 &= ~WM8991_AIF_LRCLK_INV;
  875. break;
  876. case SND_SOC_DAIFMT_DSP_B:
  877. audio1 |= WM8991_AIF_TMF_DSP | WM8991_AIF_LRCLK_INV;
  878. break;
  879. default:
  880. return -EINVAL;
  881. }
  882. snd_soc_write(codec, WM8991_AUDIO_INTERFACE_1, audio1);
  883. snd_soc_write(codec, WM8991_AUDIO_INTERFACE_3, audio3);
  884. return 0;
  885. }
  886. static int wm8991_set_dai_clkdiv(struct snd_soc_dai *codec_dai,
  887. int div_id, int div)
  888. {
  889. struct snd_soc_codec *codec = codec_dai->codec;
  890. u16 reg;
  891. switch (div_id) {
  892. case WM8991_MCLK_DIV:
  893. reg = snd_soc_read(codec, WM8991_CLOCKING_2) &
  894. ~WM8991_MCLK_DIV_MASK;
  895. snd_soc_write(codec, WM8991_CLOCKING_2, reg | div);
  896. break;
  897. case WM8991_DACCLK_DIV:
  898. reg = snd_soc_read(codec, WM8991_CLOCKING_2) &
  899. ~WM8991_DAC_CLKDIV_MASK;
  900. snd_soc_write(codec, WM8991_CLOCKING_2, reg | div);
  901. break;
  902. case WM8991_ADCCLK_DIV:
  903. reg = snd_soc_read(codec, WM8991_CLOCKING_2) &
  904. ~WM8991_ADC_CLKDIV_MASK;
  905. snd_soc_write(codec, WM8991_CLOCKING_2, reg | div);
  906. break;
  907. case WM8991_BCLK_DIV:
  908. reg = snd_soc_read(codec, WM8991_CLOCKING_1) &
  909. ~WM8991_BCLK_DIV_MASK;
  910. snd_soc_write(codec, WM8991_CLOCKING_1, reg | div);
  911. break;
  912. default:
  913. return -EINVAL;
  914. }
  915. return 0;
  916. }
  917. /*
  918. * Set PCM DAI bit size and sample rate.
  919. */
  920. static int wm8991_hw_params(struct snd_pcm_substream *substream,
  921. struct snd_pcm_hw_params *params,
  922. struct snd_soc_dai *dai)
  923. {
  924. struct snd_soc_codec *codec = dai->codec;
  925. u16 audio1 = snd_soc_read(codec, WM8991_AUDIO_INTERFACE_1);
  926. audio1 &= ~WM8991_AIF_WL_MASK;
  927. /* bit size */
  928. switch (params_width(params)) {
  929. case 16:
  930. break;
  931. case 20:
  932. audio1 |= WM8991_AIF_WL_20BITS;
  933. break;
  934. case 24:
  935. audio1 |= WM8991_AIF_WL_24BITS;
  936. break;
  937. case 32:
  938. audio1 |= WM8991_AIF_WL_32BITS;
  939. break;
  940. }
  941. snd_soc_write(codec, WM8991_AUDIO_INTERFACE_1, audio1);
  942. return 0;
  943. }
  944. static int wm8991_mute(struct snd_soc_dai *dai, int mute)
  945. {
  946. struct snd_soc_codec *codec = dai->codec;
  947. u16 val;
  948. val = snd_soc_read(codec, WM8991_DAC_CTRL) & ~WM8991_DAC_MUTE;
  949. if (mute)
  950. snd_soc_write(codec, WM8991_DAC_CTRL, val | WM8991_DAC_MUTE);
  951. else
  952. snd_soc_write(codec, WM8991_DAC_CTRL, val);
  953. return 0;
  954. }
  955. static int wm8991_set_bias_level(struct snd_soc_codec *codec,
  956. enum snd_soc_bias_level level)
  957. {
  958. struct wm8991_priv *wm8991 = snd_soc_codec_get_drvdata(codec);
  959. u16 val;
  960. switch (level) {
  961. case SND_SOC_BIAS_ON:
  962. break;
  963. case SND_SOC_BIAS_PREPARE:
  964. /* VMID=2*50k */
  965. val = snd_soc_read(codec, WM8991_POWER_MANAGEMENT_1) &
  966. ~WM8991_VMID_MODE_MASK;
  967. snd_soc_write(codec, WM8991_POWER_MANAGEMENT_1, val | 0x2);
  968. break;
  969. case SND_SOC_BIAS_STANDBY:
  970. if (codec->dapm.bias_level == SND_SOC_BIAS_OFF) {
  971. regcache_sync(wm8991->regmap);
  972. /* Enable all output discharge bits */
  973. snd_soc_write(codec, WM8991_ANTIPOP1, WM8991_DIS_LLINE |
  974. WM8991_DIS_RLINE | WM8991_DIS_OUT3 |
  975. WM8991_DIS_OUT4 | WM8991_DIS_LOUT |
  976. WM8991_DIS_ROUT);
  977. /* Enable POBCTRL, SOFT_ST, VMIDTOG and BUFDCOPEN */
  978. snd_soc_write(codec, WM8991_ANTIPOP2, WM8991_SOFTST |
  979. WM8991_BUFDCOPEN | WM8991_POBCTRL |
  980. WM8991_VMIDTOG);
  981. /* Delay to allow output caps to discharge */
  982. msleep(300);
  983. /* Disable VMIDTOG */
  984. snd_soc_write(codec, WM8991_ANTIPOP2, WM8991_SOFTST |
  985. WM8991_BUFDCOPEN | WM8991_POBCTRL);
  986. /* disable all output discharge bits */
  987. snd_soc_write(codec, WM8991_ANTIPOP1, 0);
  988. /* Enable outputs */
  989. snd_soc_write(codec, WM8991_POWER_MANAGEMENT_1, 0x1b00);
  990. msleep(50);
  991. /* Enable VMID at 2x50k */
  992. snd_soc_write(codec, WM8991_POWER_MANAGEMENT_1, 0x1f02);
  993. msleep(100);
  994. /* Enable VREF */
  995. snd_soc_write(codec, WM8991_POWER_MANAGEMENT_1, 0x1f03);
  996. msleep(600);
  997. /* Enable BUFIOEN */
  998. snd_soc_write(codec, WM8991_ANTIPOP2, WM8991_SOFTST |
  999. WM8991_BUFDCOPEN | WM8991_POBCTRL |
  1000. WM8991_BUFIOEN);
  1001. /* Disable outputs */
  1002. snd_soc_write(codec, WM8991_POWER_MANAGEMENT_1, 0x3);
  1003. /* disable POBCTRL, SOFT_ST and BUFDCOPEN */
  1004. snd_soc_write(codec, WM8991_ANTIPOP2, WM8991_BUFIOEN);
  1005. }
  1006. /* VMID=2*250k */
  1007. val = snd_soc_read(codec, WM8991_POWER_MANAGEMENT_1) &
  1008. ~WM8991_VMID_MODE_MASK;
  1009. snd_soc_write(codec, WM8991_POWER_MANAGEMENT_1, val | 0x4);
  1010. break;
  1011. case SND_SOC_BIAS_OFF:
  1012. /* Enable POBCTRL and SOFT_ST */
  1013. snd_soc_write(codec, WM8991_ANTIPOP2, WM8991_SOFTST |
  1014. WM8991_POBCTRL | WM8991_BUFIOEN);
  1015. /* Enable POBCTRL, SOFT_ST and BUFDCOPEN */
  1016. snd_soc_write(codec, WM8991_ANTIPOP2, WM8991_SOFTST |
  1017. WM8991_BUFDCOPEN | WM8991_POBCTRL |
  1018. WM8991_BUFIOEN);
  1019. /* mute DAC */
  1020. val = snd_soc_read(codec, WM8991_DAC_CTRL);
  1021. snd_soc_write(codec, WM8991_DAC_CTRL, val | WM8991_DAC_MUTE);
  1022. /* Enable any disabled outputs */
  1023. snd_soc_write(codec, WM8991_POWER_MANAGEMENT_1, 0x1f03);
  1024. /* Disable VMID */
  1025. snd_soc_write(codec, WM8991_POWER_MANAGEMENT_1, 0x1f01);
  1026. msleep(300);
  1027. /* Enable all output discharge bits */
  1028. snd_soc_write(codec, WM8991_ANTIPOP1, WM8991_DIS_LLINE |
  1029. WM8991_DIS_RLINE | WM8991_DIS_OUT3 |
  1030. WM8991_DIS_OUT4 | WM8991_DIS_LOUT |
  1031. WM8991_DIS_ROUT);
  1032. /* Disable VREF */
  1033. snd_soc_write(codec, WM8991_POWER_MANAGEMENT_1, 0x0);
  1034. /* disable POBCTRL, SOFT_ST and BUFDCOPEN */
  1035. snd_soc_write(codec, WM8991_ANTIPOP2, 0x0);
  1036. regcache_mark_dirty(wm8991->regmap);
  1037. break;
  1038. }
  1039. codec->dapm.bias_level = level;
  1040. return 0;
  1041. }
  1042. static int wm8991_suspend(struct snd_soc_codec *codec)
  1043. {
  1044. wm8991_set_bias_level(codec, SND_SOC_BIAS_OFF);
  1045. return 0;
  1046. }
  1047. static int wm8991_resume(struct snd_soc_codec *codec)
  1048. {
  1049. wm8991_set_bias_level(codec, SND_SOC_BIAS_STANDBY);
  1050. return 0;
  1051. }
  1052. /* power down chip */
  1053. static int wm8991_remove(struct snd_soc_codec *codec)
  1054. {
  1055. wm8991_set_bias_level(codec, SND_SOC_BIAS_OFF);
  1056. return 0;
  1057. }
  1058. static int wm8991_probe(struct snd_soc_codec *codec)
  1059. {
  1060. wm8991_set_bias_level(codec, SND_SOC_BIAS_STANDBY);
  1061. return 0;
  1062. }
  1063. #define WM8991_FORMATS (SNDRV_PCM_FMTBIT_S16_LE | SNDRV_PCM_FMTBIT_S20_3LE |\
  1064. SNDRV_PCM_FMTBIT_S24_LE)
  1065. static const struct snd_soc_dai_ops wm8991_ops = {
  1066. .hw_params = wm8991_hw_params,
  1067. .digital_mute = wm8991_mute,
  1068. .set_fmt = wm8991_set_dai_fmt,
  1069. .set_clkdiv = wm8991_set_dai_clkdiv,
  1070. .set_pll = wm8991_set_dai_pll
  1071. };
  1072. /*
  1073. * The WM8991 supports 2 different and mutually exclusive DAI
  1074. * configurations.
  1075. *
  1076. * 1. ADC/DAC on Primary Interface
  1077. * 2. ADC on Primary Interface/DAC on secondary
  1078. */
  1079. static struct snd_soc_dai_driver wm8991_dai = {
  1080. /* ADC/DAC on primary */
  1081. .name = "wm8991",
  1082. .id = 1,
  1083. .playback = {
  1084. .stream_name = "Playback",
  1085. .channels_min = 1,
  1086. .channels_max = 2,
  1087. .rates = SNDRV_PCM_RATE_8000_96000,
  1088. .formats = WM8991_FORMATS
  1089. },
  1090. .capture = {
  1091. .stream_name = "Capture",
  1092. .channels_min = 1,
  1093. .channels_max = 2,
  1094. .rates = SNDRV_PCM_RATE_8000_96000,
  1095. .formats = WM8991_FORMATS
  1096. },
  1097. .ops = &wm8991_ops
  1098. };
  1099. static struct snd_soc_codec_driver soc_codec_dev_wm8991 = {
  1100. .probe = wm8991_probe,
  1101. .remove = wm8991_remove,
  1102. .suspend = wm8991_suspend,
  1103. .resume = wm8991_resume,
  1104. .set_bias_level = wm8991_set_bias_level,
  1105. .controls = wm8991_snd_controls,
  1106. .num_controls = ARRAY_SIZE(wm8991_snd_controls),
  1107. .dapm_widgets = wm8991_dapm_widgets,
  1108. .num_dapm_widgets = ARRAY_SIZE(wm8991_dapm_widgets),
  1109. .dapm_routes = wm8991_dapm_routes,
  1110. .num_dapm_routes = ARRAY_SIZE(wm8991_dapm_routes),
  1111. };
  1112. static const struct regmap_config wm8991_regmap = {
  1113. .reg_bits = 8,
  1114. .val_bits = 16,
  1115. .max_register = WM8991_PLL3,
  1116. .volatile_reg = wm8991_volatile,
  1117. .reg_defaults = wm8991_reg_defaults,
  1118. .num_reg_defaults = ARRAY_SIZE(wm8991_reg_defaults),
  1119. .cache_type = REGCACHE_RBTREE,
  1120. };
  1121. static int wm8991_i2c_probe(struct i2c_client *i2c,
  1122. const struct i2c_device_id *id)
  1123. {
  1124. struct wm8991_priv *wm8991;
  1125. unsigned int val;
  1126. int ret;
  1127. wm8991 = devm_kzalloc(&i2c->dev, sizeof(*wm8991), GFP_KERNEL);
  1128. if (!wm8991)
  1129. return -ENOMEM;
  1130. wm8991->regmap = devm_regmap_init_i2c(i2c, &wm8991_regmap);
  1131. if (IS_ERR(wm8991->regmap))
  1132. return PTR_ERR(wm8991->regmap);
  1133. i2c_set_clientdata(i2c, wm8991);
  1134. ret = regmap_read(wm8991->regmap, WM8991_RESET, &val);
  1135. if (ret != 0) {
  1136. dev_err(&i2c->dev, "Failed to read device ID: %d\n", ret);
  1137. return ret;
  1138. }
  1139. if (val != 0x8991) {
  1140. dev_err(&i2c->dev, "Device with ID %x is not a WM8991\n", val);
  1141. return -EINVAL;
  1142. }
  1143. ret = regmap_write(wm8991->regmap, WM8991_RESET, 0);
  1144. if (ret < 0) {
  1145. dev_err(&i2c->dev, "Failed to issue reset: %d\n", ret);
  1146. return ret;
  1147. }
  1148. regmap_update_bits(wm8991->regmap, WM8991_AUDIO_INTERFACE_4,
  1149. WM8991_ALRCGPIO1, WM8991_ALRCGPIO1);
  1150. regmap_update_bits(wm8991->regmap, WM8991_GPIO1_GPIO2,
  1151. WM8991_GPIO1_SEL_MASK, 1);
  1152. regmap_update_bits(wm8991->regmap, WM8991_POWER_MANAGEMENT_1,
  1153. WM8991_VREF_ENA | WM8991_VMID_MODE_MASK,
  1154. WM8991_VREF_ENA | WM8991_VMID_MODE_MASK);
  1155. regmap_update_bits(wm8991->regmap, WM8991_POWER_MANAGEMENT_2,
  1156. WM8991_OPCLK_ENA, WM8991_OPCLK_ENA);
  1157. regmap_write(wm8991->regmap, WM8991_DAC_CTRL, 0);
  1158. regmap_write(wm8991->regmap, WM8991_LEFT_OUTPUT_VOLUME,
  1159. 0x50 | (1<<8));
  1160. regmap_write(wm8991->regmap, WM8991_RIGHT_OUTPUT_VOLUME,
  1161. 0x50 | (1<<8));
  1162. ret = snd_soc_register_codec(&i2c->dev,
  1163. &soc_codec_dev_wm8991, &wm8991_dai, 1);
  1164. return ret;
  1165. }
  1166. static int wm8991_i2c_remove(struct i2c_client *client)
  1167. {
  1168. snd_soc_unregister_codec(&client->dev);
  1169. return 0;
  1170. }
  1171. static const struct i2c_device_id wm8991_i2c_id[] = {
  1172. { "wm8991", 0 },
  1173. { }
  1174. };
  1175. MODULE_DEVICE_TABLE(i2c, wm8991_i2c_id);
  1176. static struct i2c_driver wm8991_i2c_driver = {
  1177. .driver = {
  1178. .name = "wm8991",
  1179. .owner = THIS_MODULE,
  1180. },
  1181. .probe = wm8991_i2c_probe,
  1182. .remove = wm8991_i2c_remove,
  1183. .id_table = wm8991_i2c_id,
  1184. };
  1185. module_i2c_driver(wm8991_i2c_driver);
  1186. MODULE_DESCRIPTION("ASoC WM8991 driver");
  1187. MODULE_AUTHOR("Graeme Gregory");
  1188. MODULE_LICENSE("GPL");