rockchip_i2s.c 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542
  1. /* sound/soc/rockchip/rockchip_i2s.c
  2. *
  3. * ALSA SoC Audio Layer - Rockchip I2S Controller driver
  4. *
  5. * Copyright (c) 2014 Rockchip Electronics Co. Ltd.
  6. * Author: Jianqun <jay.xu@rock-chips.com>
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License version 2 as
  10. * published by the Free Software Foundation.
  11. */
  12. #include <linux/module.h>
  13. #include <linux/delay.h>
  14. #include <linux/of_gpio.h>
  15. #include <linux/clk.h>
  16. #include <linux/pm_runtime.h>
  17. #include <linux/regmap.h>
  18. #include <sound/pcm_params.h>
  19. #include <sound/dmaengine_pcm.h>
  20. #include "rockchip_i2s.h"
  21. #define DRV_NAME "rockchip-i2s"
  22. struct rk_i2s_dev {
  23. struct device *dev;
  24. struct clk *hclk;
  25. struct clk *mclk;
  26. struct snd_dmaengine_dai_dma_data capture_dma_data;
  27. struct snd_dmaengine_dai_dma_data playback_dma_data;
  28. struct regmap *regmap;
  29. /*
  30. * Used to indicate the tx/rx status.
  31. * I2S controller hopes to start the tx and rx together,
  32. * also to stop them when they are both try to stop.
  33. */
  34. bool tx_start;
  35. bool rx_start;
  36. };
  37. static int i2s_runtime_suspend(struct device *dev)
  38. {
  39. struct rk_i2s_dev *i2s = dev_get_drvdata(dev);
  40. clk_disable_unprepare(i2s->mclk);
  41. return 0;
  42. }
  43. static int i2s_runtime_resume(struct device *dev)
  44. {
  45. struct rk_i2s_dev *i2s = dev_get_drvdata(dev);
  46. int ret;
  47. ret = clk_prepare_enable(i2s->mclk);
  48. if (ret) {
  49. dev_err(i2s->dev, "clock enable failed %d\n", ret);
  50. return ret;
  51. }
  52. return 0;
  53. }
  54. static inline struct rk_i2s_dev *to_info(struct snd_soc_dai *dai)
  55. {
  56. return snd_soc_dai_get_drvdata(dai);
  57. }
  58. static void rockchip_snd_txctrl(struct rk_i2s_dev *i2s, int on)
  59. {
  60. unsigned int val = 0;
  61. int retry = 10;
  62. if (on) {
  63. regmap_update_bits(i2s->regmap, I2S_DMACR,
  64. I2S_DMACR_TDE_ENABLE, I2S_DMACR_TDE_ENABLE);
  65. regmap_update_bits(i2s->regmap, I2S_XFER,
  66. I2S_XFER_TXS_START | I2S_XFER_RXS_START,
  67. I2S_XFER_TXS_START | I2S_XFER_RXS_START);
  68. i2s->tx_start = true;
  69. } else {
  70. i2s->tx_start = false;
  71. regmap_update_bits(i2s->regmap, I2S_DMACR,
  72. I2S_DMACR_TDE_ENABLE, I2S_DMACR_TDE_DISABLE);
  73. if (!i2s->rx_start) {
  74. regmap_update_bits(i2s->regmap, I2S_XFER,
  75. I2S_XFER_TXS_START |
  76. I2S_XFER_RXS_START,
  77. I2S_XFER_TXS_STOP |
  78. I2S_XFER_RXS_STOP);
  79. regmap_update_bits(i2s->regmap, I2S_CLR,
  80. I2S_CLR_TXC | I2S_CLR_RXC,
  81. I2S_CLR_TXC | I2S_CLR_RXC);
  82. regmap_read(i2s->regmap, I2S_CLR, &val);
  83. /* Should wait for clear operation to finish */
  84. while (val) {
  85. regmap_read(i2s->regmap, I2S_CLR, &val);
  86. retry--;
  87. if (!retry) {
  88. dev_warn(i2s->dev, "fail to clear\n");
  89. break;
  90. }
  91. }
  92. }
  93. }
  94. }
  95. static void rockchip_snd_rxctrl(struct rk_i2s_dev *i2s, int on)
  96. {
  97. unsigned int val = 0;
  98. int retry = 10;
  99. if (on) {
  100. regmap_update_bits(i2s->regmap, I2S_DMACR,
  101. I2S_DMACR_RDE_ENABLE, I2S_DMACR_RDE_ENABLE);
  102. regmap_update_bits(i2s->regmap, I2S_XFER,
  103. I2S_XFER_TXS_START | I2S_XFER_RXS_START,
  104. I2S_XFER_TXS_START | I2S_XFER_RXS_START);
  105. i2s->rx_start = true;
  106. } else {
  107. i2s->rx_start = false;
  108. regmap_update_bits(i2s->regmap, I2S_DMACR,
  109. I2S_DMACR_RDE_ENABLE, I2S_DMACR_RDE_DISABLE);
  110. if (!i2s->tx_start) {
  111. regmap_update_bits(i2s->regmap, I2S_XFER,
  112. I2S_XFER_TXS_START |
  113. I2S_XFER_RXS_START,
  114. I2S_XFER_TXS_STOP |
  115. I2S_XFER_RXS_STOP);
  116. regmap_update_bits(i2s->regmap, I2S_CLR,
  117. I2S_CLR_TXC | I2S_CLR_RXC,
  118. I2S_CLR_TXC | I2S_CLR_RXC);
  119. regmap_read(i2s->regmap, I2S_CLR, &val);
  120. /* Should wait for clear operation to finish */
  121. while (val) {
  122. regmap_read(i2s->regmap, I2S_CLR, &val);
  123. retry--;
  124. if (!retry) {
  125. dev_warn(i2s->dev, "fail to clear\n");
  126. break;
  127. }
  128. }
  129. }
  130. }
  131. }
  132. static int rockchip_i2s_set_fmt(struct snd_soc_dai *cpu_dai,
  133. unsigned int fmt)
  134. {
  135. struct rk_i2s_dev *i2s = to_info(cpu_dai);
  136. unsigned int mask = 0, val = 0;
  137. mask = I2S_CKR_MSS_MASK;
  138. switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
  139. case SND_SOC_DAIFMT_CBS_CFS:
  140. /* Set source clock in Master mode */
  141. val = I2S_CKR_MSS_MASTER;
  142. break;
  143. case SND_SOC_DAIFMT_CBM_CFM:
  144. val = I2S_CKR_MSS_SLAVE;
  145. break;
  146. default:
  147. return -EINVAL;
  148. }
  149. regmap_update_bits(i2s->regmap, I2S_CKR, mask, val);
  150. mask = I2S_TXCR_IBM_MASK;
  151. switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
  152. case SND_SOC_DAIFMT_RIGHT_J:
  153. val = I2S_TXCR_IBM_RSJM;
  154. break;
  155. case SND_SOC_DAIFMT_LEFT_J:
  156. val = I2S_TXCR_IBM_LSJM;
  157. break;
  158. case SND_SOC_DAIFMT_I2S:
  159. val = I2S_TXCR_IBM_NORMAL;
  160. break;
  161. default:
  162. return -EINVAL;
  163. }
  164. regmap_update_bits(i2s->regmap, I2S_TXCR, mask, val);
  165. mask = I2S_RXCR_IBM_MASK;
  166. switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
  167. case SND_SOC_DAIFMT_RIGHT_J:
  168. val = I2S_RXCR_IBM_RSJM;
  169. break;
  170. case SND_SOC_DAIFMT_LEFT_J:
  171. val = I2S_RXCR_IBM_LSJM;
  172. break;
  173. case SND_SOC_DAIFMT_I2S:
  174. val = I2S_RXCR_IBM_NORMAL;
  175. break;
  176. default:
  177. return -EINVAL;
  178. }
  179. regmap_update_bits(i2s->regmap, I2S_RXCR, mask, val);
  180. return 0;
  181. }
  182. static int rockchip_i2s_hw_params(struct snd_pcm_substream *substream,
  183. struct snd_pcm_hw_params *params,
  184. struct snd_soc_dai *dai)
  185. {
  186. struct rk_i2s_dev *i2s = to_info(dai);
  187. unsigned int val = 0;
  188. switch (params_format(params)) {
  189. case SNDRV_PCM_FORMAT_S8:
  190. val |= I2S_TXCR_VDW(8);
  191. break;
  192. case SNDRV_PCM_FORMAT_S16_LE:
  193. val |= I2S_TXCR_VDW(16);
  194. break;
  195. case SNDRV_PCM_FORMAT_S20_3LE:
  196. val |= I2S_TXCR_VDW(20);
  197. break;
  198. case SNDRV_PCM_FORMAT_S24_LE:
  199. val |= I2S_TXCR_VDW(24);
  200. break;
  201. default:
  202. return -EINVAL;
  203. }
  204. regmap_update_bits(i2s->regmap, I2S_TXCR, I2S_TXCR_VDW_MASK, val);
  205. regmap_update_bits(i2s->regmap, I2S_RXCR, I2S_RXCR_VDW_MASK, val);
  206. return 0;
  207. }
  208. static int rockchip_i2s_trigger(struct snd_pcm_substream *substream,
  209. int cmd, struct snd_soc_dai *dai)
  210. {
  211. struct rk_i2s_dev *i2s = to_info(dai);
  212. int ret = 0;
  213. switch (cmd) {
  214. case SNDRV_PCM_TRIGGER_START:
  215. case SNDRV_PCM_TRIGGER_RESUME:
  216. case SNDRV_PCM_TRIGGER_PAUSE_RELEASE:
  217. if (substream->stream == SNDRV_PCM_STREAM_CAPTURE)
  218. rockchip_snd_rxctrl(i2s, 1);
  219. else
  220. rockchip_snd_txctrl(i2s, 1);
  221. break;
  222. case SNDRV_PCM_TRIGGER_SUSPEND:
  223. case SNDRV_PCM_TRIGGER_STOP:
  224. case SNDRV_PCM_TRIGGER_PAUSE_PUSH:
  225. if (substream->stream == SNDRV_PCM_STREAM_CAPTURE)
  226. rockchip_snd_rxctrl(i2s, 0);
  227. else
  228. rockchip_snd_txctrl(i2s, 0);
  229. break;
  230. default:
  231. ret = -EINVAL;
  232. break;
  233. }
  234. return ret;
  235. }
  236. static int rockchip_i2s_set_sysclk(struct snd_soc_dai *cpu_dai, int clk_id,
  237. unsigned int freq, int dir)
  238. {
  239. struct rk_i2s_dev *i2s = to_info(cpu_dai);
  240. int ret;
  241. ret = clk_set_rate(i2s->mclk, freq);
  242. if (ret)
  243. dev_err(i2s->dev, "Fail to set mclk %d\n", ret);
  244. return ret;
  245. }
  246. static int rockchip_i2s_dai_probe(struct snd_soc_dai *dai)
  247. {
  248. struct rk_i2s_dev *i2s = snd_soc_dai_get_drvdata(dai);
  249. dai->capture_dma_data = &i2s->capture_dma_data;
  250. dai->playback_dma_data = &i2s->playback_dma_data;
  251. return 0;
  252. }
  253. static const struct snd_soc_dai_ops rockchip_i2s_dai_ops = {
  254. .hw_params = rockchip_i2s_hw_params,
  255. .set_sysclk = rockchip_i2s_set_sysclk,
  256. .set_fmt = rockchip_i2s_set_fmt,
  257. .trigger = rockchip_i2s_trigger,
  258. };
  259. static struct snd_soc_dai_driver rockchip_i2s_dai = {
  260. .probe = rockchip_i2s_dai_probe,
  261. .playback = {
  262. .stream_name = "Playback",
  263. .channels_min = 2,
  264. .channels_max = 8,
  265. .rates = SNDRV_PCM_RATE_8000_192000,
  266. .formats = (SNDRV_PCM_FMTBIT_S8 |
  267. SNDRV_PCM_FMTBIT_S16_LE |
  268. SNDRV_PCM_FMTBIT_S20_3LE |
  269. SNDRV_PCM_FMTBIT_S24_LE),
  270. },
  271. .capture = {
  272. .stream_name = "Capture",
  273. .channels_min = 2,
  274. .channels_max = 2,
  275. .rates = SNDRV_PCM_RATE_8000_192000,
  276. .formats = (SNDRV_PCM_FMTBIT_S8 |
  277. SNDRV_PCM_FMTBIT_S16_LE |
  278. SNDRV_PCM_FMTBIT_S20_3LE |
  279. SNDRV_PCM_FMTBIT_S24_LE),
  280. },
  281. .ops = &rockchip_i2s_dai_ops,
  282. };
  283. static const struct snd_soc_component_driver rockchip_i2s_component = {
  284. .name = DRV_NAME,
  285. };
  286. static bool rockchip_i2s_wr_reg(struct device *dev, unsigned int reg)
  287. {
  288. switch (reg) {
  289. case I2S_TXCR:
  290. case I2S_RXCR:
  291. case I2S_CKR:
  292. case I2S_DMACR:
  293. case I2S_INTCR:
  294. case I2S_XFER:
  295. case I2S_CLR:
  296. case I2S_TXDR:
  297. return true;
  298. default:
  299. return false;
  300. }
  301. }
  302. static bool rockchip_i2s_rd_reg(struct device *dev, unsigned int reg)
  303. {
  304. switch (reg) {
  305. case I2S_TXCR:
  306. case I2S_RXCR:
  307. case I2S_CKR:
  308. case I2S_DMACR:
  309. case I2S_INTCR:
  310. case I2S_XFER:
  311. case I2S_CLR:
  312. case I2S_RXDR:
  313. case I2S_FIFOLR:
  314. case I2S_INTSR:
  315. return true;
  316. default:
  317. return false;
  318. }
  319. }
  320. static bool rockchip_i2s_volatile_reg(struct device *dev, unsigned int reg)
  321. {
  322. switch (reg) {
  323. case I2S_INTSR:
  324. case I2S_CLR:
  325. return true;
  326. default:
  327. return false;
  328. }
  329. }
  330. static bool rockchip_i2s_precious_reg(struct device *dev, unsigned int reg)
  331. {
  332. switch (reg) {
  333. default:
  334. return false;
  335. }
  336. }
  337. static const struct regmap_config rockchip_i2s_regmap_config = {
  338. .reg_bits = 32,
  339. .reg_stride = 4,
  340. .val_bits = 32,
  341. .max_register = I2S_RXDR,
  342. .writeable_reg = rockchip_i2s_wr_reg,
  343. .readable_reg = rockchip_i2s_rd_reg,
  344. .volatile_reg = rockchip_i2s_volatile_reg,
  345. .precious_reg = rockchip_i2s_precious_reg,
  346. .cache_type = REGCACHE_FLAT,
  347. };
  348. static int rockchip_i2s_probe(struct platform_device *pdev)
  349. {
  350. struct rk_i2s_dev *i2s;
  351. struct resource *res;
  352. void __iomem *regs;
  353. int ret;
  354. i2s = devm_kzalloc(&pdev->dev, sizeof(*i2s), GFP_KERNEL);
  355. if (!i2s) {
  356. dev_err(&pdev->dev, "Can't allocate rk_i2s_dev\n");
  357. return -ENOMEM;
  358. }
  359. /* try to prepare related clocks */
  360. i2s->hclk = devm_clk_get(&pdev->dev, "i2s_hclk");
  361. if (IS_ERR(i2s->hclk)) {
  362. dev_err(&pdev->dev, "Can't retrieve i2s bus clock\n");
  363. return PTR_ERR(i2s->hclk);
  364. }
  365. ret = clk_prepare_enable(i2s->hclk);
  366. if (ret) {
  367. dev_err(i2s->dev, "hclock enable failed %d\n", ret);
  368. return ret;
  369. }
  370. i2s->mclk = devm_clk_get(&pdev->dev, "i2s_clk");
  371. if (IS_ERR(i2s->mclk)) {
  372. dev_err(&pdev->dev, "Can't retrieve i2s master clock\n");
  373. return PTR_ERR(i2s->mclk);
  374. }
  375. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  376. regs = devm_ioremap_resource(&pdev->dev, res);
  377. if (IS_ERR(regs))
  378. return PTR_ERR(regs);
  379. i2s->regmap = devm_regmap_init_mmio(&pdev->dev, regs,
  380. &rockchip_i2s_regmap_config);
  381. if (IS_ERR(i2s->regmap)) {
  382. dev_err(&pdev->dev,
  383. "Failed to initialise managed register map\n");
  384. return PTR_ERR(i2s->regmap);
  385. }
  386. i2s->playback_dma_data.addr = res->start + I2S_TXDR;
  387. i2s->playback_dma_data.addr_width = DMA_SLAVE_BUSWIDTH_4_BYTES;
  388. i2s->playback_dma_data.maxburst = 16;
  389. i2s->capture_dma_data.addr = res->start + I2S_RXDR;
  390. i2s->capture_dma_data.addr_width = DMA_SLAVE_BUSWIDTH_4_BYTES;
  391. i2s->capture_dma_data.maxburst = 16;
  392. i2s->dev = &pdev->dev;
  393. dev_set_drvdata(&pdev->dev, i2s);
  394. pm_runtime_enable(&pdev->dev);
  395. if (!pm_runtime_enabled(&pdev->dev)) {
  396. ret = i2s_runtime_resume(&pdev->dev);
  397. if (ret)
  398. goto err_pm_disable;
  399. }
  400. ret = devm_snd_soc_register_component(&pdev->dev,
  401. &rockchip_i2s_component,
  402. &rockchip_i2s_dai, 1);
  403. if (ret) {
  404. dev_err(&pdev->dev, "Could not register DAI\n");
  405. goto err_suspend;
  406. }
  407. ret = snd_dmaengine_pcm_register(&pdev->dev, NULL, 0);
  408. if (ret) {
  409. dev_err(&pdev->dev, "Could not register PCM\n");
  410. goto err_pcm_register;
  411. }
  412. return 0;
  413. err_pcm_register:
  414. snd_dmaengine_pcm_unregister(&pdev->dev);
  415. err_suspend:
  416. if (!pm_runtime_status_suspended(&pdev->dev))
  417. i2s_runtime_suspend(&pdev->dev);
  418. err_pm_disable:
  419. pm_runtime_disable(&pdev->dev);
  420. return ret;
  421. }
  422. static int rockchip_i2s_remove(struct platform_device *pdev)
  423. {
  424. struct rk_i2s_dev *i2s = dev_get_drvdata(&pdev->dev);
  425. pm_runtime_disable(&pdev->dev);
  426. if (!pm_runtime_status_suspended(&pdev->dev))
  427. i2s_runtime_suspend(&pdev->dev);
  428. clk_disable_unprepare(i2s->mclk);
  429. clk_disable_unprepare(i2s->hclk);
  430. snd_dmaengine_pcm_unregister(&pdev->dev);
  431. snd_soc_unregister_component(&pdev->dev);
  432. return 0;
  433. }
  434. static const struct of_device_id rockchip_i2s_match[] = {
  435. { .compatible = "rockchip,rk3066-i2s", },
  436. {},
  437. };
  438. static const struct dev_pm_ops rockchip_i2s_pm_ops = {
  439. SET_RUNTIME_PM_OPS(i2s_runtime_suspend, i2s_runtime_resume,
  440. NULL)
  441. };
  442. static struct platform_driver rockchip_i2s_driver = {
  443. .probe = rockchip_i2s_probe,
  444. .remove = rockchip_i2s_remove,
  445. .driver = {
  446. .name = DRV_NAME,
  447. .owner = THIS_MODULE,
  448. .of_match_table = of_match_ptr(rockchip_i2s_match),
  449. .pm = &rockchip_i2s_pm_ops,
  450. },
  451. };
  452. module_platform_driver(rockchip_i2s_driver);
  453. MODULE_DESCRIPTION("ROCKCHIP IIS ASoC Interface");
  454. MODULE_AUTHOR("jianqun <jay.xu@rock-chips.com>");
  455. MODULE_LICENSE("GPL v2");
  456. MODULE_ALIAS("platform:" DRV_NAME);
  457. MODULE_DEVICE_TABLE(of, rockchip_i2s_match);