omap_hwmod_43xx_data.c 21 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859
  1. /*
  2. * Copyright (C) 2013 Texas Instruments Incorporated
  3. *
  4. * Hwmod present only in AM43x and those that differ other than register
  5. * offsets as compared to AM335x.
  6. *
  7. * This program is free software; you can redistribute it and/or
  8. * modify it under the terms of the GNU General Public License as
  9. * published by the Free Software Foundation version 2.
  10. *
  11. * This program is distributed "as is" WITHOUT ANY WARRANTY of any
  12. * kind, whether express or implied; without even the implied warranty
  13. * of MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  14. * GNU General Public License for more details.
  15. */
  16. #include <linux/platform_data/gpio-omap.h>
  17. #include <linux/platform_data/spi-omap2-mcspi.h>
  18. #include "omap_hwmod.h"
  19. #include "omap_hwmod_33xx_43xx_common_data.h"
  20. #include "prcm43xx.h"
  21. #include "omap_hwmod_common_data.h"
  22. /* IP blocks */
  23. static struct omap_hwmod am43xx_l4_hs_hwmod = {
  24. .name = "l4_hs",
  25. .class = &am33xx_l4_hwmod_class,
  26. .clkdm_name = "l3_clkdm",
  27. .flags = HWMOD_INIT_NO_IDLE,
  28. .main_clk = "l4hs_gclk",
  29. .prcm = {
  30. .omap4 = {
  31. .clkctrl_offs = AM43XX_CM_PER_L4HS_CLKCTRL_OFFSET,
  32. .modulemode = MODULEMODE_SWCTRL,
  33. },
  34. },
  35. };
  36. static struct omap_hwmod_rst_info am33xx_wkup_m3_resets[] = {
  37. { .name = "wkup_m3", .rst_shift = 3, .st_shift = 5 },
  38. };
  39. static struct omap_hwmod am43xx_wkup_m3_hwmod = {
  40. .name = "wkup_m3",
  41. .class = &am33xx_wkup_m3_hwmod_class,
  42. .clkdm_name = "l4_wkup_aon_clkdm",
  43. /* Keep hardreset asserted */
  44. .flags = HWMOD_INIT_NO_RESET | HWMOD_NO_IDLEST,
  45. .main_clk = "sys_clkin_ck",
  46. .prcm = {
  47. .omap4 = {
  48. .clkctrl_offs = AM43XX_CM_WKUP_WKUP_M3_CLKCTRL_OFFSET,
  49. .rstctrl_offs = AM43XX_RM_WKUP_RSTCTRL_OFFSET,
  50. .rstst_offs = AM43XX_RM_WKUP_RSTST_OFFSET,
  51. .modulemode = MODULEMODE_SWCTRL,
  52. },
  53. },
  54. .rst_lines = am33xx_wkup_m3_resets,
  55. .rst_lines_cnt = ARRAY_SIZE(am33xx_wkup_m3_resets),
  56. };
  57. static struct omap_hwmod am43xx_control_hwmod = {
  58. .name = "control",
  59. .class = &am33xx_control_hwmod_class,
  60. .clkdm_name = "l4_wkup_clkdm",
  61. .flags = HWMOD_INIT_NO_IDLE,
  62. .main_clk = "sys_clkin_ck",
  63. .prcm = {
  64. .omap4 = {
  65. .clkctrl_offs = AM43XX_CM_WKUP_CONTROL_CLKCTRL_OFFSET,
  66. .modulemode = MODULEMODE_SWCTRL,
  67. },
  68. },
  69. };
  70. static struct omap_hwmod_opt_clk gpio0_opt_clks[] = {
  71. { .role = "dbclk", .clk = "gpio0_dbclk" },
  72. };
  73. static struct omap_hwmod am43xx_gpio0_hwmod = {
  74. .name = "gpio1",
  75. .class = &am33xx_gpio_hwmod_class,
  76. .clkdm_name = "l4_wkup_clkdm",
  77. .flags = HWMOD_CONTROL_OPT_CLKS_IN_RESET,
  78. .main_clk = "sys_clkin_ck",
  79. .prcm = {
  80. .omap4 = {
  81. .clkctrl_offs = AM43XX_CM_WKUP_GPIO0_CLKCTRL_OFFSET,
  82. .modulemode = MODULEMODE_SWCTRL,
  83. },
  84. },
  85. .opt_clks = gpio0_opt_clks,
  86. .opt_clks_cnt = ARRAY_SIZE(gpio0_opt_clks),
  87. .dev_attr = &gpio_dev_attr,
  88. };
  89. static struct omap_hwmod_class_sysconfig am43xx_synctimer_sysc = {
  90. .rev_offs = 0x0,
  91. .sysc_offs = 0x4,
  92. .sysc_flags = SYSC_HAS_SIDLEMODE,
  93. .idlemodes = (SIDLE_FORCE | SIDLE_NO),
  94. .sysc_fields = &omap_hwmod_sysc_type1,
  95. };
  96. static struct omap_hwmod_class am43xx_synctimer_hwmod_class = {
  97. .name = "synctimer",
  98. .sysc = &am43xx_synctimer_sysc,
  99. };
  100. static struct omap_hwmod am43xx_synctimer_hwmod = {
  101. .name = "counter_32k",
  102. .class = &am43xx_synctimer_hwmod_class,
  103. .clkdm_name = "l4_wkup_aon_clkdm",
  104. .flags = HWMOD_SWSUP_SIDLE,
  105. .main_clk = "synctimer_32kclk",
  106. .prcm = {
  107. .omap4 = {
  108. .clkctrl_offs = AM43XX_CM_WKUP_SYNCTIMER_CLKCTRL_OFFSET,
  109. .modulemode = MODULEMODE_SWCTRL,
  110. },
  111. },
  112. };
  113. static struct omap_hwmod am43xx_timer8_hwmod = {
  114. .name = "timer8",
  115. .class = &am33xx_timer_hwmod_class,
  116. .clkdm_name = "l4ls_clkdm",
  117. .main_clk = "timer8_fck",
  118. .prcm = {
  119. .omap4 = {
  120. .clkctrl_offs = AM43XX_CM_PER_TIMER8_CLKCTRL_OFFSET,
  121. .modulemode = MODULEMODE_SWCTRL,
  122. },
  123. },
  124. };
  125. static struct omap_hwmod am43xx_timer9_hwmod = {
  126. .name = "timer9",
  127. .class = &am33xx_timer_hwmod_class,
  128. .clkdm_name = "l4ls_clkdm",
  129. .main_clk = "timer9_fck",
  130. .prcm = {
  131. .omap4 = {
  132. .clkctrl_offs = AM43XX_CM_PER_TIMER9_CLKCTRL_OFFSET,
  133. .modulemode = MODULEMODE_SWCTRL,
  134. },
  135. },
  136. };
  137. static struct omap_hwmod am43xx_timer10_hwmod = {
  138. .name = "timer10",
  139. .class = &am33xx_timer_hwmod_class,
  140. .clkdm_name = "l4ls_clkdm",
  141. .main_clk = "timer10_fck",
  142. .prcm = {
  143. .omap4 = {
  144. .clkctrl_offs = AM43XX_CM_PER_TIMER10_CLKCTRL_OFFSET,
  145. .modulemode = MODULEMODE_SWCTRL,
  146. },
  147. },
  148. };
  149. static struct omap_hwmod am43xx_timer11_hwmod = {
  150. .name = "timer11",
  151. .class = &am33xx_timer_hwmod_class,
  152. .clkdm_name = "l4ls_clkdm",
  153. .main_clk = "timer11_fck",
  154. .prcm = {
  155. .omap4 = {
  156. .clkctrl_offs = AM43XX_CM_PER_TIMER11_CLKCTRL_OFFSET,
  157. .modulemode = MODULEMODE_SWCTRL,
  158. },
  159. },
  160. };
  161. static struct omap_hwmod am43xx_epwmss3_hwmod = {
  162. .name = "epwmss3",
  163. .class = &am33xx_epwmss_hwmod_class,
  164. .clkdm_name = "l4ls_clkdm",
  165. .main_clk = "l4ls_gclk",
  166. .prcm = {
  167. .omap4 = {
  168. .clkctrl_offs = AM43XX_CM_PER_EPWMSS3_CLKCTRL_OFFSET,
  169. .modulemode = MODULEMODE_SWCTRL,
  170. },
  171. },
  172. };
  173. static struct omap_hwmod am43xx_ehrpwm3_hwmod = {
  174. .name = "ehrpwm3",
  175. .class = &am33xx_ehrpwm_hwmod_class,
  176. .clkdm_name = "l4ls_clkdm",
  177. .main_clk = "l4ls_gclk",
  178. };
  179. static struct omap_hwmod am43xx_epwmss4_hwmod = {
  180. .name = "epwmss4",
  181. .class = &am33xx_epwmss_hwmod_class,
  182. .clkdm_name = "l4ls_clkdm",
  183. .main_clk = "l4ls_gclk",
  184. .prcm = {
  185. .omap4 = {
  186. .clkctrl_offs = AM43XX_CM_PER_EPWMSS4_CLKCTRL_OFFSET,
  187. .modulemode = MODULEMODE_SWCTRL,
  188. },
  189. },
  190. };
  191. static struct omap_hwmod am43xx_ehrpwm4_hwmod = {
  192. .name = "ehrpwm4",
  193. .class = &am33xx_ehrpwm_hwmod_class,
  194. .clkdm_name = "l4ls_clkdm",
  195. .main_clk = "l4ls_gclk",
  196. };
  197. static struct omap_hwmod am43xx_epwmss5_hwmod = {
  198. .name = "epwmss5",
  199. .class = &am33xx_epwmss_hwmod_class,
  200. .clkdm_name = "l4ls_clkdm",
  201. .main_clk = "l4ls_gclk",
  202. .prcm = {
  203. .omap4 = {
  204. .clkctrl_offs = AM43XX_CM_PER_EPWMSS5_CLKCTRL_OFFSET,
  205. .modulemode = MODULEMODE_SWCTRL,
  206. },
  207. },
  208. };
  209. static struct omap_hwmod am43xx_ehrpwm5_hwmod = {
  210. .name = "ehrpwm5",
  211. .class = &am33xx_ehrpwm_hwmod_class,
  212. .clkdm_name = "l4ls_clkdm",
  213. .main_clk = "l4ls_gclk",
  214. };
  215. static struct omap_hwmod am43xx_spi2_hwmod = {
  216. .name = "spi2",
  217. .class = &am33xx_spi_hwmod_class,
  218. .clkdm_name = "l4ls_clkdm",
  219. .main_clk = "dpll_per_m2_div4_ck",
  220. .prcm = {
  221. .omap4 = {
  222. .clkctrl_offs = AM43XX_CM_PER_SPI2_CLKCTRL_OFFSET,
  223. .modulemode = MODULEMODE_SWCTRL,
  224. },
  225. },
  226. .dev_attr = &mcspi_attrib,
  227. };
  228. static struct omap_hwmod am43xx_spi3_hwmod = {
  229. .name = "spi3",
  230. .class = &am33xx_spi_hwmod_class,
  231. .clkdm_name = "l4ls_clkdm",
  232. .main_clk = "dpll_per_m2_div4_ck",
  233. .prcm = {
  234. .omap4 = {
  235. .clkctrl_offs = AM43XX_CM_PER_SPI3_CLKCTRL_OFFSET,
  236. .modulemode = MODULEMODE_SWCTRL,
  237. },
  238. },
  239. .dev_attr = &mcspi_attrib,
  240. };
  241. static struct omap_hwmod am43xx_spi4_hwmod = {
  242. .name = "spi4",
  243. .class = &am33xx_spi_hwmod_class,
  244. .clkdm_name = "l4ls_clkdm",
  245. .main_clk = "dpll_per_m2_div4_ck",
  246. .prcm = {
  247. .omap4 = {
  248. .clkctrl_offs = AM43XX_CM_PER_SPI4_CLKCTRL_OFFSET,
  249. .modulemode = MODULEMODE_SWCTRL,
  250. },
  251. },
  252. .dev_attr = &mcspi_attrib,
  253. };
  254. static struct omap_hwmod_opt_clk gpio4_opt_clks[] = {
  255. { .role = "dbclk", .clk = "gpio4_dbclk" },
  256. };
  257. static struct omap_hwmod am43xx_gpio4_hwmod = {
  258. .name = "gpio5",
  259. .class = &am33xx_gpio_hwmod_class,
  260. .clkdm_name = "l4ls_clkdm",
  261. .flags = HWMOD_CONTROL_OPT_CLKS_IN_RESET,
  262. .main_clk = "l4ls_gclk",
  263. .prcm = {
  264. .omap4 = {
  265. .clkctrl_offs = AM43XX_CM_PER_GPIO4_CLKCTRL_OFFSET,
  266. .modulemode = MODULEMODE_SWCTRL,
  267. },
  268. },
  269. .opt_clks = gpio4_opt_clks,
  270. .opt_clks_cnt = ARRAY_SIZE(gpio4_opt_clks),
  271. .dev_attr = &gpio_dev_attr,
  272. };
  273. static struct omap_hwmod_opt_clk gpio5_opt_clks[] = {
  274. { .role = "dbclk", .clk = "gpio5_dbclk" },
  275. };
  276. static struct omap_hwmod am43xx_gpio5_hwmod = {
  277. .name = "gpio6",
  278. .class = &am33xx_gpio_hwmod_class,
  279. .clkdm_name = "l4ls_clkdm",
  280. .flags = HWMOD_CONTROL_OPT_CLKS_IN_RESET,
  281. .main_clk = "l4ls_gclk",
  282. .prcm = {
  283. .omap4 = {
  284. .clkctrl_offs = AM43XX_CM_PER_GPIO5_CLKCTRL_OFFSET,
  285. .modulemode = MODULEMODE_SWCTRL,
  286. },
  287. },
  288. .opt_clks = gpio5_opt_clks,
  289. .opt_clks_cnt = ARRAY_SIZE(gpio5_opt_clks),
  290. .dev_attr = &gpio_dev_attr,
  291. };
  292. static struct omap_hwmod_class am43xx_ocp2scp_hwmod_class = {
  293. .name = "ocp2scp",
  294. };
  295. static struct omap_hwmod am43xx_ocp2scp0_hwmod = {
  296. .name = "ocp2scp0",
  297. .class = &am43xx_ocp2scp_hwmod_class,
  298. .clkdm_name = "l4ls_clkdm",
  299. .main_clk = "l4ls_gclk",
  300. .prcm = {
  301. .omap4 = {
  302. .clkctrl_offs = AM43XX_CM_PER_USBPHYOCP2SCP0_CLKCTRL_OFFSET,
  303. .modulemode = MODULEMODE_SWCTRL,
  304. },
  305. },
  306. };
  307. static struct omap_hwmod am43xx_ocp2scp1_hwmod = {
  308. .name = "ocp2scp1",
  309. .class = &am43xx_ocp2scp_hwmod_class,
  310. .clkdm_name = "l4ls_clkdm",
  311. .main_clk = "l4ls_gclk",
  312. .prcm = {
  313. .omap4 = {
  314. .clkctrl_offs = AM43XX_CM_PER_USBPHYOCP2SCP1_CLKCTRL_OFFSET,
  315. .modulemode = MODULEMODE_SWCTRL,
  316. },
  317. },
  318. };
  319. static struct omap_hwmod_class_sysconfig am43xx_usb_otg_ss_sysc = {
  320. .rev_offs = 0x0000,
  321. .sysc_offs = 0x0010,
  322. .sysc_flags = (SYSC_HAS_DMADISABLE | SYSC_HAS_MIDLEMODE |
  323. SYSC_HAS_SIDLEMODE),
  324. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  325. SIDLE_SMART_WKUP | MSTANDBY_FORCE |
  326. MSTANDBY_NO | MSTANDBY_SMART |
  327. MSTANDBY_SMART_WKUP),
  328. .sysc_fields = &omap_hwmod_sysc_type2,
  329. };
  330. static struct omap_hwmod_class am43xx_usb_otg_ss_hwmod_class = {
  331. .name = "usb_otg_ss",
  332. .sysc = &am43xx_usb_otg_ss_sysc,
  333. };
  334. static struct omap_hwmod am43xx_usb_otg_ss0_hwmod = {
  335. .name = "usb_otg_ss0",
  336. .class = &am43xx_usb_otg_ss_hwmod_class,
  337. .clkdm_name = "l3s_clkdm",
  338. .main_clk = "l3s_gclk",
  339. .prcm = {
  340. .omap4 = {
  341. .clkctrl_offs = AM43XX_CM_PER_USB_OTG_SS0_CLKCTRL_OFFSET,
  342. .modulemode = MODULEMODE_SWCTRL,
  343. },
  344. },
  345. };
  346. static struct omap_hwmod am43xx_usb_otg_ss1_hwmod = {
  347. .name = "usb_otg_ss1",
  348. .class = &am43xx_usb_otg_ss_hwmod_class,
  349. .clkdm_name = "l3s_clkdm",
  350. .main_clk = "l3s_gclk",
  351. .prcm = {
  352. .omap4 = {
  353. .clkctrl_offs = AM43XX_CM_PER_USB_OTG_SS1_CLKCTRL_OFFSET,
  354. .modulemode = MODULEMODE_SWCTRL,
  355. },
  356. },
  357. };
  358. static struct omap_hwmod_class_sysconfig am43xx_qspi_sysc = {
  359. .sysc_offs = 0x0010,
  360. .sysc_flags = SYSC_HAS_SIDLEMODE,
  361. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  362. SIDLE_SMART_WKUP),
  363. .sysc_fields = &omap_hwmod_sysc_type2,
  364. };
  365. static struct omap_hwmod_class am43xx_qspi_hwmod_class = {
  366. .name = "qspi",
  367. .sysc = &am43xx_qspi_sysc,
  368. };
  369. static struct omap_hwmod am43xx_qspi_hwmod = {
  370. .name = "qspi",
  371. .class = &am43xx_qspi_hwmod_class,
  372. .clkdm_name = "l3s_clkdm",
  373. .main_clk = "l3s_gclk",
  374. .prcm = {
  375. .omap4 = {
  376. .clkctrl_offs = AM43XX_CM_PER_QSPI_CLKCTRL_OFFSET,
  377. .modulemode = MODULEMODE_SWCTRL,
  378. },
  379. },
  380. };
  381. /* dss */
  382. static struct omap_hwmod am43xx_dss_core_hwmod = {
  383. .name = "dss_core",
  384. .class = &omap2_dss_hwmod_class,
  385. .clkdm_name = "dss_clkdm",
  386. .main_clk = "disp_clk",
  387. .prcm = {
  388. .omap4 = {
  389. .clkctrl_offs = AM43XX_CM_PER_DSS_CLKCTRL_OFFSET,
  390. .modulemode = MODULEMODE_SWCTRL,
  391. },
  392. },
  393. };
  394. /* dispc */
  395. struct omap_dss_dispc_dev_attr am43xx_dss_dispc_dev_attr = {
  396. .manager_count = 1,
  397. .has_framedonetv_irq = 0
  398. };
  399. static struct omap_hwmod_class_sysconfig am43xx_dispc_sysc = {
  400. .rev_offs = 0x0000,
  401. .sysc_offs = 0x0010,
  402. .syss_offs = 0x0014,
  403. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_SOFTRESET |
  404. SYSC_HAS_ENAWAKEUP | SYSC_HAS_SIDLEMODE |
  405. SYSC_HAS_CLOCKACTIVITY | SYSC_HAS_MIDLEMODE),
  406. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  407. MSTANDBY_FORCE | MSTANDBY_NO | MSTANDBY_SMART),
  408. .sysc_fields = &omap_hwmod_sysc_type1,
  409. };
  410. static struct omap_hwmod_class am43xx_dispc_hwmod_class = {
  411. .name = "dispc",
  412. .sysc = &am43xx_dispc_sysc,
  413. };
  414. static struct omap_hwmod am43xx_dss_dispc_hwmod = {
  415. .name = "dss_dispc",
  416. .class = &am43xx_dispc_hwmod_class,
  417. .clkdm_name = "dss_clkdm",
  418. .main_clk = "disp_clk",
  419. .prcm = {
  420. .omap4 = {
  421. .clkctrl_offs = AM43XX_CM_PER_DSS_CLKCTRL_OFFSET,
  422. },
  423. },
  424. .dev_attr = &am43xx_dss_dispc_dev_attr,
  425. };
  426. /* rfbi */
  427. static struct omap_hwmod am43xx_dss_rfbi_hwmod = {
  428. .name = "dss_rfbi",
  429. .class = &omap2_rfbi_hwmod_class,
  430. .clkdm_name = "dss_clkdm",
  431. .main_clk = "disp_clk",
  432. .prcm = {
  433. .omap4 = {
  434. .clkctrl_offs = AM43XX_CM_PER_DSS_CLKCTRL_OFFSET,
  435. },
  436. },
  437. };
  438. /* Interfaces */
  439. static struct omap_hwmod_ocp_if am43xx_l3_main__l4_hs = {
  440. .master = &am33xx_l3_main_hwmod,
  441. .slave = &am43xx_l4_hs_hwmod,
  442. .clk = "l3s_gclk",
  443. .user = OCP_USER_MPU | OCP_USER_SDMA,
  444. };
  445. static struct omap_hwmod_ocp_if am43xx_wkup_m3__l4_wkup = {
  446. .master = &am43xx_wkup_m3_hwmod,
  447. .slave = &am33xx_l4_wkup_hwmod,
  448. .clk = "sys_clkin_ck",
  449. .user = OCP_USER_MPU | OCP_USER_SDMA,
  450. };
  451. static struct omap_hwmod_ocp_if am43xx_l4_wkup__wkup_m3 = {
  452. .master = &am33xx_l4_wkup_hwmod,
  453. .slave = &am43xx_wkup_m3_hwmod,
  454. .clk = "sys_clkin_ck",
  455. .user = OCP_USER_MPU | OCP_USER_SDMA,
  456. };
  457. static struct omap_hwmod_ocp_if am43xx_l3_main__pruss = {
  458. .master = &am33xx_l3_main_hwmod,
  459. .slave = &am33xx_pruss_hwmod,
  460. .clk = "dpll_core_m4_ck",
  461. .user = OCP_USER_MPU,
  462. };
  463. static struct omap_hwmod_ocp_if am43xx_l4_wkup__smartreflex0 = {
  464. .master = &am33xx_l4_wkup_hwmod,
  465. .slave = &am33xx_smartreflex0_hwmod,
  466. .clk = "sys_clkin_ck",
  467. .user = OCP_USER_MPU,
  468. };
  469. static struct omap_hwmod_ocp_if am43xx_l4_wkup__smartreflex1 = {
  470. .master = &am33xx_l4_wkup_hwmod,
  471. .slave = &am33xx_smartreflex1_hwmod,
  472. .clk = "sys_clkin_ck",
  473. .user = OCP_USER_MPU,
  474. };
  475. static struct omap_hwmod_ocp_if am43xx_l4_wkup__control = {
  476. .master = &am33xx_l4_wkup_hwmod,
  477. .slave = &am43xx_control_hwmod,
  478. .clk = "sys_clkin_ck",
  479. .user = OCP_USER_MPU,
  480. };
  481. static struct omap_hwmod_ocp_if am43xx_l4_wkup__i2c1 = {
  482. .master = &am33xx_l4_wkup_hwmod,
  483. .slave = &am33xx_i2c1_hwmod,
  484. .clk = "sys_clkin_ck",
  485. .user = OCP_USER_MPU,
  486. };
  487. static struct omap_hwmod_ocp_if am43xx_l4_wkup__gpio0 = {
  488. .master = &am33xx_l4_wkup_hwmod,
  489. .slave = &am43xx_gpio0_hwmod,
  490. .clk = "sys_clkin_ck",
  491. .user = OCP_USER_MPU | OCP_USER_SDMA,
  492. };
  493. static struct omap_hwmod_ocp_if am43xx_l4_hs__cpgmac0 = {
  494. .master = &am43xx_l4_hs_hwmod,
  495. .slave = &am33xx_cpgmac0_hwmod,
  496. .clk = "cpsw_125mhz_gclk",
  497. .user = OCP_USER_MPU,
  498. };
  499. static struct omap_hwmod_ocp_if am43xx_l4_wkup__timer1 = {
  500. .master = &am33xx_l4_wkup_hwmod,
  501. .slave = &am33xx_timer1_hwmod,
  502. .clk = "sys_clkin_ck",
  503. .user = OCP_USER_MPU,
  504. };
  505. static struct omap_hwmod_ocp_if am43xx_l4_wkup__uart1 = {
  506. .master = &am33xx_l4_wkup_hwmod,
  507. .slave = &am33xx_uart1_hwmod,
  508. .clk = "sys_clkin_ck",
  509. .user = OCP_USER_MPU,
  510. };
  511. static struct omap_hwmod_ocp_if am43xx_l4_wkup__wd_timer1 = {
  512. .master = &am33xx_l4_wkup_hwmod,
  513. .slave = &am33xx_wd_timer1_hwmod,
  514. .clk = "sys_clkin_ck",
  515. .user = OCP_USER_MPU,
  516. };
  517. static struct omap_hwmod_ocp_if am33xx_l4_wkup__synctimer = {
  518. .master = &am33xx_l4_wkup_hwmod,
  519. .slave = &am43xx_synctimer_hwmod,
  520. .clk = "sys_clkin_ck",
  521. .user = OCP_USER_MPU,
  522. };
  523. static struct omap_hwmod_ocp_if am43xx_l4_ls__timer8 = {
  524. .master = &am33xx_l4_ls_hwmod,
  525. .slave = &am43xx_timer8_hwmod,
  526. .clk = "l4ls_gclk",
  527. .user = OCP_USER_MPU,
  528. };
  529. static struct omap_hwmod_ocp_if am43xx_l4_ls__timer9 = {
  530. .master = &am33xx_l4_ls_hwmod,
  531. .slave = &am43xx_timer9_hwmod,
  532. .clk = "l4ls_gclk",
  533. .user = OCP_USER_MPU,
  534. };
  535. static struct omap_hwmod_ocp_if am43xx_l4_ls__timer10 = {
  536. .master = &am33xx_l4_ls_hwmod,
  537. .slave = &am43xx_timer10_hwmod,
  538. .clk = "l4ls_gclk",
  539. .user = OCP_USER_MPU,
  540. };
  541. static struct omap_hwmod_ocp_if am43xx_l4_ls__timer11 = {
  542. .master = &am33xx_l4_ls_hwmod,
  543. .slave = &am43xx_timer11_hwmod,
  544. .clk = "l4ls_gclk",
  545. .user = OCP_USER_MPU,
  546. };
  547. static struct omap_hwmod_ocp_if am43xx_l4_ls__epwmss3 = {
  548. .master = &am33xx_l4_ls_hwmod,
  549. .slave = &am43xx_epwmss3_hwmod,
  550. .clk = "l4ls_gclk",
  551. .user = OCP_USER_MPU,
  552. };
  553. static struct omap_hwmod_ocp_if am43xx_epwmss3__ehrpwm3 = {
  554. .master = &am43xx_epwmss3_hwmod,
  555. .slave = &am43xx_ehrpwm3_hwmod,
  556. .clk = "l4ls_gclk",
  557. .user = OCP_USER_MPU,
  558. };
  559. static struct omap_hwmod_ocp_if am43xx_l4_ls__epwmss4 = {
  560. .master = &am33xx_l4_ls_hwmod,
  561. .slave = &am43xx_epwmss4_hwmod,
  562. .clk = "l4ls_gclk",
  563. .user = OCP_USER_MPU,
  564. };
  565. static struct omap_hwmod_ocp_if am43xx_epwmss4__ehrpwm4 = {
  566. .master = &am43xx_epwmss4_hwmod,
  567. .slave = &am43xx_ehrpwm4_hwmod,
  568. .clk = "l4ls_gclk",
  569. .user = OCP_USER_MPU,
  570. };
  571. static struct omap_hwmod_ocp_if am43xx_l4_ls__epwmss5 = {
  572. .master = &am33xx_l4_ls_hwmod,
  573. .slave = &am43xx_epwmss5_hwmod,
  574. .clk = "l4ls_gclk",
  575. .user = OCP_USER_MPU,
  576. };
  577. static struct omap_hwmod_ocp_if am43xx_epwmss5__ehrpwm5 = {
  578. .master = &am43xx_epwmss5_hwmod,
  579. .slave = &am43xx_ehrpwm5_hwmod,
  580. .clk = "l4ls_gclk",
  581. .user = OCP_USER_MPU,
  582. };
  583. static struct omap_hwmod_ocp_if am43xx_l4_ls__mcspi2 = {
  584. .master = &am33xx_l4_ls_hwmod,
  585. .slave = &am43xx_spi2_hwmod,
  586. .clk = "l4ls_gclk",
  587. .user = OCP_USER_MPU,
  588. };
  589. static struct omap_hwmod_ocp_if am43xx_l4_ls__mcspi3 = {
  590. .master = &am33xx_l4_ls_hwmod,
  591. .slave = &am43xx_spi3_hwmod,
  592. .clk = "l4ls_gclk",
  593. .user = OCP_USER_MPU,
  594. };
  595. static struct omap_hwmod_ocp_if am43xx_l4_ls__mcspi4 = {
  596. .master = &am33xx_l4_ls_hwmod,
  597. .slave = &am43xx_spi4_hwmod,
  598. .clk = "l4ls_gclk",
  599. .user = OCP_USER_MPU,
  600. };
  601. static struct omap_hwmod_ocp_if am43xx_l4_ls__gpio4 = {
  602. .master = &am33xx_l4_ls_hwmod,
  603. .slave = &am43xx_gpio4_hwmod,
  604. .clk = "l4ls_gclk",
  605. .user = OCP_USER_MPU | OCP_USER_SDMA,
  606. };
  607. static struct omap_hwmod_ocp_if am43xx_l4_ls__gpio5 = {
  608. .master = &am33xx_l4_ls_hwmod,
  609. .slave = &am43xx_gpio5_hwmod,
  610. .clk = "l4ls_gclk",
  611. .user = OCP_USER_MPU | OCP_USER_SDMA,
  612. };
  613. static struct omap_hwmod_ocp_if am43xx_l4_ls__ocp2scp0 = {
  614. .master = &am33xx_l4_ls_hwmod,
  615. .slave = &am43xx_ocp2scp0_hwmod,
  616. .clk = "l4ls_gclk",
  617. .user = OCP_USER_MPU,
  618. };
  619. static struct omap_hwmod_ocp_if am43xx_l4_ls__ocp2scp1 = {
  620. .master = &am33xx_l4_ls_hwmod,
  621. .slave = &am43xx_ocp2scp1_hwmod,
  622. .clk = "l4ls_gclk",
  623. .user = OCP_USER_MPU,
  624. };
  625. static struct omap_hwmod_ocp_if am43xx_l3_s__usbotgss0 = {
  626. .master = &am33xx_l3_s_hwmod,
  627. .slave = &am43xx_usb_otg_ss0_hwmod,
  628. .clk = "l3s_gclk",
  629. .user = OCP_USER_MPU | OCP_USER_SDMA,
  630. };
  631. static struct omap_hwmod_ocp_if am43xx_l3_s__usbotgss1 = {
  632. .master = &am33xx_l3_s_hwmod,
  633. .slave = &am43xx_usb_otg_ss1_hwmod,
  634. .clk = "l3s_gclk",
  635. .user = OCP_USER_MPU | OCP_USER_SDMA,
  636. };
  637. static struct omap_hwmod_ocp_if am43xx_l3_s__qspi = {
  638. .master = &am33xx_l3_s_hwmod,
  639. .slave = &am43xx_qspi_hwmod,
  640. .clk = "l3s_gclk",
  641. .user = OCP_USER_MPU | OCP_USER_SDMA,
  642. };
  643. static struct omap_hwmod_ocp_if am43xx_dss__l3_main = {
  644. .master = &am43xx_dss_core_hwmod,
  645. .slave = &am33xx_l3_main_hwmod,
  646. .clk = "l3_gclk",
  647. .user = OCP_USER_MPU | OCP_USER_SDMA,
  648. };
  649. static struct omap_hwmod_ocp_if am43xx_l4_ls__dss = {
  650. .master = &am33xx_l4_ls_hwmod,
  651. .slave = &am43xx_dss_core_hwmod,
  652. .clk = "l4ls_gclk",
  653. .user = OCP_USER_MPU | OCP_USER_SDMA,
  654. };
  655. static struct omap_hwmod_ocp_if am43xx_l4_ls__dss_dispc = {
  656. .master = &am33xx_l4_ls_hwmod,
  657. .slave = &am43xx_dss_dispc_hwmod,
  658. .clk = "l4ls_gclk",
  659. .user = OCP_USER_MPU | OCP_USER_SDMA,
  660. };
  661. static struct omap_hwmod_ocp_if am43xx_l4_ls__dss_rfbi = {
  662. .master = &am33xx_l4_ls_hwmod,
  663. .slave = &am43xx_dss_rfbi_hwmod,
  664. .clk = "l4ls_gclk",
  665. .user = OCP_USER_MPU | OCP_USER_SDMA,
  666. };
  667. static struct omap_hwmod_ocp_if *am43xx_hwmod_ocp_ifs[] __initdata = {
  668. &am33xx_l4_wkup__synctimer,
  669. &am43xx_l4_ls__timer8,
  670. &am43xx_l4_ls__timer9,
  671. &am43xx_l4_ls__timer10,
  672. &am43xx_l4_ls__timer11,
  673. &am43xx_l4_ls__epwmss3,
  674. &am43xx_epwmss3__ehrpwm3,
  675. &am43xx_l4_ls__epwmss4,
  676. &am43xx_epwmss4__ehrpwm4,
  677. &am43xx_l4_ls__epwmss5,
  678. &am43xx_epwmss5__ehrpwm5,
  679. &am43xx_l4_ls__mcspi2,
  680. &am43xx_l4_ls__mcspi3,
  681. &am43xx_l4_ls__mcspi4,
  682. &am43xx_l4_ls__gpio4,
  683. &am43xx_l4_ls__gpio5,
  684. &am43xx_l3_main__pruss,
  685. &am33xx_mpu__l3_main,
  686. &am33xx_mpu__prcm,
  687. &am33xx_l3_s__l4_ls,
  688. &am33xx_l3_s__l4_wkup,
  689. &am43xx_l3_main__l4_hs,
  690. &am33xx_l3_main__l3_s,
  691. &am33xx_l3_main__l3_instr,
  692. &am33xx_l3_main__gfx,
  693. &am33xx_l3_s__l3_main,
  694. &am33xx_pruss__l3_main,
  695. &am43xx_wkup_m3__l4_wkup,
  696. &am33xx_gfx__l3_main,
  697. &am43xx_l4_wkup__wkup_m3,
  698. &am43xx_l4_wkup__control,
  699. &am43xx_l4_wkup__smartreflex0,
  700. &am43xx_l4_wkup__smartreflex1,
  701. &am43xx_l4_wkup__uart1,
  702. &am43xx_l4_wkup__timer1,
  703. &am43xx_l4_wkup__i2c1,
  704. &am43xx_l4_wkup__gpio0,
  705. &am43xx_l4_wkup__wd_timer1,
  706. &am43xx_l3_s__qspi,
  707. &am33xx_l4_per__dcan0,
  708. &am33xx_l4_per__dcan1,
  709. &am33xx_l4_per__gpio1,
  710. &am33xx_l4_per__gpio2,
  711. &am33xx_l4_per__gpio3,
  712. &am33xx_l4_per__i2c2,
  713. &am33xx_l4_per__i2c3,
  714. &am33xx_l4_per__mailbox,
  715. &am33xx_l4_ls__mcasp0,
  716. &am33xx_l4_ls__mcasp1,
  717. &am33xx_l4_ls__mmc0,
  718. &am33xx_l4_ls__mmc1,
  719. &am33xx_l3_s__mmc2,
  720. &am33xx_l4_ls__timer2,
  721. &am33xx_l4_ls__timer3,
  722. &am33xx_l4_ls__timer4,
  723. &am33xx_l4_ls__timer5,
  724. &am33xx_l4_ls__timer6,
  725. &am33xx_l4_ls__timer7,
  726. &am33xx_l3_main__tpcc,
  727. &am33xx_l4_ls__uart2,
  728. &am33xx_l4_ls__uart3,
  729. &am33xx_l4_ls__uart4,
  730. &am33xx_l4_ls__uart5,
  731. &am33xx_l4_ls__uart6,
  732. &am33xx_l4_ls__spinlock,
  733. &am33xx_l4_ls__elm,
  734. &am33xx_l4_ls__epwmss0,
  735. &am33xx_epwmss0__ecap0,
  736. &am33xx_epwmss0__eqep0,
  737. &am33xx_epwmss0__ehrpwm0,
  738. &am33xx_l4_ls__epwmss1,
  739. &am33xx_epwmss1__ecap1,
  740. &am33xx_epwmss1__eqep1,
  741. &am33xx_epwmss1__ehrpwm1,
  742. &am33xx_l4_ls__epwmss2,
  743. &am33xx_epwmss2__ecap2,
  744. &am33xx_epwmss2__eqep2,
  745. &am33xx_epwmss2__ehrpwm2,
  746. &am33xx_l3_s__gpmc,
  747. &am33xx_l4_ls__mcspi0,
  748. &am33xx_l4_ls__mcspi1,
  749. &am33xx_l3_main__tptc0,
  750. &am33xx_l3_main__tptc1,
  751. &am33xx_l3_main__tptc2,
  752. &am33xx_l3_main__ocmc,
  753. &am43xx_l4_hs__cpgmac0,
  754. &am33xx_cpgmac0__mdio,
  755. &am33xx_l3_main__sha0,
  756. &am33xx_l3_main__aes0,
  757. &am43xx_l4_ls__ocp2scp0,
  758. &am43xx_l4_ls__ocp2scp1,
  759. &am43xx_l3_s__usbotgss0,
  760. &am43xx_l3_s__usbotgss1,
  761. &am43xx_dss__l3_main,
  762. &am43xx_l4_ls__dss,
  763. &am43xx_l4_ls__dss_dispc,
  764. &am43xx_l4_ls__dss_rfbi,
  765. NULL,
  766. };
  767. int __init am43xx_hwmod_init(void)
  768. {
  769. omap_hwmod_am43xx_reg();
  770. omap_hwmod_init();
  771. return omap_hwmod_register_links(am43xx_hwmod_ocp_ifs);
  772. }