max98088.c 73 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049
  1. /*
  2. * max98088.c -- MAX98088 ALSA SoC Audio driver
  3. *
  4. * Copyright 2010 Maxim Integrated Products
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License version 2 as
  8. * published by the Free Software Foundation.
  9. */
  10. #include <linux/module.h>
  11. #include <linux/moduleparam.h>
  12. #include <linux/kernel.h>
  13. #include <linux/init.h>
  14. #include <linux/delay.h>
  15. #include <linux/pm.h>
  16. #include <linux/i2c.h>
  17. #include <linux/regmap.h>
  18. #include <sound/core.h>
  19. #include <sound/pcm.h>
  20. #include <sound/pcm_params.h>
  21. #include <sound/soc.h>
  22. #include <sound/initval.h>
  23. #include <sound/tlv.h>
  24. #include <linux/slab.h>
  25. #include <asm/div64.h>
  26. #include <sound/max98088.h>
  27. #include "max98088.h"
  28. enum max98088_type {
  29. MAX98088,
  30. MAX98089,
  31. };
  32. struct max98088_cdata {
  33. unsigned int rate;
  34. unsigned int fmt;
  35. int eq_sel;
  36. };
  37. struct max98088_priv {
  38. struct regmap *regmap;
  39. enum max98088_type devtype;
  40. struct max98088_pdata *pdata;
  41. unsigned int sysclk;
  42. struct max98088_cdata dai[2];
  43. int eq_textcnt;
  44. const char **eq_texts;
  45. struct soc_enum eq_enum;
  46. u8 ina_state;
  47. u8 inb_state;
  48. unsigned int ex_mode;
  49. unsigned int digmic;
  50. unsigned int mic1pre;
  51. unsigned int mic2pre;
  52. unsigned int extmic_mode;
  53. };
  54. static const struct reg_default max98088_reg[] = {
  55. { 0xf, 0x00 }, /* 0F interrupt enable */
  56. { 0x10, 0x00 }, /* 10 master clock */
  57. { 0x11, 0x00 }, /* 11 DAI1 clock mode */
  58. { 0x12, 0x00 }, /* 12 DAI1 clock control */
  59. { 0x13, 0x00 }, /* 13 DAI1 clock control */
  60. { 0x14, 0x00 }, /* 14 DAI1 format */
  61. { 0x15, 0x00 }, /* 15 DAI1 clock */
  62. { 0x16, 0x00 }, /* 16 DAI1 config */
  63. { 0x17, 0x00 }, /* 17 DAI1 TDM */
  64. { 0x18, 0x00 }, /* 18 DAI1 filters */
  65. { 0x19, 0x00 }, /* 19 DAI2 clock mode */
  66. { 0x1a, 0x00 }, /* 1A DAI2 clock control */
  67. { 0x1b, 0x00 }, /* 1B DAI2 clock control */
  68. { 0x1c, 0x00 }, /* 1C DAI2 format */
  69. { 0x1d, 0x00 }, /* 1D DAI2 clock */
  70. { 0x1e, 0x00 }, /* 1E DAI2 config */
  71. { 0x1f, 0x00 }, /* 1F DAI2 TDM */
  72. { 0x20, 0x00 }, /* 20 DAI2 filters */
  73. { 0x21, 0x00 }, /* 21 data config */
  74. { 0x22, 0x00 }, /* 22 DAC mixer */
  75. { 0x23, 0x00 }, /* 23 left ADC mixer */
  76. { 0x24, 0x00 }, /* 24 right ADC mixer */
  77. { 0x25, 0x00 }, /* 25 left HP mixer */
  78. { 0x26, 0x00 }, /* 26 right HP mixer */
  79. { 0x27, 0x00 }, /* 27 HP control */
  80. { 0x28, 0x00 }, /* 28 left REC mixer */
  81. { 0x29, 0x00 }, /* 29 right REC mixer */
  82. { 0x2a, 0x00 }, /* 2A REC control */
  83. { 0x2b, 0x00 }, /* 2B left SPK mixer */
  84. { 0x2c, 0x00 }, /* 2C right SPK mixer */
  85. { 0x2d, 0x00 }, /* 2D SPK control */
  86. { 0x2e, 0x00 }, /* 2E sidetone */
  87. { 0x2f, 0x00 }, /* 2F DAI1 playback level */
  88. { 0x30, 0x00 }, /* 30 DAI1 playback level */
  89. { 0x31, 0x00 }, /* 31 DAI2 playback level */
  90. { 0x32, 0x00 }, /* 32 DAI2 playbakc level */
  91. { 0x33, 0x00 }, /* 33 left ADC level */
  92. { 0x34, 0x00 }, /* 34 right ADC level */
  93. { 0x35, 0x00 }, /* 35 MIC1 level */
  94. { 0x36, 0x00 }, /* 36 MIC2 level */
  95. { 0x37, 0x00 }, /* 37 INA level */
  96. { 0x38, 0x00 }, /* 38 INB level */
  97. { 0x39, 0x00 }, /* 39 left HP volume */
  98. { 0x3a, 0x00 }, /* 3A right HP volume */
  99. { 0x3b, 0x00 }, /* 3B left REC volume */
  100. { 0x3c, 0x00 }, /* 3C right REC volume */
  101. { 0x3d, 0x00 }, /* 3D left SPK volume */
  102. { 0x3e, 0x00 }, /* 3E right SPK volume */
  103. { 0x3f, 0x00 }, /* 3F MIC config */
  104. { 0x40, 0x00 }, /* 40 MIC threshold */
  105. { 0x41, 0x00 }, /* 41 excursion limiter filter */
  106. { 0x42, 0x00 }, /* 42 excursion limiter threshold */
  107. { 0x43, 0x00 }, /* 43 ALC */
  108. { 0x44, 0x00 }, /* 44 power limiter threshold */
  109. { 0x45, 0x00 }, /* 45 power limiter config */
  110. { 0x46, 0x00 }, /* 46 distortion limiter config */
  111. { 0x47, 0x00 }, /* 47 audio input */
  112. { 0x48, 0x00 }, /* 48 microphone */
  113. { 0x49, 0x00 }, /* 49 level control */
  114. { 0x4a, 0x00 }, /* 4A bypass switches */
  115. { 0x4b, 0x00 }, /* 4B jack detect */
  116. { 0x4c, 0x00 }, /* 4C input enable */
  117. { 0x4d, 0x00 }, /* 4D output enable */
  118. { 0x4e, 0xF0 }, /* 4E bias control */
  119. { 0x4f, 0x00 }, /* 4F DAC power */
  120. { 0x50, 0x0F }, /* 50 DAC power */
  121. { 0x51, 0x00 }, /* 51 system */
  122. { 0x52, 0x00 }, /* 52 DAI1 EQ1 */
  123. { 0x53, 0x00 }, /* 53 DAI1 EQ1 */
  124. { 0x54, 0x00 }, /* 54 DAI1 EQ1 */
  125. { 0x55, 0x00 }, /* 55 DAI1 EQ1 */
  126. { 0x56, 0x00 }, /* 56 DAI1 EQ1 */
  127. { 0x57, 0x00 }, /* 57 DAI1 EQ1 */
  128. { 0x58, 0x00 }, /* 58 DAI1 EQ1 */
  129. { 0x59, 0x00 }, /* 59 DAI1 EQ1 */
  130. { 0x5a, 0x00 }, /* 5A DAI1 EQ1 */
  131. { 0x5b, 0x00 }, /* 5B DAI1 EQ1 */
  132. { 0x5c, 0x00 }, /* 5C DAI1 EQ2 */
  133. { 0x5d, 0x00 }, /* 5D DAI1 EQ2 */
  134. { 0x5e, 0x00 }, /* 5E DAI1 EQ2 */
  135. { 0x5f, 0x00 }, /* 5F DAI1 EQ2 */
  136. { 0x60, 0x00 }, /* 60 DAI1 EQ2 */
  137. { 0x61, 0x00 }, /* 61 DAI1 EQ2 */
  138. { 0x62, 0x00 }, /* 62 DAI1 EQ2 */
  139. { 0x63, 0x00 }, /* 63 DAI1 EQ2 */
  140. { 0x64, 0x00 }, /* 64 DAI1 EQ2 */
  141. { 0x65, 0x00 }, /* 65 DAI1 EQ2 */
  142. { 0x66, 0x00 }, /* 66 DAI1 EQ3 */
  143. { 0x67, 0x00 }, /* 67 DAI1 EQ3 */
  144. { 0x68, 0x00 }, /* 68 DAI1 EQ3 */
  145. { 0x69, 0x00 }, /* 69 DAI1 EQ3 */
  146. { 0x6a, 0x00 }, /* 6A DAI1 EQ3 */
  147. { 0x6b, 0x00 }, /* 6B DAI1 EQ3 */
  148. { 0x6c, 0x00 }, /* 6C DAI1 EQ3 */
  149. { 0x6d, 0x00 }, /* 6D DAI1 EQ3 */
  150. { 0x6e, 0x00 }, /* 6E DAI1 EQ3 */
  151. { 0x6f, 0x00 }, /* 6F DAI1 EQ3 */
  152. { 0x70, 0x00 }, /* 70 DAI1 EQ4 */
  153. { 0x71, 0x00 }, /* 71 DAI1 EQ4 */
  154. { 0x72, 0x00 }, /* 72 DAI1 EQ4 */
  155. { 0x73, 0x00 }, /* 73 DAI1 EQ4 */
  156. { 0x74, 0x00 }, /* 74 DAI1 EQ4 */
  157. { 0x75, 0x00 }, /* 75 DAI1 EQ4 */
  158. { 0x76, 0x00 }, /* 76 DAI1 EQ4 */
  159. { 0x77, 0x00 }, /* 77 DAI1 EQ4 */
  160. { 0x78, 0x00 }, /* 78 DAI1 EQ4 */
  161. { 0x79, 0x00 }, /* 79 DAI1 EQ4 */
  162. { 0x7a, 0x00 }, /* 7A DAI1 EQ5 */
  163. { 0x7b, 0x00 }, /* 7B DAI1 EQ5 */
  164. { 0x7c, 0x00 }, /* 7C DAI1 EQ5 */
  165. { 0x7d, 0x00 }, /* 7D DAI1 EQ5 */
  166. { 0x7e, 0x00 }, /* 7E DAI1 EQ5 */
  167. { 0x7f, 0x00 }, /* 7F DAI1 EQ5 */
  168. { 0x80, 0x00 }, /* 80 DAI1 EQ5 */
  169. { 0x81, 0x00 }, /* 81 DAI1 EQ5 */
  170. { 0x82, 0x00 }, /* 82 DAI1 EQ5 */
  171. { 0x83, 0x00 }, /* 83 DAI1 EQ5 */
  172. { 0x84, 0x00 }, /* 84 DAI2 EQ1 */
  173. { 0x85, 0x00 }, /* 85 DAI2 EQ1 */
  174. { 0x86, 0x00 }, /* 86 DAI2 EQ1 */
  175. { 0x87, 0x00 }, /* 87 DAI2 EQ1 */
  176. { 0x88, 0x00 }, /* 88 DAI2 EQ1 */
  177. { 0x89, 0x00 }, /* 89 DAI2 EQ1 */
  178. { 0x8a, 0x00 }, /* 8A DAI2 EQ1 */
  179. { 0x8b, 0x00 }, /* 8B DAI2 EQ1 */
  180. { 0x8c, 0x00 }, /* 8C DAI2 EQ1 */
  181. { 0x8d, 0x00 }, /* 8D DAI2 EQ1 */
  182. { 0x8e, 0x00 }, /* 8E DAI2 EQ2 */
  183. { 0x8f, 0x00 }, /* 8F DAI2 EQ2 */
  184. { 0x90, 0x00 }, /* 90 DAI2 EQ2 */
  185. { 0x91, 0x00 }, /* 91 DAI2 EQ2 */
  186. { 0x92, 0x00 }, /* 92 DAI2 EQ2 */
  187. { 0x93, 0x00 }, /* 93 DAI2 EQ2 */
  188. { 0x94, 0x00 }, /* 94 DAI2 EQ2 */
  189. { 0x95, 0x00 }, /* 95 DAI2 EQ2 */
  190. { 0x96, 0x00 }, /* 96 DAI2 EQ2 */
  191. { 0x97, 0x00 }, /* 97 DAI2 EQ2 */
  192. { 0x98, 0x00 }, /* 98 DAI2 EQ3 */
  193. { 0x99, 0x00 }, /* 99 DAI2 EQ3 */
  194. { 0x9a, 0x00 }, /* 9A DAI2 EQ3 */
  195. { 0x9b, 0x00 }, /* 9B DAI2 EQ3 */
  196. { 0x9c, 0x00 }, /* 9C DAI2 EQ3 */
  197. { 0x9d, 0x00 }, /* 9D DAI2 EQ3 */
  198. { 0x9e, 0x00 }, /* 9E DAI2 EQ3 */
  199. { 0x9f, 0x00 }, /* 9F DAI2 EQ3 */
  200. { 0xa0, 0x00 }, /* A0 DAI2 EQ3 */
  201. { 0xa1, 0x00 }, /* A1 DAI2 EQ3 */
  202. { 0xa2, 0x00 }, /* A2 DAI2 EQ4 */
  203. { 0xa3, 0x00 }, /* A3 DAI2 EQ4 */
  204. { 0xa4, 0x00 }, /* A4 DAI2 EQ4 */
  205. { 0xa5, 0x00 }, /* A5 DAI2 EQ4 */
  206. { 0xa6, 0x00 }, /* A6 DAI2 EQ4 */
  207. { 0xa7, 0x00 }, /* A7 DAI2 EQ4 */
  208. { 0xa8, 0x00 }, /* A8 DAI2 EQ4 */
  209. { 0xa9, 0x00 }, /* A9 DAI2 EQ4 */
  210. { 0xaa, 0x00 }, /* AA DAI2 EQ4 */
  211. { 0xab, 0x00 }, /* AB DAI2 EQ4 */
  212. { 0xac, 0x00 }, /* AC DAI2 EQ5 */
  213. { 0xad, 0x00 }, /* AD DAI2 EQ5 */
  214. { 0xae, 0x00 }, /* AE DAI2 EQ5 */
  215. { 0xaf, 0x00 }, /* AF DAI2 EQ5 */
  216. { 0xb0, 0x00 }, /* B0 DAI2 EQ5 */
  217. { 0xb1, 0x00 }, /* B1 DAI2 EQ5 */
  218. { 0xb2, 0x00 }, /* B2 DAI2 EQ5 */
  219. { 0xb3, 0x00 }, /* B3 DAI2 EQ5 */
  220. { 0xb4, 0x00 }, /* B4 DAI2 EQ5 */
  221. { 0xb5, 0x00 }, /* B5 DAI2 EQ5 */
  222. { 0xb6, 0x00 }, /* B6 DAI1 biquad */
  223. { 0xb7, 0x00 }, /* B7 DAI1 biquad */
  224. { 0xb8 ,0x00 }, /* B8 DAI1 biquad */
  225. { 0xb9, 0x00 }, /* B9 DAI1 biquad */
  226. { 0xba, 0x00 }, /* BA DAI1 biquad */
  227. { 0xbb, 0x00 }, /* BB DAI1 biquad */
  228. { 0xbc, 0x00 }, /* BC DAI1 biquad */
  229. { 0xbd, 0x00 }, /* BD DAI1 biquad */
  230. { 0xbe, 0x00 }, /* BE DAI1 biquad */
  231. { 0xbf, 0x00 }, /* BF DAI1 biquad */
  232. { 0xc0, 0x00 }, /* C0 DAI2 biquad */
  233. { 0xc1, 0x00 }, /* C1 DAI2 biquad */
  234. { 0xc2, 0x00 }, /* C2 DAI2 biquad */
  235. { 0xc3, 0x00 }, /* C3 DAI2 biquad */
  236. { 0xc4, 0x00 }, /* C4 DAI2 biquad */
  237. { 0xc5, 0x00 }, /* C5 DAI2 biquad */
  238. { 0xc6, 0x00 }, /* C6 DAI2 biquad */
  239. { 0xc7, 0x00 }, /* C7 DAI2 biquad */
  240. { 0xc8, 0x00 }, /* C8 DAI2 biquad */
  241. { 0xc9, 0x00 }, /* C9 DAI2 biquad */
  242. };
  243. static struct {
  244. int readable;
  245. int writable;
  246. int vol;
  247. } max98088_access[M98088_REG_CNT] = {
  248. { 0xFF, 0xFF, 1 }, /* 00 IRQ status */
  249. { 0xFF, 0x00, 1 }, /* 01 MIC status */
  250. { 0xFF, 0x00, 1 }, /* 02 jack status */
  251. { 0x1F, 0x1F, 1 }, /* 03 battery voltage */
  252. { 0xFF, 0xFF, 0 }, /* 04 */
  253. { 0xFF, 0xFF, 0 }, /* 05 */
  254. { 0xFF, 0xFF, 0 }, /* 06 */
  255. { 0xFF, 0xFF, 0 }, /* 07 */
  256. { 0xFF, 0xFF, 0 }, /* 08 */
  257. { 0xFF, 0xFF, 0 }, /* 09 */
  258. { 0xFF, 0xFF, 0 }, /* 0A */
  259. { 0xFF, 0xFF, 0 }, /* 0B */
  260. { 0xFF, 0xFF, 0 }, /* 0C */
  261. { 0xFF, 0xFF, 0 }, /* 0D */
  262. { 0xFF, 0xFF, 0 }, /* 0E */
  263. { 0xFF, 0xFF, 0 }, /* 0F interrupt enable */
  264. { 0xFF, 0xFF, 0 }, /* 10 master clock */
  265. { 0xFF, 0xFF, 0 }, /* 11 DAI1 clock mode */
  266. { 0xFF, 0xFF, 0 }, /* 12 DAI1 clock control */
  267. { 0xFF, 0xFF, 0 }, /* 13 DAI1 clock control */
  268. { 0xFF, 0xFF, 0 }, /* 14 DAI1 format */
  269. { 0xFF, 0xFF, 0 }, /* 15 DAI1 clock */
  270. { 0xFF, 0xFF, 0 }, /* 16 DAI1 config */
  271. { 0xFF, 0xFF, 0 }, /* 17 DAI1 TDM */
  272. { 0xFF, 0xFF, 0 }, /* 18 DAI1 filters */
  273. { 0xFF, 0xFF, 0 }, /* 19 DAI2 clock mode */
  274. { 0xFF, 0xFF, 0 }, /* 1A DAI2 clock control */
  275. { 0xFF, 0xFF, 0 }, /* 1B DAI2 clock control */
  276. { 0xFF, 0xFF, 0 }, /* 1C DAI2 format */
  277. { 0xFF, 0xFF, 0 }, /* 1D DAI2 clock */
  278. { 0xFF, 0xFF, 0 }, /* 1E DAI2 config */
  279. { 0xFF, 0xFF, 0 }, /* 1F DAI2 TDM */
  280. { 0xFF, 0xFF, 0 }, /* 20 DAI2 filters */
  281. { 0xFF, 0xFF, 0 }, /* 21 data config */
  282. { 0xFF, 0xFF, 0 }, /* 22 DAC mixer */
  283. { 0xFF, 0xFF, 0 }, /* 23 left ADC mixer */
  284. { 0xFF, 0xFF, 0 }, /* 24 right ADC mixer */
  285. { 0xFF, 0xFF, 0 }, /* 25 left HP mixer */
  286. { 0xFF, 0xFF, 0 }, /* 26 right HP mixer */
  287. { 0xFF, 0xFF, 0 }, /* 27 HP control */
  288. { 0xFF, 0xFF, 0 }, /* 28 left REC mixer */
  289. { 0xFF, 0xFF, 0 }, /* 29 right REC mixer */
  290. { 0xFF, 0xFF, 0 }, /* 2A REC control */
  291. { 0xFF, 0xFF, 0 }, /* 2B left SPK mixer */
  292. { 0xFF, 0xFF, 0 }, /* 2C right SPK mixer */
  293. { 0xFF, 0xFF, 0 }, /* 2D SPK control */
  294. { 0xFF, 0xFF, 0 }, /* 2E sidetone */
  295. { 0xFF, 0xFF, 0 }, /* 2F DAI1 playback level */
  296. { 0xFF, 0xFF, 0 }, /* 30 DAI1 playback level */
  297. { 0xFF, 0xFF, 0 }, /* 31 DAI2 playback level */
  298. { 0xFF, 0xFF, 0 }, /* 32 DAI2 playbakc level */
  299. { 0xFF, 0xFF, 0 }, /* 33 left ADC level */
  300. { 0xFF, 0xFF, 0 }, /* 34 right ADC level */
  301. { 0xFF, 0xFF, 0 }, /* 35 MIC1 level */
  302. { 0xFF, 0xFF, 0 }, /* 36 MIC2 level */
  303. { 0xFF, 0xFF, 0 }, /* 37 INA level */
  304. { 0xFF, 0xFF, 0 }, /* 38 INB level */
  305. { 0xFF, 0xFF, 0 }, /* 39 left HP volume */
  306. { 0xFF, 0xFF, 0 }, /* 3A right HP volume */
  307. { 0xFF, 0xFF, 0 }, /* 3B left REC volume */
  308. { 0xFF, 0xFF, 0 }, /* 3C right REC volume */
  309. { 0xFF, 0xFF, 0 }, /* 3D left SPK volume */
  310. { 0xFF, 0xFF, 0 }, /* 3E right SPK volume */
  311. { 0xFF, 0xFF, 0 }, /* 3F MIC config */
  312. { 0xFF, 0xFF, 0 }, /* 40 MIC threshold */
  313. { 0xFF, 0xFF, 0 }, /* 41 excursion limiter filter */
  314. { 0xFF, 0xFF, 0 }, /* 42 excursion limiter threshold */
  315. { 0xFF, 0xFF, 0 }, /* 43 ALC */
  316. { 0xFF, 0xFF, 0 }, /* 44 power limiter threshold */
  317. { 0xFF, 0xFF, 0 }, /* 45 power limiter config */
  318. { 0xFF, 0xFF, 0 }, /* 46 distortion limiter config */
  319. { 0xFF, 0xFF, 0 }, /* 47 audio input */
  320. { 0xFF, 0xFF, 0 }, /* 48 microphone */
  321. { 0xFF, 0xFF, 0 }, /* 49 level control */
  322. { 0xFF, 0xFF, 0 }, /* 4A bypass switches */
  323. { 0xFF, 0xFF, 0 }, /* 4B jack detect */
  324. { 0xFF, 0xFF, 0 }, /* 4C input enable */
  325. { 0xFF, 0xFF, 0 }, /* 4D output enable */
  326. { 0xFF, 0xFF, 0 }, /* 4E bias control */
  327. { 0xFF, 0xFF, 0 }, /* 4F DAC power */
  328. { 0xFF, 0xFF, 0 }, /* 50 DAC power */
  329. { 0xFF, 0xFF, 0 }, /* 51 system */
  330. { 0xFF, 0xFF, 0 }, /* 52 DAI1 EQ1 */
  331. { 0xFF, 0xFF, 0 }, /* 53 DAI1 EQ1 */
  332. { 0xFF, 0xFF, 0 }, /* 54 DAI1 EQ1 */
  333. { 0xFF, 0xFF, 0 }, /* 55 DAI1 EQ1 */
  334. { 0xFF, 0xFF, 0 }, /* 56 DAI1 EQ1 */
  335. { 0xFF, 0xFF, 0 }, /* 57 DAI1 EQ1 */
  336. { 0xFF, 0xFF, 0 }, /* 58 DAI1 EQ1 */
  337. { 0xFF, 0xFF, 0 }, /* 59 DAI1 EQ1 */
  338. { 0xFF, 0xFF, 0 }, /* 5A DAI1 EQ1 */
  339. { 0xFF, 0xFF, 0 }, /* 5B DAI1 EQ1 */
  340. { 0xFF, 0xFF, 0 }, /* 5C DAI1 EQ2 */
  341. { 0xFF, 0xFF, 0 }, /* 5D DAI1 EQ2 */
  342. { 0xFF, 0xFF, 0 }, /* 5E DAI1 EQ2 */
  343. { 0xFF, 0xFF, 0 }, /* 5F DAI1 EQ2 */
  344. { 0xFF, 0xFF, 0 }, /* 60 DAI1 EQ2 */
  345. { 0xFF, 0xFF, 0 }, /* 61 DAI1 EQ2 */
  346. { 0xFF, 0xFF, 0 }, /* 62 DAI1 EQ2 */
  347. { 0xFF, 0xFF, 0 }, /* 63 DAI1 EQ2 */
  348. { 0xFF, 0xFF, 0 }, /* 64 DAI1 EQ2 */
  349. { 0xFF, 0xFF, 0 }, /* 65 DAI1 EQ2 */
  350. { 0xFF, 0xFF, 0 }, /* 66 DAI1 EQ3 */
  351. { 0xFF, 0xFF, 0 }, /* 67 DAI1 EQ3 */
  352. { 0xFF, 0xFF, 0 }, /* 68 DAI1 EQ3 */
  353. { 0xFF, 0xFF, 0 }, /* 69 DAI1 EQ3 */
  354. { 0xFF, 0xFF, 0 }, /* 6A DAI1 EQ3 */
  355. { 0xFF, 0xFF, 0 }, /* 6B DAI1 EQ3 */
  356. { 0xFF, 0xFF, 0 }, /* 6C DAI1 EQ3 */
  357. { 0xFF, 0xFF, 0 }, /* 6D DAI1 EQ3 */
  358. { 0xFF, 0xFF, 0 }, /* 6E DAI1 EQ3 */
  359. { 0xFF, 0xFF, 0 }, /* 6F DAI1 EQ3 */
  360. { 0xFF, 0xFF, 0 }, /* 70 DAI1 EQ4 */
  361. { 0xFF, 0xFF, 0 }, /* 71 DAI1 EQ4 */
  362. { 0xFF, 0xFF, 0 }, /* 72 DAI1 EQ4 */
  363. { 0xFF, 0xFF, 0 }, /* 73 DAI1 EQ4 */
  364. { 0xFF, 0xFF, 0 }, /* 74 DAI1 EQ4 */
  365. { 0xFF, 0xFF, 0 }, /* 75 DAI1 EQ4 */
  366. { 0xFF, 0xFF, 0 }, /* 76 DAI1 EQ4 */
  367. { 0xFF, 0xFF, 0 }, /* 77 DAI1 EQ4 */
  368. { 0xFF, 0xFF, 0 }, /* 78 DAI1 EQ4 */
  369. { 0xFF, 0xFF, 0 }, /* 79 DAI1 EQ4 */
  370. { 0xFF, 0xFF, 0 }, /* 7A DAI1 EQ5 */
  371. { 0xFF, 0xFF, 0 }, /* 7B DAI1 EQ5 */
  372. { 0xFF, 0xFF, 0 }, /* 7C DAI1 EQ5 */
  373. { 0xFF, 0xFF, 0 }, /* 7D DAI1 EQ5 */
  374. { 0xFF, 0xFF, 0 }, /* 7E DAI1 EQ5 */
  375. { 0xFF, 0xFF, 0 }, /* 7F DAI1 EQ5 */
  376. { 0xFF, 0xFF, 0 }, /* 80 DAI1 EQ5 */
  377. { 0xFF, 0xFF, 0 }, /* 81 DAI1 EQ5 */
  378. { 0xFF, 0xFF, 0 }, /* 82 DAI1 EQ5 */
  379. { 0xFF, 0xFF, 0 }, /* 83 DAI1 EQ5 */
  380. { 0xFF, 0xFF, 0 }, /* 84 DAI2 EQ1 */
  381. { 0xFF, 0xFF, 0 }, /* 85 DAI2 EQ1 */
  382. { 0xFF, 0xFF, 0 }, /* 86 DAI2 EQ1 */
  383. { 0xFF, 0xFF, 0 }, /* 87 DAI2 EQ1 */
  384. { 0xFF, 0xFF, 0 }, /* 88 DAI2 EQ1 */
  385. { 0xFF, 0xFF, 0 }, /* 89 DAI2 EQ1 */
  386. { 0xFF, 0xFF, 0 }, /* 8A DAI2 EQ1 */
  387. { 0xFF, 0xFF, 0 }, /* 8B DAI2 EQ1 */
  388. { 0xFF, 0xFF, 0 }, /* 8C DAI2 EQ1 */
  389. { 0xFF, 0xFF, 0 }, /* 8D DAI2 EQ1 */
  390. { 0xFF, 0xFF, 0 }, /* 8E DAI2 EQ2 */
  391. { 0xFF, 0xFF, 0 }, /* 8F DAI2 EQ2 */
  392. { 0xFF, 0xFF, 0 }, /* 90 DAI2 EQ2 */
  393. { 0xFF, 0xFF, 0 }, /* 91 DAI2 EQ2 */
  394. { 0xFF, 0xFF, 0 }, /* 92 DAI2 EQ2 */
  395. { 0xFF, 0xFF, 0 }, /* 93 DAI2 EQ2 */
  396. { 0xFF, 0xFF, 0 }, /* 94 DAI2 EQ2 */
  397. { 0xFF, 0xFF, 0 }, /* 95 DAI2 EQ2 */
  398. { 0xFF, 0xFF, 0 }, /* 96 DAI2 EQ2 */
  399. { 0xFF, 0xFF, 0 }, /* 97 DAI2 EQ2 */
  400. { 0xFF, 0xFF, 0 }, /* 98 DAI2 EQ3 */
  401. { 0xFF, 0xFF, 0 }, /* 99 DAI2 EQ3 */
  402. { 0xFF, 0xFF, 0 }, /* 9A DAI2 EQ3 */
  403. { 0xFF, 0xFF, 0 }, /* 9B DAI2 EQ3 */
  404. { 0xFF, 0xFF, 0 }, /* 9C DAI2 EQ3 */
  405. { 0xFF, 0xFF, 0 }, /* 9D DAI2 EQ3 */
  406. { 0xFF, 0xFF, 0 }, /* 9E DAI2 EQ3 */
  407. { 0xFF, 0xFF, 0 }, /* 9F DAI2 EQ3 */
  408. { 0xFF, 0xFF, 0 }, /* A0 DAI2 EQ3 */
  409. { 0xFF, 0xFF, 0 }, /* A1 DAI2 EQ3 */
  410. { 0xFF, 0xFF, 0 }, /* A2 DAI2 EQ4 */
  411. { 0xFF, 0xFF, 0 }, /* A3 DAI2 EQ4 */
  412. { 0xFF, 0xFF, 0 }, /* A4 DAI2 EQ4 */
  413. { 0xFF, 0xFF, 0 }, /* A5 DAI2 EQ4 */
  414. { 0xFF, 0xFF, 0 }, /* A6 DAI2 EQ4 */
  415. { 0xFF, 0xFF, 0 }, /* A7 DAI2 EQ4 */
  416. { 0xFF, 0xFF, 0 }, /* A8 DAI2 EQ4 */
  417. { 0xFF, 0xFF, 0 }, /* A9 DAI2 EQ4 */
  418. { 0xFF, 0xFF, 0 }, /* AA DAI2 EQ4 */
  419. { 0xFF, 0xFF, 0 }, /* AB DAI2 EQ4 */
  420. { 0xFF, 0xFF, 0 }, /* AC DAI2 EQ5 */
  421. { 0xFF, 0xFF, 0 }, /* AD DAI2 EQ5 */
  422. { 0xFF, 0xFF, 0 }, /* AE DAI2 EQ5 */
  423. { 0xFF, 0xFF, 0 }, /* AF DAI2 EQ5 */
  424. { 0xFF, 0xFF, 0 }, /* B0 DAI2 EQ5 */
  425. { 0xFF, 0xFF, 0 }, /* B1 DAI2 EQ5 */
  426. { 0xFF, 0xFF, 0 }, /* B2 DAI2 EQ5 */
  427. { 0xFF, 0xFF, 0 }, /* B3 DAI2 EQ5 */
  428. { 0xFF, 0xFF, 0 }, /* B4 DAI2 EQ5 */
  429. { 0xFF, 0xFF, 0 }, /* B5 DAI2 EQ5 */
  430. { 0xFF, 0xFF, 0 }, /* B6 DAI1 biquad */
  431. { 0xFF, 0xFF, 0 }, /* B7 DAI1 biquad */
  432. { 0xFF, 0xFF, 0 }, /* B8 DAI1 biquad */
  433. { 0xFF, 0xFF, 0 }, /* B9 DAI1 biquad */
  434. { 0xFF, 0xFF, 0 }, /* BA DAI1 biquad */
  435. { 0xFF, 0xFF, 0 }, /* BB DAI1 biquad */
  436. { 0xFF, 0xFF, 0 }, /* BC DAI1 biquad */
  437. { 0xFF, 0xFF, 0 }, /* BD DAI1 biquad */
  438. { 0xFF, 0xFF, 0 }, /* BE DAI1 biquad */
  439. { 0xFF, 0xFF, 0 }, /* BF DAI1 biquad */
  440. { 0xFF, 0xFF, 0 }, /* C0 DAI2 biquad */
  441. { 0xFF, 0xFF, 0 }, /* C1 DAI2 biquad */
  442. { 0xFF, 0xFF, 0 }, /* C2 DAI2 biquad */
  443. { 0xFF, 0xFF, 0 }, /* C3 DAI2 biquad */
  444. { 0xFF, 0xFF, 0 }, /* C4 DAI2 biquad */
  445. { 0xFF, 0xFF, 0 }, /* C5 DAI2 biquad */
  446. { 0xFF, 0xFF, 0 }, /* C6 DAI2 biquad */
  447. { 0xFF, 0xFF, 0 }, /* C7 DAI2 biquad */
  448. { 0xFF, 0xFF, 0 }, /* C8 DAI2 biquad */
  449. { 0xFF, 0xFF, 0 }, /* C9 DAI2 biquad */
  450. { 0x00, 0x00, 0 }, /* CA */
  451. { 0x00, 0x00, 0 }, /* CB */
  452. { 0x00, 0x00, 0 }, /* CC */
  453. { 0x00, 0x00, 0 }, /* CD */
  454. { 0x00, 0x00, 0 }, /* CE */
  455. { 0x00, 0x00, 0 }, /* CF */
  456. { 0x00, 0x00, 0 }, /* D0 */
  457. { 0x00, 0x00, 0 }, /* D1 */
  458. { 0x00, 0x00, 0 }, /* D2 */
  459. { 0x00, 0x00, 0 }, /* D3 */
  460. { 0x00, 0x00, 0 }, /* D4 */
  461. { 0x00, 0x00, 0 }, /* D5 */
  462. { 0x00, 0x00, 0 }, /* D6 */
  463. { 0x00, 0x00, 0 }, /* D7 */
  464. { 0x00, 0x00, 0 }, /* D8 */
  465. { 0x00, 0x00, 0 }, /* D9 */
  466. { 0x00, 0x00, 0 }, /* DA */
  467. { 0x00, 0x00, 0 }, /* DB */
  468. { 0x00, 0x00, 0 }, /* DC */
  469. { 0x00, 0x00, 0 }, /* DD */
  470. { 0x00, 0x00, 0 }, /* DE */
  471. { 0x00, 0x00, 0 }, /* DF */
  472. { 0x00, 0x00, 0 }, /* E0 */
  473. { 0x00, 0x00, 0 }, /* E1 */
  474. { 0x00, 0x00, 0 }, /* E2 */
  475. { 0x00, 0x00, 0 }, /* E3 */
  476. { 0x00, 0x00, 0 }, /* E4 */
  477. { 0x00, 0x00, 0 }, /* E5 */
  478. { 0x00, 0x00, 0 }, /* E6 */
  479. { 0x00, 0x00, 0 }, /* E7 */
  480. { 0x00, 0x00, 0 }, /* E8 */
  481. { 0x00, 0x00, 0 }, /* E9 */
  482. { 0x00, 0x00, 0 }, /* EA */
  483. { 0x00, 0x00, 0 }, /* EB */
  484. { 0x00, 0x00, 0 }, /* EC */
  485. { 0x00, 0x00, 0 }, /* ED */
  486. { 0x00, 0x00, 0 }, /* EE */
  487. { 0x00, 0x00, 0 }, /* EF */
  488. { 0x00, 0x00, 0 }, /* F0 */
  489. { 0x00, 0x00, 0 }, /* F1 */
  490. { 0x00, 0x00, 0 }, /* F2 */
  491. { 0x00, 0x00, 0 }, /* F3 */
  492. { 0x00, 0x00, 0 }, /* F4 */
  493. { 0x00, 0x00, 0 }, /* F5 */
  494. { 0x00, 0x00, 0 }, /* F6 */
  495. { 0x00, 0x00, 0 }, /* F7 */
  496. { 0x00, 0x00, 0 }, /* F8 */
  497. { 0x00, 0x00, 0 }, /* F9 */
  498. { 0x00, 0x00, 0 }, /* FA */
  499. { 0x00, 0x00, 0 }, /* FB */
  500. { 0x00, 0x00, 0 }, /* FC */
  501. { 0x00, 0x00, 0 }, /* FD */
  502. { 0x00, 0x00, 0 }, /* FE */
  503. { 0xFF, 0x00, 1 }, /* FF */
  504. };
  505. static bool max98088_readable_register(struct device *dev, unsigned int reg)
  506. {
  507. return max98088_access[reg].readable;
  508. }
  509. static bool max98088_volatile_register(struct device *dev, unsigned int reg)
  510. {
  511. return max98088_access[reg].vol;
  512. }
  513. static const struct regmap_config max98088_regmap = {
  514. .reg_bits = 8,
  515. .val_bits = 8,
  516. .readable_reg = max98088_readable_register,
  517. .volatile_reg = max98088_volatile_register,
  518. .max_register = 0xff,
  519. .reg_defaults = max98088_reg,
  520. .num_reg_defaults = ARRAY_SIZE(max98088_reg),
  521. .cache_type = REGCACHE_RBTREE,
  522. };
  523. /*
  524. * Load equalizer DSP coefficient configurations registers
  525. */
  526. static void m98088_eq_band(struct snd_soc_codec *codec, unsigned int dai,
  527. unsigned int band, u16 *coefs)
  528. {
  529. unsigned int eq_reg;
  530. unsigned int i;
  531. if (WARN_ON(band > 4) ||
  532. WARN_ON(dai > 1))
  533. return;
  534. /* Load the base register address */
  535. eq_reg = dai ? M98088_REG_84_DAI2_EQ_BASE : M98088_REG_52_DAI1_EQ_BASE;
  536. /* Add the band address offset, note adjustment for word address */
  537. eq_reg += band * (M98088_COEFS_PER_BAND << 1);
  538. /* Step through the registers and coefs */
  539. for (i = 0; i < M98088_COEFS_PER_BAND; i++) {
  540. snd_soc_write(codec, eq_reg++, M98088_BYTE1(coefs[i]));
  541. snd_soc_write(codec, eq_reg++, M98088_BYTE0(coefs[i]));
  542. }
  543. }
  544. /*
  545. * Excursion limiter modes
  546. */
  547. static const char *max98088_exmode_texts[] = {
  548. "Off", "100Hz", "400Hz", "600Hz", "800Hz", "1000Hz", "200-400Hz",
  549. "400-600Hz", "400-800Hz",
  550. };
  551. static const unsigned int max98088_exmode_values[] = {
  552. 0x00, 0x43, 0x10, 0x20, 0x30, 0x40, 0x11, 0x22, 0x32
  553. };
  554. static SOC_VALUE_ENUM_SINGLE_DECL(max98088_exmode_enum,
  555. M98088_REG_41_SPKDHP, 0, 127,
  556. max98088_exmode_texts,
  557. max98088_exmode_values);
  558. static const char *max98088_ex_thresh[] = { /* volts PP */
  559. "0.6", "1.2", "1.8", "2.4", "3.0", "3.6", "4.2", "4.8"};
  560. static SOC_ENUM_SINGLE_DECL(max98088_ex_thresh_enum,
  561. M98088_REG_42_SPKDHP_THRESH, 0,
  562. max98088_ex_thresh);
  563. static const char *max98088_fltr_mode[] = {"Voice", "Music" };
  564. static SOC_ENUM_SINGLE_DECL(max98088_filter_mode_enum,
  565. M98088_REG_18_DAI1_FILTERS, 7,
  566. max98088_fltr_mode);
  567. static const char *max98088_extmic_text[] = { "None", "MIC1", "MIC2" };
  568. static SOC_ENUM_SINGLE_DECL(max98088_extmic_enum,
  569. M98088_REG_48_CFG_MIC, 0,
  570. max98088_extmic_text);
  571. static const struct snd_kcontrol_new max98088_extmic_mux =
  572. SOC_DAPM_ENUM("External MIC Mux", max98088_extmic_enum);
  573. static const char *max98088_dai1_fltr[] = {
  574. "Off", "fc=258/fs=16k", "fc=500/fs=16k",
  575. "fc=258/fs=8k", "fc=500/fs=8k", "fc=200"};
  576. static SOC_ENUM_SINGLE_DECL(max98088_dai1_dac_filter_enum,
  577. M98088_REG_18_DAI1_FILTERS, 0,
  578. max98088_dai1_fltr);
  579. static SOC_ENUM_SINGLE_DECL(max98088_dai1_adc_filter_enum,
  580. M98088_REG_18_DAI1_FILTERS, 4,
  581. max98088_dai1_fltr);
  582. static int max98088_mic1pre_set(struct snd_kcontrol *kcontrol,
  583. struct snd_ctl_elem_value *ucontrol)
  584. {
  585. struct snd_soc_codec *codec = snd_soc_kcontrol_codec(kcontrol);
  586. struct max98088_priv *max98088 = snd_soc_codec_get_drvdata(codec);
  587. unsigned int sel = ucontrol->value.integer.value[0];
  588. max98088->mic1pre = sel;
  589. snd_soc_update_bits(codec, M98088_REG_35_LVL_MIC1, M98088_MICPRE_MASK,
  590. (1+sel)<<M98088_MICPRE_SHIFT);
  591. return 0;
  592. }
  593. static int max98088_mic1pre_get(struct snd_kcontrol *kcontrol,
  594. struct snd_ctl_elem_value *ucontrol)
  595. {
  596. struct snd_soc_codec *codec = snd_soc_kcontrol_codec(kcontrol);
  597. struct max98088_priv *max98088 = snd_soc_codec_get_drvdata(codec);
  598. ucontrol->value.integer.value[0] = max98088->mic1pre;
  599. return 0;
  600. }
  601. static int max98088_mic2pre_set(struct snd_kcontrol *kcontrol,
  602. struct snd_ctl_elem_value *ucontrol)
  603. {
  604. struct snd_soc_codec *codec = snd_soc_kcontrol_codec(kcontrol);
  605. struct max98088_priv *max98088 = snd_soc_codec_get_drvdata(codec);
  606. unsigned int sel = ucontrol->value.integer.value[0];
  607. max98088->mic2pre = sel;
  608. snd_soc_update_bits(codec, M98088_REG_36_LVL_MIC2, M98088_MICPRE_MASK,
  609. (1+sel)<<M98088_MICPRE_SHIFT);
  610. return 0;
  611. }
  612. static int max98088_mic2pre_get(struct snd_kcontrol *kcontrol,
  613. struct snd_ctl_elem_value *ucontrol)
  614. {
  615. struct snd_soc_codec *codec = snd_soc_kcontrol_codec(kcontrol);
  616. struct max98088_priv *max98088 = snd_soc_codec_get_drvdata(codec);
  617. ucontrol->value.integer.value[0] = max98088->mic2pre;
  618. return 0;
  619. }
  620. static const unsigned int max98088_micboost_tlv[] = {
  621. TLV_DB_RANGE_HEAD(2),
  622. 0, 1, TLV_DB_SCALE_ITEM(0, 2000, 0),
  623. 2, 2, TLV_DB_SCALE_ITEM(3000, 0, 0),
  624. };
  625. static const unsigned int max98088_hp_tlv[] = {
  626. TLV_DB_RANGE_HEAD(5),
  627. 0, 6, TLV_DB_SCALE_ITEM(-6700, 400, 0),
  628. 7, 14, TLV_DB_SCALE_ITEM(-4000, 300, 0),
  629. 15, 21, TLV_DB_SCALE_ITEM(-1700, 200, 0),
  630. 22, 27, TLV_DB_SCALE_ITEM(-400, 100, 0),
  631. 28, 31, TLV_DB_SCALE_ITEM(150, 50, 0),
  632. };
  633. static const unsigned int max98088_spk_tlv[] = {
  634. TLV_DB_RANGE_HEAD(5),
  635. 0, 6, TLV_DB_SCALE_ITEM(-6200, 400, 0),
  636. 7, 14, TLV_DB_SCALE_ITEM(-3500, 300, 0),
  637. 15, 21, TLV_DB_SCALE_ITEM(-1200, 200, 0),
  638. 22, 27, TLV_DB_SCALE_ITEM(100, 100, 0),
  639. 28, 31, TLV_DB_SCALE_ITEM(650, 50, 0),
  640. };
  641. static const struct snd_kcontrol_new max98088_snd_controls[] = {
  642. SOC_DOUBLE_R_TLV("Headphone Volume", M98088_REG_39_LVL_HP_L,
  643. M98088_REG_3A_LVL_HP_R, 0, 31, 0, max98088_hp_tlv),
  644. SOC_DOUBLE_R_TLV("Speaker Volume", M98088_REG_3D_LVL_SPK_L,
  645. M98088_REG_3E_LVL_SPK_R, 0, 31, 0, max98088_spk_tlv),
  646. SOC_DOUBLE_R_TLV("Receiver Volume", M98088_REG_3B_LVL_REC_L,
  647. M98088_REG_3C_LVL_REC_R, 0, 31, 0, max98088_spk_tlv),
  648. SOC_DOUBLE_R("Headphone Switch", M98088_REG_39_LVL_HP_L,
  649. M98088_REG_3A_LVL_HP_R, 7, 1, 1),
  650. SOC_DOUBLE_R("Speaker Switch", M98088_REG_3D_LVL_SPK_L,
  651. M98088_REG_3E_LVL_SPK_R, 7, 1, 1),
  652. SOC_DOUBLE_R("Receiver Switch", M98088_REG_3B_LVL_REC_L,
  653. M98088_REG_3C_LVL_REC_R, 7, 1, 1),
  654. SOC_SINGLE("MIC1 Volume", M98088_REG_35_LVL_MIC1, 0, 31, 1),
  655. SOC_SINGLE("MIC2 Volume", M98088_REG_36_LVL_MIC2, 0, 31, 1),
  656. SOC_SINGLE_EXT_TLV("MIC1 Boost Volume",
  657. M98088_REG_35_LVL_MIC1, 5, 2, 0,
  658. max98088_mic1pre_get, max98088_mic1pre_set,
  659. max98088_micboost_tlv),
  660. SOC_SINGLE_EXT_TLV("MIC2 Boost Volume",
  661. M98088_REG_36_LVL_MIC2, 5, 2, 0,
  662. max98088_mic2pre_get, max98088_mic2pre_set,
  663. max98088_micboost_tlv),
  664. SOC_SINGLE("INA Volume", M98088_REG_37_LVL_INA, 0, 7, 1),
  665. SOC_SINGLE("INB Volume", M98088_REG_38_LVL_INB, 0, 7, 1),
  666. SOC_SINGLE("ADCL Volume", M98088_REG_33_LVL_ADC_L, 0, 15, 0),
  667. SOC_SINGLE("ADCR Volume", M98088_REG_34_LVL_ADC_R, 0, 15, 0),
  668. SOC_SINGLE("ADCL Boost Volume", M98088_REG_33_LVL_ADC_L, 4, 3, 0),
  669. SOC_SINGLE("ADCR Boost Volume", M98088_REG_34_LVL_ADC_R, 4, 3, 0),
  670. SOC_SINGLE("EQ1 Switch", M98088_REG_49_CFG_LEVEL, 0, 1, 0),
  671. SOC_SINGLE("EQ2 Switch", M98088_REG_49_CFG_LEVEL, 1, 1, 0),
  672. SOC_ENUM("EX Limiter Mode", max98088_exmode_enum),
  673. SOC_ENUM("EX Limiter Threshold", max98088_ex_thresh_enum),
  674. SOC_ENUM("DAI1 Filter Mode", max98088_filter_mode_enum),
  675. SOC_ENUM("DAI1 DAC Filter", max98088_dai1_dac_filter_enum),
  676. SOC_ENUM("DAI1 ADC Filter", max98088_dai1_adc_filter_enum),
  677. SOC_SINGLE("DAI2 DC Block Switch", M98088_REG_20_DAI2_FILTERS,
  678. 0, 1, 0),
  679. SOC_SINGLE("ALC Switch", M98088_REG_43_SPKALC_COMP, 7, 1, 0),
  680. SOC_SINGLE("ALC Threshold", M98088_REG_43_SPKALC_COMP, 0, 7, 0),
  681. SOC_SINGLE("ALC Multiband", M98088_REG_43_SPKALC_COMP, 3, 1, 0),
  682. SOC_SINGLE("ALC Release Time", M98088_REG_43_SPKALC_COMP, 4, 7, 0),
  683. SOC_SINGLE("PWR Limiter Threshold", M98088_REG_44_PWRLMT_CFG,
  684. 4, 15, 0),
  685. SOC_SINGLE("PWR Limiter Weight", M98088_REG_44_PWRLMT_CFG, 0, 7, 0),
  686. SOC_SINGLE("PWR Limiter Time1", M98088_REG_45_PWRLMT_TIME, 0, 15, 0),
  687. SOC_SINGLE("PWR Limiter Time2", M98088_REG_45_PWRLMT_TIME, 4, 15, 0),
  688. SOC_SINGLE("THD Limiter Threshold", M98088_REG_46_THDLMT_CFG, 4, 15, 0),
  689. SOC_SINGLE("THD Limiter Time", M98088_REG_46_THDLMT_CFG, 0, 7, 0),
  690. };
  691. /* Left speaker mixer switch */
  692. static const struct snd_kcontrol_new max98088_left_speaker_mixer_controls[] = {
  693. SOC_DAPM_SINGLE("Left DAC1 Switch", M98088_REG_2B_MIX_SPK_LEFT, 0, 1, 0),
  694. SOC_DAPM_SINGLE("Right DAC1 Switch", M98088_REG_2B_MIX_SPK_LEFT, 7, 1, 0),
  695. SOC_DAPM_SINGLE("Left DAC2 Switch", M98088_REG_2B_MIX_SPK_LEFT, 0, 1, 0),
  696. SOC_DAPM_SINGLE("Right DAC2 Switch", M98088_REG_2B_MIX_SPK_LEFT, 7, 1, 0),
  697. SOC_DAPM_SINGLE("MIC1 Switch", M98088_REG_2B_MIX_SPK_LEFT, 5, 1, 0),
  698. SOC_DAPM_SINGLE("MIC2 Switch", M98088_REG_2B_MIX_SPK_LEFT, 6, 1, 0),
  699. SOC_DAPM_SINGLE("INA1 Switch", M98088_REG_2B_MIX_SPK_LEFT, 1, 1, 0),
  700. SOC_DAPM_SINGLE("INA2 Switch", M98088_REG_2B_MIX_SPK_LEFT, 2, 1, 0),
  701. SOC_DAPM_SINGLE("INB1 Switch", M98088_REG_2B_MIX_SPK_LEFT, 3, 1, 0),
  702. SOC_DAPM_SINGLE("INB2 Switch", M98088_REG_2B_MIX_SPK_LEFT, 4, 1, 0),
  703. };
  704. /* Right speaker mixer switch */
  705. static const struct snd_kcontrol_new max98088_right_speaker_mixer_controls[] = {
  706. SOC_DAPM_SINGLE("Left DAC1 Switch", M98088_REG_2C_MIX_SPK_RIGHT, 7, 1, 0),
  707. SOC_DAPM_SINGLE("Right DAC1 Switch", M98088_REG_2C_MIX_SPK_RIGHT, 0, 1, 0),
  708. SOC_DAPM_SINGLE("Left DAC2 Switch", M98088_REG_2C_MIX_SPK_RIGHT, 7, 1, 0),
  709. SOC_DAPM_SINGLE("Right DAC2 Switch", M98088_REG_2C_MIX_SPK_RIGHT, 0, 1, 0),
  710. SOC_DAPM_SINGLE("MIC1 Switch", M98088_REG_2C_MIX_SPK_RIGHT, 5, 1, 0),
  711. SOC_DAPM_SINGLE("MIC2 Switch", M98088_REG_2C_MIX_SPK_RIGHT, 6, 1, 0),
  712. SOC_DAPM_SINGLE("INA1 Switch", M98088_REG_2C_MIX_SPK_RIGHT, 1, 1, 0),
  713. SOC_DAPM_SINGLE("INA2 Switch", M98088_REG_2C_MIX_SPK_RIGHT, 2, 1, 0),
  714. SOC_DAPM_SINGLE("INB1 Switch", M98088_REG_2C_MIX_SPK_RIGHT, 3, 1, 0),
  715. SOC_DAPM_SINGLE("INB2 Switch", M98088_REG_2C_MIX_SPK_RIGHT, 4, 1, 0),
  716. };
  717. /* Left headphone mixer switch */
  718. static const struct snd_kcontrol_new max98088_left_hp_mixer_controls[] = {
  719. SOC_DAPM_SINGLE("Left DAC1 Switch", M98088_REG_25_MIX_HP_LEFT, 0, 1, 0),
  720. SOC_DAPM_SINGLE("Right DAC1 Switch", M98088_REG_25_MIX_HP_LEFT, 7, 1, 0),
  721. SOC_DAPM_SINGLE("Left DAC2 Switch", M98088_REG_25_MIX_HP_LEFT, 0, 1, 0),
  722. SOC_DAPM_SINGLE("Right DAC2 Switch", M98088_REG_25_MIX_HP_LEFT, 7, 1, 0),
  723. SOC_DAPM_SINGLE("MIC1 Switch", M98088_REG_25_MIX_HP_LEFT, 5, 1, 0),
  724. SOC_DAPM_SINGLE("MIC2 Switch", M98088_REG_25_MIX_HP_LEFT, 6, 1, 0),
  725. SOC_DAPM_SINGLE("INA1 Switch", M98088_REG_25_MIX_HP_LEFT, 1, 1, 0),
  726. SOC_DAPM_SINGLE("INA2 Switch", M98088_REG_25_MIX_HP_LEFT, 2, 1, 0),
  727. SOC_DAPM_SINGLE("INB1 Switch", M98088_REG_25_MIX_HP_LEFT, 3, 1, 0),
  728. SOC_DAPM_SINGLE("INB2 Switch", M98088_REG_25_MIX_HP_LEFT, 4, 1, 0),
  729. };
  730. /* Right headphone mixer switch */
  731. static const struct snd_kcontrol_new max98088_right_hp_mixer_controls[] = {
  732. SOC_DAPM_SINGLE("Left DAC1 Switch", M98088_REG_26_MIX_HP_RIGHT, 7, 1, 0),
  733. SOC_DAPM_SINGLE("Right DAC1 Switch", M98088_REG_26_MIX_HP_RIGHT, 0, 1, 0),
  734. SOC_DAPM_SINGLE("Left DAC2 Switch", M98088_REG_26_MIX_HP_RIGHT, 7, 1, 0),
  735. SOC_DAPM_SINGLE("Right DAC2 Switch", M98088_REG_26_MIX_HP_RIGHT, 0, 1, 0),
  736. SOC_DAPM_SINGLE("MIC1 Switch", M98088_REG_26_MIX_HP_RIGHT, 5, 1, 0),
  737. SOC_DAPM_SINGLE("MIC2 Switch", M98088_REG_26_MIX_HP_RIGHT, 6, 1, 0),
  738. SOC_DAPM_SINGLE("INA1 Switch", M98088_REG_26_MIX_HP_RIGHT, 1, 1, 0),
  739. SOC_DAPM_SINGLE("INA2 Switch", M98088_REG_26_MIX_HP_RIGHT, 2, 1, 0),
  740. SOC_DAPM_SINGLE("INB1 Switch", M98088_REG_26_MIX_HP_RIGHT, 3, 1, 0),
  741. SOC_DAPM_SINGLE("INB2 Switch", M98088_REG_26_MIX_HP_RIGHT, 4, 1, 0),
  742. };
  743. /* Left earpiece/receiver mixer switch */
  744. static const struct snd_kcontrol_new max98088_left_rec_mixer_controls[] = {
  745. SOC_DAPM_SINGLE("Left DAC1 Switch", M98088_REG_28_MIX_REC_LEFT, 0, 1, 0),
  746. SOC_DAPM_SINGLE("Right DAC1 Switch", M98088_REG_28_MIX_REC_LEFT, 7, 1, 0),
  747. SOC_DAPM_SINGLE("Left DAC2 Switch", M98088_REG_28_MIX_REC_LEFT, 0, 1, 0),
  748. SOC_DAPM_SINGLE("Right DAC2 Switch", M98088_REG_28_MIX_REC_LEFT, 7, 1, 0),
  749. SOC_DAPM_SINGLE("MIC1 Switch", M98088_REG_28_MIX_REC_LEFT, 5, 1, 0),
  750. SOC_DAPM_SINGLE("MIC2 Switch", M98088_REG_28_MIX_REC_LEFT, 6, 1, 0),
  751. SOC_DAPM_SINGLE("INA1 Switch", M98088_REG_28_MIX_REC_LEFT, 1, 1, 0),
  752. SOC_DAPM_SINGLE("INA2 Switch", M98088_REG_28_MIX_REC_LEFT, 2, 1, 0),
  753. SOC_DAPM_SINGLE("INB1 Switch", M98088_REG_28_MIX_REC_LEFT, 3, 1, 0),
  754. SOC_DAPM_SINGLE("INB2 Switch", M98088_REG_28_MIX_REC_LEFT, 4, 1, 0),
  755. };
  756. /* Right earpiece/receiver mixer switch */
  757. static const struct snd_kcontrol_new max98088_right_rec_mixer_controls[] = {
  758. SOC_DAPM_SINGLE("Left DAC1 Switch", M98088_REG_29_MIX_REC_RIGHT, 7, 1, 0),
  759. SOC_DAPM_SINGLE("Right DAC1 Switch", M98088_REG_29_MIX_REC_RIGHT, 0, 1, 0),
  760. SOC_DAPM_SINGLE("Left DAC2 Switch", M98088_REG_29_MIX_REC_RIGHT, 7, 1, 0),
  761. SOC_DAPM_SINGLE("Right DAC2 Switch", M98088_REG_29_MIX_REC_RIGHT, 0, 1, 0),
  762. SOC_DAPM_SINGLE("MIC1 Switch", M98088_REG_29_MIX_REC_RIGHT, 5, 1, 0),
  763. SOC_DAPM_SINGLE("MIC2 Switch", M98088_REG_29_MIX_REC_RIGHT, 6, 1, 0),
  764. SOC_DAPM_SINGLE("INA1 Switch", M98088_REG_29_MIX_REC_RIGHT, 1, 1, 0),
  765. SOC_DAPM_SINGLE("INA2 Switch", M98088_REG_29_MIX_REC_RIGHT, 2, 1, 0),
  766. SOC_DAPM_SINGLE("INB1 Switch", M98088_REG_29_MIX_REC_RIGHT, 3, 1, 0),
  767. SOC_DAPM_SINGLE("INB2 Switch", M98088_REG_29_MIX_REC_RIGHT, 4, 1, 0),
  768. };
  769. /* Left ADC mixer switch */
  770. static const struct snd_kcontrol_new max98088_left_ADC_mixer_controls[] = {
  771. SOC_DAPM_SINGLE("MIC1 Switch", M98088_REG_23_MIX_ADC_LEFT, 7, 1, 0),
  772. SOC_DAPM_SINGLE("MIC2 Switch", M98088_REG_23_MIX_ADC_LEFT, 6, 1, 0),
  773. SOC_DAPM_SINGLE("INA1 Switch", M98088_REG_23_MIX_ADC_LEFT, 3, 1, 0),
  774. SOC_DAPM_SINGLE("INA2 Switch", M98088_REG_23_MIX_ADC_LEFT, 2, 1, 0),
  775. SOC_DAPM_SINGLE("INB1 Switch", M98088_REG_23_MIX_ADC_LEFT, 1, 1, 0),
  776. SOC_DAPM_SINGLE("INB2 Switch", M98088_REG_23_MIX_ADC_LEFT, 0, 1, 0),
  777. };
  778. /* Right ADC mixer switch */
  779. static const struct snd_kcontrol_new max98088_right_ADC_mixer_controls[] = {
  780. SOC_DAPM_SINGLE("MIC1 Switch", M98088_REG_24_MIX_ADC_RIGHT, 7, 1, 0),
  781. SOC_DAPM_SINGLE("MIC2 Switch", M98088_REG_24_MIX_ADC_RIGHT, 6, 1, 0),
  782. SOC_DAPM_SINGLE("INA1 Switch", M98088_REG_24_MIX_ADC_RIGHT, 3, 1, 0),
  783. SOC_DAPM_SINGLE("INA2 Switch", M98088_REG_24_MIX_ADC_RIGHT, 2, 1, 0),
  784. SOC_DAPM_SINGLE("INB1 Switch", M98088_REG_24_MIX_ADC_RIGHT, 1, 1, 0),
  785. SOC_DAPM_SINGLE("INB2 Switch", M98088_REG_24_MIX_ADC_RIGHT, 0, 1, 0),
  786. };
  787. static int max98088_mic_event(struct snd_soc_dapm_widget *w,
  788. struct snd_kcontrol *kcontrol, int event)
  789. {
  790. struct snd_soc_codec *codec = w->codec;
  791. struct max98088_priv *max98088 = snd_soc_codec_get_drvdata(codec);
  792. switch (event) {
  793. case SND_SOC_DAPM_POST_PMU:
  794. if (w->reg == M98088_REG_35_LVL_MIC1) {
  795. snd_soc_update_bits(codec, w->reg, M98088_MICPRE_MASK,
  796. (1+max98088->mic1pre)<<M98088_MICPRE_SHIFT);
  797. } else {
  798. snd_soc_update_bits(codec, w->reg, M98088_MICPRE_MASK,
  799. (1+max98088->mic2pre)<<M98088_MICPRE_SHIFT);
  800. }
  801. break;
  802. case SND_SOC_DAPM_POST_PMD:
  803. snd_soc_update_bits(codec, w->reg, M98088_MICPRE_MASK, 0);
  804. break;
  805. default:
  806. return -EINVAL;
  807. }
  808. return 0;
  809. }
  810. /*
  811. * The line inputs are 2-channel stereo inputs with the left
  812. * and right channels sharing a common PGA power control signal.
  813. */
  814. static int max98088_line_pga(struct snd_soc_dapm_widget *w,
  815. int event, int line, u8 channel)
  816. {
  817. struct snd_soc_codec *codec = w->codec;
  818. struct max98088_priv *max98088 = snd_soc_codec_get_drvdata(codec);
  819. u8 *state;
  820. if (WARN_ON(!(channel == 1 || channel == 2)))
  821. return -EINVAL;
  822. switch (line) {
  823. case LINE_INA:
  824. state = &max98088->ina_state;
  825. break;
  826. case LINE_INB:
  827. state = &max98088->inb_state;
  828. break;
  829. default:
  830. return -EINVAL;
  831. }
  832. switch (event) {
  833. case SND_SOC_DAPM_POST_PMU:
  834. *state |= channel;
  835. snd_soc_update_bits(codec, w->reg,
  836. (1 << w->shift), (1 << w->shift));
  837. break;
  838. case SND_SOC_DAPM_POST_PMD:
  839. *state &= ~channel;
  840. if (*state == 0) {
  841. snd_soc_update_bits(codec, w->reg,
  842. (1 << w->shift), 0);
  843. }
  844. break;
  845. default:
  846. return -EINVAL;
  847. }
  848. return 0;
  849. }
  850. static int max98088_pga_ina1_event(struct snd_soc_dapm_widget *w,
  851. struct snd_kcontrol *k, int event)
  852. {
  853. return max98088_line_pga(w, event, LINE_INA, 1);
  854. }
  855. static int max98088_pga_ina2_event(struct snd_soc_dapm_widget *w,
  856. struct snd_kcontrol *k, int event)
  857. {
  858. return max98088_line_pga(w, event, LINE_INA, 2);
  859. }
  860. static int max98088_pga_inb1_event(struct snd_soc_dapm_widget *w,
  861. struct snd_kcontrol *k, int event)
  862. {
  863. return max98088_line_pga(w, event, LINE_INB, 1);
  864. }
  865. static int max98088_pga_inb2_event(struct snd_soc_dapm_widget *w,
  866. struct snd_kcontrol *k, int event)
  867. {
  868. return max98088_line_pga(w, event, LINE_INB, 2);
  869. }
  870. static const struct snd_soc_dapm_widget max98088_dapm_widgets[] = {
  871. SND_SOC_DAPM_ADC("ADCL", "HiFi Capture", M98088_REG_4C_PWR_EN_IN, 1, 0),
  872. SND_SOC_DAPM_ADC("ADCR", "HiFi Capture", M98088_REG_4C_PWR_EN_IN, 0, 0),
  873. SND_SOC_DAPM_DAC("DACL1", "HiFi Playback",
  874. M98088_REG_4D_PWR_EN_OUT, 1, 0),
  875. SND_SOC_DAPM_DAC("DACR1", "HiFi Playback",
  876. M98088_REG_4D_PWR_EN_OUT, 0, 0),
  877. SND_SOC_DAPM_DAC("DACL2", "Aux Playback",
  878. M98088_REG_4D_PWR_EN_OUT, 1, 0),
  879. SND_SOC_DAPM_DAC("DACR2", "Aux Playback",
  880. M98088_REG_4D_PWR_EN_OUT, 0, 0),
  881. SND_SOC_DAPM_PGA("HP Left Out", M98088_REG_4D_PWR_EN_OUT,
  882. 7, 0, NULL, 0),
  883. SND_SOC_DAPM_PGA("HP Right Out", M98088_REG_4D_PWR_EN_OUT,
  884. 6, 0, NULL, 0),
  885. SND_SOC_DAPM_PGA("SPK Left Out", M98088_REG_4D_PWR_EN_OUT,
  886. 5, 0, NULL, 0),
  887. SND_SOC_DAPM_PGA("SPK Right Out", M98088_REG_4D_PWR_EN_OUT,
  888. 4, 0, NULL, 0),
  889. SND_SOC_DAPM_PGA("REC Left Out", M98088_REG_4D_PWR_EN_OUT,
  890. 3, 0, NULL, 0),
  891. SND_SOC_DAPM_PGA("REC Right Out", M98088_REG_4D_PWR_EN_OUT,
  892. 2, 0, NULL, 0),
  893. SND_SOC_DAPM_MUX("External MIC", SND_SOC_NOPM, 0, 0,
  894. &max98088_extmic_mux),
  895. SND_SOC_DAPM_MIXER("Left HP Mixer", SND_SOC_NOPM, 0, 0,
  896. &max98088_left_hp_mixer_controls[0],
  897. ARRAY_SIZE(max98088_left_hp_mixer_controls)),
  898. SND_SOC_DAPM_MIXER("Right HP Mixer", SND_SOC_NOPM, 0, 0,
  899. &max98088_right_hp_mixer_controls[0],
  900. ARRAY_SIZE(max98088_right_hp_mixer_controls)),
  901. SND_SOC_DAPM_MIXER("Left SPK Mixer", SND_SOC_NOPM, 0, 0,
  902. &max98088_left_speaker_mixer_controls[0],
  903. ARRAY_SIZE(max98088_left_speaker_mixer_controls)),
  904. SND_SOC_DAPM_MIXER("Right SPK Mixer", SND_SOC_NOPM, 0, 0,
  905. &max98088_right_speaker_mixer_controls[0],
  906. ARRAY_SIZE(max98088_right_speaker_mixer_controls)),
  907. SND_SOC_DAPM_MIXER("Left REC Mixer", SND_SOC_NOPM, 0, 0,
  908. &max98088_left_rec_mixer_controls[0],
  909. ARRAY_SIZE(max98088_left_rec_mixer_controls)),
  910. SND_SOC_DAPM_MIXER("Right REC Mixer", SND_SOC_NOPM, 0, 0,
  911. &max98088_right_rec_mixer_controls[0],
  912. ARRAY_SIZE(max98088_right_rec_mixer_controls)),
  913. SND_SOC_DAPM_MIXER("Left ADC Mixer", SND_SOC_NOPM, 0, 0,
  914. &max98088_left_ADC_mixer_controls[0],
  915. ARRAY_SIZE(max98088_left_ADC_mixer_controls)),
  916. SND_SOC_DAPM_MIXER("Right ADC Mixer", SND_SOC_NOPM, 0, 0,
  917. &max98088_right_ADC_mixer_controls[0],
  918. ARRAY_SIZE(max98088_right_ADC_mixer_controls)),
  919. SND_SOC_DAPM_PGA_E("MIC1 Input", M98088_REG_35_LVL_MIC1,
  920. 5, 0, NULL, 0, max98088_mic_event,
  921. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
  922. SND_SOC_DAPM_PGA_E("MIC2 Input", M98088_REG_36_LVL_MIC2,
  923. 5, 0, NULL, 0, max98088_mic_event,
  924. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
  925. SND_SOC_DAPM_PGA_E("INA1 Input", M98088_REG_4C_PWR_EN_IN,
  926. 7, 0, NULL, 0, max98088_pga_ina1_event,
  927. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
  928. SND_SOC_DAPM_PGA_E("INA2 Input", M98088_REG_4C_PWR_EN_IN,
  929. 7, 0, NULL, 0, max98088_pga_ina2_event,
  930. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
  931. SND_SOC_DAPM_PGA_E("INB1 Input", M98088_REG_4C_PWR_EN_IN,
  932. 6, 0, NULL, 0, max98088_pga_inb1_event,
  933. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
  934. SND_SOC_DAPM_PGA_E("INB2 Input", M98088_REG_4C_PWR_EN_IN,
  935. 6, 0, NULL, 0, max98088_pga_inb2_event,
  936. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
  937. SND_SOC_DAPM_MICBIAS("MICBIAS", M98088_REG_4C_PWR_EN_IN, 3, 0),
  938. SND_SOC_DAPM_OUTPUT("HPL"),
  939. SND_SOC_DAPM_OUTPUT("HPR"),
  940. SND_SOC_DAPM_OUTPUT("SPKL"),
  941. SND_SOC_DAPM_OUTPUT("SPKR"),
  942. SND_SOC_DAPM_OUTPUT("RECL"),
  943. SND_SOC_DAPM_OUTPUT("RECR"),
  944. SND_SOC_DAPM_INPUT("MIC1"),
  945. SND_SOC_DAPM_INPUT("MIC2"),
  946. SND_SOC_DAPM_INPUT("INA1"),
  947. SND_SOC_DAPM_INPUT("INA2"),
  948. SND_SOC_DAPM_INPUT("INB1"),
  949. SND_SOC_DAPM_INPUT("INB2"),
  950. };
  951. static const struct snd_soc_dapm_route max98088_audio_map[] = {
  952. /* Left headphone output mixer */
  953. {"Left HP Mixer", "Left DAC1 Switch", "DACL1"},
  954. {"Left HP Mixer", "Left DAC2 Switch", "DACL2"},
  955. {"Left HP Mixer", "Right DAC1 Switch", "DACR1"},
  956. {"Left HP Mixer", "Right DAC2 Switch", "DACR2"},
  957. {"Left HP Mixer", "MIC1 Switch", "MIC1 Input"},
  958. {"Left HP Mixer", "MIC2 Switch", "MIC2 Input"},
  959. {"Left HP Mixer", "INA1 Switch", "INA1 Input"},
  960. {"Left HP Mixer", "INA2 Switch", "INA2 Input"},
  961. {"Left HP Mixer", "INB1 Switch", "INB1 Input"},
  962. {"Left HP Mixer", "INB2 Switch", "INB2 Input"},
  963. /* Right headphone output mixer */
  964. {"Right HP Mixer", "Left DAC1 Switch", "DACL1"},
  965. {"Right HP Mixer", "Left DAC2 Switch", "DACL2" },
  966. {"Right HP Mixer", "Right DAC1 Switch", "DACR1"},
  967. {"Right HP Mixer", "Right DAC2 Switch", "DACR2"},
  968. {"Right HP Mixer", "MIC1 Switch", "MIC1 Input"},
  969. {"Right HP Mixer", "MIC2 Switch", "MIC2 Input"},
  970. {"Right HP Mixer", "INA1 Switch", "INA1 Input"},
  971. {"Right HP Mixer", "INA2 Switch", "INA2 Input"},
  972. {"Right HP Mixer", "INB1 Switch", "INB1 Input"},
  973. {"Right HP Mixer", "INB2 Switch", "INB2 Input"},
  974. /* Left speaker output mixer */
  975. {"Left SPK Mixer", "Left DAC1 Switch", "DACL1"},
  976. {"Left SPK Mixer", "Left DAC2 Switch", "DACL2"},
  977. {"Left SPK Mixer", "Right DAC1 Switch", "DACR1"},
  978. {"Left SPK Mixer", "Right DAC2 Switch", "DACR2"},
  979. {"Left SPK Mixer", "MIC1 Switch", "MIC1 Input"},
  980. {"Left SPK Mixer", "MIC2 Switch", "MIC2 Input"},
  981. {"Left SPK Mixer", "INA1 Switch", "INA1 Input"},
  982. {"Left SPK Mixer", "INA2 Switch", "INA2 Input"},
  983. {"Left SPK Mixer", "INB1 Switch", "INB1 Input"},
  984. {"Left SPK Mixer", "INB2 Switch", "INB2 Input"},
  985. /* Right speaker output mixer */
  986. {"Right SPK Mixer", "Left DAC1 Switch", "DACL1"},
  987. {"Right SPK Mixer", "Left DAC2 Switch", "DACL2"},
  988. {"Right SPK Mixer", "Right DAC1 Switch", "DACR1"},
  989. {"Right SPK Mixer", "Right DAC2 Switch", "DACR2"},
  990. {"Right SPK Mixer", "MIC1 Switch", "MIC1 Input"},
  991. {"Right SPK Mixer", "MIC2 Switch", "MIC2 Input"},
  992. {"Right SPK Mixer", "INA1 Switch", "INA1 Input"},
  993. {"Right SPK Mixer", "INA2 Switch", "INA2 Input"},
  994. {"Right SPK Mixer", "INB1 Switch", "INB1 Input"},
  995. {"Right SPK Mixer", "INB2 Switch", "INB2 Input"},
  996. /* Earpiece/Receiver output mixer */
  997. {"Left REC Mixer", "Left DAC1 Switch", "DACL1"},
  998. {"Left REC Mixer", "Left DAC2 Switch", "DACL2"},
  999. {"Left REC Mixer", "Right DAC1 Switch", "DACR1"},
  1000. {"Left REC Mixer", "Right DAC2 Switch", "DACR2"},
  1001. {"Left REC Mixer", "MIC1 Switch", "MIC1 Input"},
  1002. {"Left REC Mixer", "MIC2 Switch", "MIC2 Input"},
  1003. {"Left REC Mixer", "INA1 Switch", "INA1 Input"},
  1004. {"Left REC Mixer", "INA2 Switch", "INA2 Input"},
  1005. {"Left REC Mixer", "INB1 Switch", "INB1 Input"},
  1006. {"Left REC Mixer", "INB2 Switch", "INB2 Input"},
  1007. /* Earpiece/Receiver output mixer */
  1008. {"Right REC Mixer", "Left DAC1 Switch", "DACL1"},
  1009. {"Right REC Mixer", "Left DAC2 Switch", "DACL2"},
  1010. {"Right REC Mixer", "Right DAC1 Switch", "DACR1"},
  1011. {"Right REC Mixer", "Right DAC2 Switch", "DACR2"},
  1012. {"Right REC Mixer", "MIC1 Switch", "MIC1 Input"},
  1013. {"Right REC Mixer", "MIC2 Switch", "MIC2 Input"},
  1014. {"Right REC Mixer", "INA1 Switch", "INA1 Input"},
  1015. {"Right REC Mixer", "INA2 Switch", "INA2 Input"},
  1016. {"Right REC Mixer", "INB1 Switch", "INB1 Input"},
  1017. {"Right REC Mixer", "INB2 Switch", "INB2 Input"},
  1018. {"HP Left Out", NULL, "Left HP Mixer"},
  1019. {"HP Right Out", NULL, "Right HP Mixer"},
  1020. {"SPK Left Out", NULL, "Left SPK Mixer"},
  1021. {"SPK Right Out", NULL, "Right SPK Mixer"},
  1022. {"REC Left Out", NULL, "Left REC Mixer"},
  1023. {"REC Right Out", NULL, "Right REC Mixer"},
  1024. {"HPL", NULL, "HP Left Out"},
  1025. {"HPR", NULL, "HP Right Out"},
  1026. {"SPKL", NULL, "SPK Left Out"},
  1027. {"SPKR", NULL, "SPK Right Out"},
  1028. {"RECL", NULL, "REC Left Out"},
  1029. {"RECR", NULL, "REC Right Out"},
  1030. /* Left ADC input mixer */
  1031. {"Left ADC Mixer", "MIC1 Switch", "MIC1 Input"},
  1032. {"Left ADC Mixer", "MIC2 Switch", "MIC2 Input"},
  1033. {"Left ADC Mixer", "INA1 Switch", "INA1 Input"},
  1034. {"Left ADC Mixer", "INA2 Switch", "INA2 Input"},
  1035. {"Left ADC Mixer", "INB1 Switch", "INB1 Input"},
  1036. {"Left ADC Mixer", "INB2 Switch", "INB2 Input"},
  1037. /* Right ADC input mixer */
  1038. {"Right ADC Mixer", "MIC1 Switch", "MIC1 Input"},
  1039. {"Right ADC Mixer", "MIC2 Switch", "MIC2 Input"},
  1040. {"Right ADC Mixer", "INA1 Switch", "INA1 Input"},
  1041. {"Right ADC Mixer", "INA2 Switch", "INA2 Input"},
  1042. {"Right ADC Mixer", "INB1 Switch", "INB1 Input"},
  1043. {"Right ADC Mixer", "INB2 Switch", "INB2 Input"},
  1044. /* Inputs */
  1045. {"ADCL", NULL, "Left ADC Mixer"},
  1046. {"ADCR", NULL, "Right ADC Mixer"},
  1047. {"INA1 Input", NULL, "INA1"},
  1048. {"INA2 Input", NULL, "INA2"},
  1049. {"INB1 Input", NULL, "INB1"},
  1050. {"INB2 Input", NULL, "INB2"},
  1051. {"MIC1 Input", NULL, "MIC1"},
  1052. {"MIC2 Input", NULL, "MIC2"},
  1053. };
  1054. /* codec mclk clock divider coefficients */
  1055. static const struct {
  1056. u32 rate;
  1057. u8 sr;
  1058. } rate_table[] = {
  1059. {8000, 0x10},
  1060. {11025, 0x20},
  1061. {16000, 0x30},
  1062. {22050, 0x40},
  1063. {24000, 0x50},
  1064. {32000, 0x60},
  1065. {44100, 0x70},
  1066. {48000, 0x80},
  1067. {88200, 0x90},
  1068. {96000, 0xA0},
  1069. };
  1070. static inline int rate_value(int rate, u8 *value)
  1071. {
  1072. int i;
  1073. for (i = 0; i < ARRAY_SIZE(rate_table); i++) {
  1074. if (rate_table[i].rate >= rate) {
  1075. *value = rate_table[i].sr;
  1076. return 0;
  1077. }
  1078. }
  1079. *value = rate_table[0].sr;
  1080. return -EINVAL;
  1081. }
  1082. static int max98088_dai1_hw_params(struct snd_pcm_substream *substream,
  1083. struct snd_pcm_hw_params *params,
  1084. struct snd_soc_dai *dai)
  1085. {
  1086. struct snd_soc_codec *codec = dai->codec;
  1087. struct max98088_priv *max98088 = snd_soc_codec_get_drvdata(codec);
  1088. struct max98088_cdata *cdata;
  1089. unsigned long long ni;
  1090. unsigned int rate;
  1091. u8 regval;
  1092. cdata = &max98088->dai[0];
  1093. rate = params_rate(params);
  1094. switch (params_width(params)) {
  1095. case 16:
  1096. snd_soc_update_bits(codec, M98088_REG_14_DAI1_FORMAT,
  1097. M98088_DAI_WS, 0);
  1098. break;
  1099. case 24:
  1100. snd_soc_update_bits(codec, M98088_REG_14_DAI1_FORMAT,
  1101. M98088_DAI_WS, M98088_DAI_WS);
  1102. break;
  1103. default:
  1104. return -EINVAL;
  1105. }
  1106. snd_soc_update_bits(codec, M98088_REG_51_PWR_SYS, M98088_SHDNRUN, 0);
  1107. if (rate_value(rate, &regval))
  1108. return -EINVAL;
  1109. snd_soc_update_bits(codec, M98088_REG_11_DAI1_CLKMODE,
  1110. M98088_CLKMODE_MASK, regval);
  1111. cdata->rate = rate;
  1112. /* Configure NI when operating as master */
  1113. if (snd_soc_read(codec, M98088_REG_14_DAI1_FORMAT)
  1114. & M98088_DAI_MAS) {
  1115. if (max98088->sysclk == 0) {
  1116. dev_err(codec->dev, "Invalid system clock frequency\n");
  1117. return -EINVAL;
  1118. }
  1119. ni = 65536ULL * (rate < 50000 ? 96ULL : 48ULL)
  1120. * (unsigned long long int)rate;
  1121. do_div(ni, (unsigned long long int)max98088->sysclk);
  1122. snd_soc_write(codec, M98088_REG_12_DAI1_CLKCFG_HI,
  1123. (ni >> 8) & 0x7F);
  1124. snd_soc_write(codec, M98088_REG_13_DAI1_CLKCFG_LO,
  1125. ni & 0xFF);
  1126. }
  1127. /* Update sample rate mode */
  1128. if (rate < 50000)
  1129. snd_soc_update_bits(codec, M98088_REG_18_DAI1_FILTERS,
  1130. M98088_DAI_DHF, 0);
  1131. else
  1132. snd_soc_update_bits(codec, M98088_REG_18_DAI1_FILTERS,
  1133. M98088_DAI_DHF, M98088_DAI_DHF);
  1134. snd_soc_update_bits(codec, M98088_REG_51_PWR_SYS, M98088_SHDNRUN,
  1135. M98088_SHDNRUN);
  1136. return 0;
  1137. }
  1138. static int max98088_dai2_hw_params(struct snd_pcm_substream *substream,
  1139. struct snd_pcm_hw_params *params,
  1140. struct snd_soc_dai *dai)
  1141. {
  1142. struct snd_soc_codec *codec = dai->codec;
  1143. struct max98088_priv *max98088 = snd_soc_codec_get_drvdata(codec);
  1144. struct max98088_cdata *cdata;
  1145. unsigned long long ni;
  1146. unsigned int rate;
  1147. u8 regval;
  1148. cdata = &max98088->dai[1];
  1149. rate = params_rate(params);
  1150. switch (params_width(params)) {
  1151. case 16:
  1152. snd_soc_update_bits(codec, M98088_REG_1C_DAI2_FORMAT,
  1153. M98088_DAI_WS, 0);
  1154. break;
  1155. case 24:
  1156. snd_soc_update_bits(codec, M98088_REG_1C_DAI2_FORMAT,
  1157. M98088_DAI_WS, M98088_DAI_WS);
  1158. break;
  1159. default:
  1160. return -EINVAL;
  1161. }
  1162. snd_soc_update_bits(codec, M98088_REG_51_PWR_SYS, M98088_SHDNRUN, 0);
  1163. if (rate_value(rate, &regval))
  1164. return -EINVAL;
  1165. snd_soc_update_bits(codec, M98088_REG_19_DAI2_CLKMODE,
  1166. M98088_CLKMODE_MASK, regval);
  1167. cdata->rate = rate;
  1168. /* Configure NI when operating as master */
  1169. if (snd_soc_read(codec, M98088_REG_1C_DAI2_FORMAT)
  1170. & M98088_DAI_MAS) {
  1171. if (max98088->sysclk == 0) {
  1172. dev_err(codec->dev, "Invalid system clock frequency\n");
  1173. return -EINVAL;
  1174. }
  1175. ni = 65536ULL * (rate < 50000 ? 96ULL : 48ULL)
  1176. * (unsigned long long int)rate;
  1177. do_div(ni, (unsigned long long int)max98088->sysclk);
  1178. snd_soc_write(codec, M98088_REG_1A_DAI2_CLKCFG_HI,
  1179. (ni >> 8) & 0x7F);
  1180. snd_soc_write(codec, M98088_REG_1B_DAI2_CLKCFG_LO,
  1181. ni & 0xFF);
  1182. }
  1183. /* Update sample rate mode */
  1184. if (rate < 50000)
  1185. snd_soc_update_bits(codec, M98088_REG_20_DAI2_FILTERS,
  1186. M98088_DAI_DHF, 0);
  1187. else
  1188. snd_soc_update_bits(codec, M98088_REG_20_DAI2_FILTERS,
  1189. M98088_DAI_DHF, M98088_DAI_DHF);
  1190. snd_soc_update_bits(codec, M98088_REG_51_PWR_SYS, M98088_SHDNRUN,
  1191. M98088_SHDNRUN);
  1192. return 0;
  1193. }
  1194. static int max98088_dai_set_sysclk(struct snd_soc_dai *dai,
  1195. int clk_id, unsigned int freq, int dir)
  1196. {
  1197. struct snd_soc_codec *codec = dai->codec;
  1198. struct max98088_priv *max98088 = snd_soc_codec_get_drvdata(codec);
  1199. /* Requested clock frequency is already setup */
  1200. if (freq == max98088->sysclk)
  1201. return 0;
  1202. /* Setup clocks for slave mode, and using the PLL
  1203. * PSCLK = 0x01 (when master clk is 10MHz to 20MHz)
  1204. * 0x02 (when master clk is 20MHz to 30MHz)..
  1205. */
  1206. if ((freq >= 10000000) && (freq < 20000000)) {
  1207. snd_soc_write(codec, M98088_REG_10_SYS_CLK, 0x10);
  1208. } else if ((freq >= 20000000) && (freq < 30000000)) {
  1209. snd_soc_write(codec, M98088_REG_10_SYS_CLK, 0x20);
  1210. } else {
  1211. dev_err(codec->dev, "Invalid master clock frequency\n");
  1212. return -EINVAL;
  1213. }
  1214. if (snd_soc_read(codec, M98088_REG_51_PWR_SYS) & M98088_SHDNRUN) {
  1215. snd_soc_update_bits(codec, M98088_REG_51_PWR_SYS,
  1216. M98088_SHDNRUN, 0);
  1217. snd_soc_update_bits(codec, M98088_REG_51_PWR_SYS,
  1218. M98088_SHDNRUN, M98088_SHDNRUN);
  1219. }
  1220. dev_dbg(dai->dev, "Clock source is %d at %uHz\n", clk_id, freq);
  1221. max98088->sysclk = freq;
  1222. return 0;
  1223. }
  1224. static int max98088_dai1_set_fmt(struct snd_soc_dai *codec_dai,
  1225. unsigned int fmt)
  1226. {
  1227. struct snd_soc_codec *codec = codec_dai->codec;
  1228. struct max98088_priv *max98088 = snd_soc_codec_get_drvdata(codec);
  1229. struct max98088_cdata *cdata;
  1230. u8 reg15val;
  1231. u8 reg14val = 0;
  1232. cdata = &max98088->dai[0];
  1233. if (fmt != cdata->fmt) {
  1234. cdata->fmt = fmt;
  1235. switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
  1236. case SND_SOC_DAIFMT_CBS_CFS:
  1237. /* Slave mode PLL */
  1238. snd_soc_write(codec, M98088_REG_12_DAI1_CLKCFG_HI,
  1239. 0x80);
  1240. snd_soc_write(codec, M98088_REG_13_DAI1_CLKCFG_LO,
  1241. 0x00);
  1242. break;
  1243. case SND_SOC_DAIFMT_CBM_CFM:
  1244. /* Set to master mode */
  1245. reg14val |= M98088_DAI_MAS;
  1246. break;
  1247. case SND_SOC_DAIFMT_CBS_CFM:
  1248. case SND_SOC_DAIFMT_CBM_CFS:
  1249. default:
  1250. dev_err(codec->dev, "Clock mode unsupported");
  1251. return -EINVAL;
  1252. }
  1253. switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
  1254. case SND_SOC_DAIFMT_I2S:
  1255. reg14val |= M98088_DAI_DLY;
  1256. break;
  1257. case SND_SOC_DAIFMT_LEFT_J:
  1258. break;
  1259. default:
  1260. return -EINVAL;
  1261. }
  1262. switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
  1263. case SND_SOC_DAIFMT_NB_NF:
  1264. break;
  1265. case SND_SOC_DAIFMT_NB_IF:
  1266. reg14val |= M98088_DAI_WCI;
  1267. break;
  1268. case SND_SOC_DAIFMT_IB_NF:
  1269. reg14val |= M98088_DAI_BCI;
  1270. break;
  1271. case SND_SOC_DAIFMT_IB_IF:
  1272. reg14val |= M98088_DAI_BCI|M98088_DAI_WCI;
  1273. break;
  1274. default:
  1275. return -EINVAL;
  1276. }
  1277. snd_soc_update_bits(codec, M98088_REG_14_DAI1_FORMAT,
  1278. M98088_DAI_MAS | M98088_DAI_DLY | M98088_DAI_BCI |
  1279. M98088_DAI_WCI, reg14val);
  1280. reg15val = M98088_DAI_BSEL64;
  1281. if (max98088->digmic)
  1282. reg15val |= M98088_DAI_OSR64;
  1283. snd_soc_write(codec, M98088_REG_15_DAI1_CLOCK, reg15val);
  1284. }
  1285. return 0;
  1286. }
  1287. static int max98088_dai2_set_fmt(struct snd_soc_dai *codec_dai,
  1288. unsigned int fmt)
  1289. {
  1290. struct snd_soc_codec *codec = codec_dai->codec;
  1291. struct max98088_priv *max98088 = snd_soc_codec_get_drvdata(codec);
  1292. struct max98088_cdata *cdata;
  1293. u8 reg1Cval = 0;
  1294. cdata = &max98088->dai[1];
  1295. if (fmt != cdata->fmt) {
  1296. cdata->fmt = fmt;
  1297. switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
  1298. case SND_SOC_DAIFMT_CBS_CFS:
  1299. /* Slave mode PLL */
  1300. snd_soc_write(codec, M98088_REG_1A_DAI2_CLKCFG_HI,
  1301. 0x80);
  1302. snd_soc_write(codec, M98088_REG_1B_DAI2_CLKCFG_LO,
  1303. 0x00);
  1304. break;
  1305. case SND_SOC_DAIFMT_CBM_CFM:
  1306. /* Set to master mode */
  1307. reg1Cval |= M98088_DAI_MAS;
  1308. break;
  1309. case SND_SOC_DAIFMT_CBS_CFM:
  1310. case SND_SOC_DAIFMT_CBM_CFS:
  1311. default:
  1312. dev_err(codec->dev, "Clock mode unsupported");
  1313. return -EINVAL;
  1314. }
  1315. switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
  1316. case SND_SOC_DAIFMT_I2S:
  1317. reg1Cval |= M98088_DAI_DLY;
  1318. break;
  1319. case SND_SOC_DAIFMT_LEFT_J:
  1320. break;
  1321. default:
  1322. return -EINVAL;
  1323. }
  1324. switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
  1325. case SND_SOC_DAIFMT_NB_NF:
  1326. break;
  1327. case SND_SOC_DAIFMT_NB_IF:
  1328. reg1Cval |= M98088_DAI_WCI;
  1329. break;
  1330. case SND_SOC_DAIFMT_IB_NF:
  1331. reg1Cval |= M98088_DAI_BCI;
  1332. break;
  1333. case SND_SOC_DAIFMT_IB_IF:
  1334. reg1Cval |= M98088_DAI_BCI|M98088_DAI_WCI;
  1335. break;
  1336. default:
  1337. return -EINVAL;
  1338. }
  1339. snd_soc_update_bits(codec, M98088_REG_1C_DAI2_FORMAT,
  1340. M98088_DAI_MAS | M98088_DAI_DLY | M98088_DAI_BCI |
  1341. M98088_DAI_WCI, reg1Cval);
  1342. snd_soc_write(codec, M98088_REG_1D_DAI2_CLOCK,
  1343. M98088_DAI_BSEL64);
  1344. }
  1345. return 0;
  1346. }
  1347. static int max98088_dai1_digital_mute(struct snd_soc_dai *codec_dai, int mute)
  1348. {
  1349. struct snd_soc_codec *codec = codec_dai->codec;
  1350. int reg;
  1351. if (mute)
  1352. reg = M98088_DAI_MUTE;
  1353. else
  1354. reg = 0;
  1355. snd_soc_update_bits(codec, M98088_REG_2F_LVL_DAI1_PLAY,
  1356. M98088_DAI_MUTE_MASK, reg);
  1357. return 0;
  1358. }
  1359. static int max98088_dai2_digital_mute(struct snd_soc_dai *codec_dai, int mute)
  1360. {
  1361. struct snd_soc_codec *codec = codec_dai->codec;
  1362. int reg;
  1363. if (mute)
  1364. reg = M98088_DAI_MUTE;
  1365. else
  1366. reg = 0;
  1367. snd_soc_update_bits(codec, M98088_REG_31_LVL_DAI2_PLAY,
  1368. M98088_DAI_MUTE_MASK, reg);
  1369. return 0;
  1370. }
  1371. static int max98088_set_bias_level(struct snd_soc_codec *codec,
  1372. enum snd_soc_bias_level level)
  1373. {
  1374. struct max98088_priv *max98088 = snd_soc_codec_get_drvdata(codec);
  1375. switch (level) {
  1376. case SND_SOC_BIAS_ON:
  1377. break;
  1378. case SND_SOC_BIAS_PREPARE:
  1379. break;
  1380. case SND_SOC_BIAS_STANDBY:
  1381. if (codec->dapm.bias_level == SND_SOC_BIAS_OFF)
  1382. regcache_sync(max98088->regmap);
  1383. snd_soc_update_bits(codec, M98088_REG_4C_PWR_EN_IN,
  1384. M98088_MBEN, M98088_MBEN);
  1385. break;
  1386. case SND_SOC_BIAS_OFF:
  1387. snd_soc_update_bits(codec, M98088_REG_4C_PWR_EN_IN,
  1388. M98088_MBEN, 0);
  1389. regcache_mark_dirty(max98088->regmap);
  1390. break;
  1391. }
  1392. codec->dapm.bias_level = level;
  1393. return 0;
  1394. }
  1395. #define MAX98088_RATES SNDRV_PCM_RATE_8000_96000
  1396. #define MAX98088_FORMATS (SNDRV_PCM_FMTBIT_S16_LE | SNDRV_PCM_FMTBIT_S24_LE)
  1397. static const struct snd_soc_dai_ops max98088_dai1_ops = {
  1398. .set_sysclk = max98088_dai_set_sysclk,
  1399. .set_fmt = max98088_dai1_set_fmt,
  1400. .hw_params = max98088_dai1_hw_params,
  1401. .digital_mute = max98088_dai1_digital_mute,
  1402. };
  1403. static const struct snd_soc_dai_ops max98088_dai2_ops = {
  1404. .set_sysclk = max98088_dai_set_sysclk,
  1405. .set_fmt = max98088_dai2_set_fmt,
  1406. .hw_params = max98088_dai2_hw_params,
  1407. .digital_mute = max98088_dai2_digital_mute,
  1408. };
  1409. static struct snd_soc_dai_driver max98088_dai[] = {
  1410. {
  1411. .name = "HiFi",
  1412. .playback = {
  1413. .stream_name = "HiFi Playback",
  1414. .channels_min = 1,
  1415. .channels_max = 2,
  1416. .rates = MAX98088_RATES,
  1417. .formats = MAX98088_FORMATS,
  1418. },
  1419. .capture = {
  1420. .stream_name = "HiFi Capture",
  1421. .channels_min = 1,
  1422. .channels_max = 2,
  1423. .rates = MAX98088_RATES,
  1424. .formats = MAX98088_FORMATS,
  1425. },
  1426. .ops = &max98088_dai1_ops,
  1427. },
  1428. {
  1429. .name = "Aux",
  1430. .playback = {
  1431. .stream_name = "Aux Playback",
  1432. .channels_min = 1,
  1433. .channels_max = 2,
  1434. .rates = MAX98088_RATES,
  1435. .formats = MAX98088_FORMATS,
  1436. },
  1437. .ops = &max98088_dai2_ops,
  1438. }
  1439. };
  1440. static const char *eq_mode_name[] = {"EQ1 Mode", "EQ2 Mode"};
  1441. static int max98088_get_channel(struct snd_soc_codec *codec, const char *name)
  1442. {
  1443. int i;
  1444. for (i = 0; i < ARRAY_SIZE(eq_mode_name); i++)
  1445. if (strcmp(name, eq_mode_name[i]) == 0)
  1446. return i;
  1447. /* Shouldn't happen */
  1448. dev_err(codec->dev, "Bad EQ channel name '%s'\n", name);
  1449. return -EINVAL;
  1450. }
  1451. static void max98088_setup_eq1(struct snd_soc_codec *codec)
  1452. {
  1453. struct max98088_priv *max98088 = snd_soc_codec_get_drvdata(codec);
  1454. struct max98088_pdata *pdata = max98088->pdata;
  1455. struct max98088_eq_cfg *coef_set;
  1456. int best, best_val, save, i, sel, fs;
  1457. struct max98088_cdata *cdata;
  1458. cdata = &max98088->dai[0];
  1459. if (!pdata || !max98088->eq_textcnt)
  1460. return;
  1461. /* Find the selected configuration with nearest sample rate */
  1462. fs = cdata->rate;
  1463. sel = cdata->eq_sel;
  1464. best = 0;
  1465. best_val = INT_MAX;
  1466. for (i = 0; i < pdata->eq_cfgcnt; i++) {
  1467. if (strcmp(pdata->eq_cfg[i].name, max98088->eq_texts[sel]) == 0 &&
  1468. abs(pdata->eq_cfg[i].rate - fs) < best_val) {
  1469. best = i;
  1470. best_val = abs(pdata->eq_cfg[i].rate - fs);
  1471. }
  1472. }
  1473. dev_dbg(codec->dev, "Selected %s/%dHz for %dHz sample rate\n",
  1474. pdata->eq_cfg[best].name,
  1475. pdata->eq_cfg[best].rate, fs);
  1476. /* Disable EQ while configuring, and save current on/off state */
  1477. save = snd_soc_read(codec, M98088_REG_49_CFG_LEVEL);
  1478. snd_soc_update_bits(codec, M98088_REG_49_CFG_LEVEL, M98088_EQ1EN, 0);
  1479. coef_set = &pdata->eq_cfg[sel];
  1480. m98088_eq_band(codec, 0, 0, coef_set->band1);
  1481. m98088_eq_band(codec, 0, 1, coef_set->band2);
  1482. m98088_eq_band(codec, 0, 2, coef_set->band3);
  1483. m98088_eq_band(codec, 0, 3, coef_set->band4);
  1484. m98088_eq_band(codec, 0, 4, coef_set->band5);
  1485. /* Restore the original on/off state */
  1486. snd_soc_update_bits(codec, M98088_REG_49_CFG_LEVEL, M98088_EQ1EN, save);
  1487. }
  1488. static void max98088_setup_eq2(struct snd_soc_codec *codec)
  1489. {
  1490. struct max98088_priv *max98088 = snd_soc_codec_get_drvdata(codec);
  1491. struct max98088_pdata *pdata = max98088->pdata;
  1492. struct max98088_eq_cfg *coef_set;
  1493. int best, best_val, save, i, sel, fs;
  1494. struct max98088_cdata *cdata;
  1495. cdata = &max98088->dai[1];
  1496. if (!pdata || !max98088->eq_textcnt)
  1497. return;
  1498. /* Find the selected configuration with nearest sample rate */
  1499. fs = cdata->rate;
  1500. sel = cdata->eq_sel;
  1501. best = 0;
  1502. best_val = INT_MAX;
  1503. for (i = 0; i < pdata->eq_cfgcnt; i++) {
  1504. if (strcmp(pdata->eq_cfg[i].name, max98088->eq_texts[sel]) == 0 &&
  1505. abs(pdata->eq_cfg[i].rate - fs) < best_val) {
  1506. best = i;
  1507. best_val = abs(pdata->eq_cfg[i].rate - fs);
  1508. }
  1509. }
  1510. dev_dbg(codec->dev, "Selected %s/%dHz for %dHz sample rate\n",
  1511. pdata->eq_cfg[best].name,
  1512. pdata->eq_cfg[best].rate, fs);
  1513. /* Disable EQ while configuring, and save current on/off state */
  1514. save = snd_soc_read(codec, M98088_REG_49_CFG_LEVEL);
  1515. snd_soc_update_bits(codec, M98088_REG_49_CFG_LEVEL, M98088_EQ2EN, 0);
  1516. coef_set = &pdata->eq_cfg[sel];
  1517. m98088_eq_band(codec, 1, 0, coef_set->band1);
  1518. m98088_eq_band(codec, 1, 1, coef_set->band2);
  1519. m98088_eq_band(codec, 1, 2, coef_set->band3);
  1520. m98088_eq_band(codec, 1, 3, coef_set->band4);
  1521. m98088_eq_band(codec, 1, 4, coef_set->band5);
  1522. /* Restore the original on/off state */
  1523. snd_soc_update_bits(codec, M98088_REG_49_CFG_LEVEL, M98088_EQ2EN,
  1524. save);
  1525. }
  1526. static int max98088_put_eq_enum(struct snd_kcontrol *kcontrol,
  1527. struct snd_ctl_elem_value *ucontrol)
  1528. {
  1529. struct snd_soc_codec *codec = snd_soc_kcontrol_codec(kcontrol);
  1530. struct max98088_priv *max98088 = snd_soc_codec_get_drvdata(codec);
  1531. struct max98088_pdata *pdata = max98088->pdata;
  1532. int channel = max98088_get_channel(codec, kcontrol->id.name);
  1533. struct max98088_cdata *cdata;
  1534. int sel = ucontrol->value.integer.value[0];
  1535. if (channel < 0)
  1536. return channel;
  1537. cdata = &max98088->dai[channel];
  1538. if (sel >= pdata->eq_cfgcnt)
  1539. return -EINVAL;
  1540. cdata->eq_sel = sel;
  1541. switch (channel) {
  1542. case 0:
  1543. max98088_setup_eq1(codec);
  1544. break;
  1545. case 1:
  1546. max98088_setup_eq2(codec);
  1547. break;
  1548. }
  1549. return 0;
  1550. }
  1551. static int max98088_get_eq_enum(struct snd_kcontrol *kcontrol,
  1552. struct snd_ctl_elem_value *ucontrol)
  1553. {
  1554. struct snd_soc_codec *codec = snd_soc_kcontrol_codec(kcontrol);
  1555. struct max98088_priv *max98088 = snd_soc_codec_get_drvdata(codec);
  1556. int channel = max98088_get_channel(codec, kcontrol->id.name);
  1557. struct max98088_cdata *cdata;
  1558. if (channel < 0)
  1559. return channel;
  1560. cdata = &max98088->dai[channel];
  1561. ucontrol->value.enumerated.item[0] = cdata->eq_sel;
  1562. return 0;
  1563. }
  1564. static void max98088_handle_eq_pdata(struct snd_soc_codec *codec)
  1565. {
  1566. struct max98088_priv *max98088 = snd_soc_codec_get_drvdata(codec);
  1567. struct max98088_pdata *pdata = max98088->pdata;
  1568. struct max98088_eq_cfg *cfg;
  1569. unsigned int cfgcnt;
  1570. int i, j;
  1571. const char **t;
  1572. int ret;
  1573. struct snd_kcontrol_new controls[] = {
  1574. SOC_ENUM_EXT((char *)eq_mode_name[0],
  1575. max98088->eq_enum,
  1576. max98088_get_eq_enum,
  1577. max98088_put_eq_enum),
  1578. SOC_ENUM_EXT((char *)eq_mode_name[1],
  1579. max98088->eq_enum,
  1580. max98088_get_eq_enum,
  1581. max98088_put_eq_enum),
  1582. };
  1583. BUILD_BUG_ON(ARRAY_SIZE(controls) != ARRAY_SIZE(eq_mode_name));
  1584. cfg = pdata->eq_cfg;
  1585. cfgcnt = pdata->eq_cfgcnt;
  1586. /* Setup an array of texts for the equalizer enum.
  1587. * This is based on Mark Brown's equalizer driver code.
  1588. */
  1589. max98088->eq_textcnt = 0;
  1590. max98088->eq_texts = NULL;
  1591. for (i = 0; i < cfgcnt; i++) {
  1592. for (j = 0; j < max98088->eq_textcnt; j++) {
  1593. if (strcmp(cfg[i].name, max98088->eq_texts[j]) == 0)
  1594. break;
  1595. }
  1596. if (j != max98088->eq_textcnt)
  1597. continue;
  1598. /* Expand the array */
  1599. t = krealloc(max98088->eq_texts,
  1600. sizeof(char *) * (max98088->eq_textcnt + 1),
  1601. GFP_KERNEL);
  1602. if (t == NULL)
  1603. continue;
  1604. /* Store the new entry */
  1605. t[max98088->eq_textcnt] = cfg[i].name;
  1606. max98088->eq_textcnt++;
  1607. max98088->eq_texts = t;
  1608. }
  1609. /* Now point the soc_enum to .texts array items */
  1610. max98088->eq_enum.texts = max98088->eq_texts;
  1611. max98088->eq_enum.items = max98088->eq_textcnt;
  1612. ret = snd_soc_add_codec_controls(codec, controls, ARRAY_SIZE(controls));
  1613. if (ret != 0)
  1614. dev_err(codec->dev, "Failed to add EQ control: %d\n", ret);
  1615. }
  1616. static void max98088_handle_pdata(struct snd_soc_codec *codec)
  1617. {
  1618. struct max98088_priv *max98088 = snd_soc_codec_get_drvdata(codec);
  1619. struct max98088_pdata *pdata = max98088->pdata;
  1620. u8 regval = 0;
  1621. if (!pdata) {
  1622. dev_dbg(codec->dev, "No platform data\n");
  1623. return;
  1624. }
  1625. /* Configure mic for analog/digital mic mode */
  1626. if (pdata->digmic_left_mode)
  1627. regval |= M98088_DIGMIC_L;
  1628. if (pdata->digmic_right_mode)
  1629. regval |= M98088_DIGMIC_R;
  1630. max98088->digmic = (regval ? 1 : 0);
  1631. snd_soc_write(codec, M98088_REG_48_CFG_MIC, regval);
  1632. /* Configure receiver output */
  1633. regval = ((pdata->receiver_mode) ? M98088_REC_LINEMODE : 0);
  1634. snd_soc_update_bits(codec, M98088_REG_2A_MIC_REC_CNTL,
  1635. M98088_REC_LINEMODE_MASK, regval);
  1636. /* Configure equalizers */
  1637. if (pdata->eq_cfgcnt)
  1638. max98088_handle_eq_pdata(codec);
  1639. }
  1640. #ifdef CONFIG_PM
  1641. static int max98088_suspend(struct snd_soc_codec *codec)
  1642. {
  1643. max98088_set_bias_level(codec, SND_SOC_BIAS_OFF);
  1644. return 0;
  1645. }
  1646. static int max98088_resume(struct snd_soc_codec *codec)
  1647. {
  1648. max98088_set_bias_level(codec, SND_SOC_BIAS_STANDBY);
  1649. return 0;
  1650. }
  1651. #else
  1652. #define max98088_suspend NULL
  1653. #define max98088_resume NULL
  1654. #endif
  1655. static int max98088_probe(struct snd_soc_codec *codec)
  1656. {
  1657. struct max98088_priv *max98088 = snd_soc_codec_get_drvdata(codec);
  1658. struct max98088_cdata *cdata;
  1659. int ret = 0;
  1660. regcache_mark_dirty(max98088->regmap);
  1661. /* initialize private data */
  1662. max98088->sysclk = (unsigned)-1;
  1663. max98088->eq_textcnt = 0;
  1664. cdata = &max98088->dai[0];
  1665. cdata->rate = (unsigned)-1;
  1666. cdata->fmt = (unsigned)-1;
  1667. cdata->eq_sel = 0;
  1668. cdata = &max98088->dai[1];
  1669. cdata->rate = (unsigned)-1;
  1670. cdata->fmt = (unsigned)-1;
  1671. cdata->eq_sel = 0;
  1672. max98088->ina_state = 0;
  1673. max98088->inb_state = 0;
  1674. max98088->ex_mode = 0;
  1675. max98088->digmic = 0;
  1676. max98088->mic1pre = 0;
  1677. max98088->mic2pre = 0;
  1678. ret = snd_soc_read(codec, M98088_REG_FF_REV_ID);
  1679. if (ret < 0) {
  1680. dev_err(codec->dev, "Failed to read device revision: %d\n",
  1681. ret);
  1682. goto err_access;
  1683. }
  1684. dev_info(codec->dev, "revision %c\n", ret - 0x40 + 'A');
  1685. snd_soc_write(codec, M98088_REG_51_PWR_SYS, M98088_PWRSV);
  1686. /* initialize registers cache to hardware default */
  1687. max98088_set_bias_level(codec, SND_SOC_BIAS_STANDBY);
  1688. snd_soc_write(codec, M98088_REG_0F_IRQ_ENABLE, 0x00);
  1689. snd_soc_write(codec, M98088_REG_22_MIX_DAC,
  1690. M98088_DAI1L_TO_DACL|M98088_DAI2L_TO_DACL|
  1691. M98088_DAI1R_TO_DACR|M98088_DAI2R_TO_DACR);
  1692. snd_soc_write(codec, M98088_REG_4E_BIAS_CNTL, 0xF0);
  1693. snd_soc_write(codec, M98088_REG_50_DAC_BIAS2, 0x0F);
  1694. snd_soc_write(codec, M98088_REG_16_DAI1_IOCFG,
  1695. M98088_S1NORMAL|M98088_SDATA);
  1696. snd_soc_write(codec, M98088_REG_1E_DAI2_IOCFG,
  1697. M98088_S2NORMAL|M98088_SDATA);
  1698. max98088_handle_pdata(codec);
  1699. err_access:
  1700. return ret;
  1701. }
  1702. static int max98088_remove(struct snd_soc_codec *codec)
  1703. {
  1704. struct max98088_priv *max98088 = snd_soc_codec_get_drvdata(codec);
  1705. max98088_set_bias_level(codec, SND_SOC_BIAS_OFF);
  1706. kfree(max98088->eq_texts);
  1707. return 0;
  1708. }
  1709. static struct snd_soc_codec_driver soc_codec_dev_max98088 = {
  1710. .probe = max98088_probe,
  1711. .remove = max98088_remove,
  1712. .suspend = max98088_suspend,
  1713. .resume = max98088_resume,
  1714. .set_bias_level = max98088_set_bias_level,
  1715. .controls = max98088_snd_controls,
  1716. .num_controls = ARRAY_SIZE(max98088_snd_controls),
  1717. .dapm_widgets = max98088_dapm_widgets,
  1718. .num_dapm_widgets = ARRAY_SIZE(max98088_dapm_widgets),
  1719. .dapm_routes = max98088_audio_map,
  1720. .num_dapm_routes = ARRAY_SIZE(max98088_audio_map),
  1721. };
  1722. static int max98088_i2c_probe(struct i2c_client *i2c,
  1723. const struct i2c_device_id *id)
  1724. {
  1725. struct max98088_priv *max98088;
  1726. int ret;
  1727. max98088 = devm_kzalloc(&i2c->dev, sizeof(struct max98088_priv),
  1728. GFP_KERNEL);
  1729. if (max98088 == NULL)
  1730. return -ENOMEM;
  1731. max98088->regmap = devm_regmap_init_i2c(i2c, &max98088_regmap);
  1732. if (IS_ERR(max98088->regmap))
  1733. return PTR_ERR(max98088->regmap);
  1734. max98088->devtype = id->driver_data;
  1735. i2c_set_clientdata(i2c, max98088);
  1736. max98088->pdata = i2c->dev.platform_data;
  1737. ret = snd_soc_register_codec(&i2c->dev,
  1738. &soc_codec_dev_max98088, &max98088_dai[0], 2);
  1739. return ret;
  1740. }
  1741. static int max98088_i2c_remove(struct i2c_client *client)
  1742. {
  1743. snd_soc_unregister_codec(&client->dev);
  1744. return 0;
  1745. }
  1746. static const struct i2c_device_id max98088_i2c_id[] = {
  1747. { "max98088", MAX98088 },
  1748. { "max98089", MAX98089 },
  1749. { }
  1750. };
  1751. MODULE_DEVICE_TABLE(i2c, max98088_i2c_id);
  1752. static struct i2c_driver max98088_i2c_driver = {
  1753. .driver = {
  1754. .name = "max98088",
  1755. .owner = THIS_MODULE,
  1756. },
  1757. .probe = max98088_i2c_probe,
  1758. .remove = max98088_i2c_remove,
  1759. .id_table = max98088_i2c_id,
  1760. };
  1761. module_i2c_driver(max98088_i2c_driver);
  1762. MODULE_DESCRIPTION("ALSA SoC MAX98088 driver");
  1763. MODULE_AUTHOR("Peter Hsiang, Jesse Marroquin");
  1764. MODULE_LICENSE("GPL");