max98095.c 67 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447
  1. /*
  2. * max98095.c -- MAX98095 ALSA SoC Audio driver
  3. *
  4. * Copyright 2011 Maxim Integrated Products
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License version 2 as
  8. * published by the Free Software Foundation.
  9. */
  10. #include <linux/module.h>
  11. #include <linux/moduleparam.h>
  12. #include <linux/kernel.h>
  13. #include <linux/init.h>
  14. #include <linux/delay.h>
  15. #include <linux/pm.h>
  16. #include <linux/i2c.h>
  17. #include <linux/clk.h>
  18. #include <sound/core.h>
  19. #include <sound/pcm.h>
  20. #include <sound/pcm_params.h>
  21. #include <sound/soc.h>
  22. #include <sound/initval.h>
  23. #include <sound/tlv.h>
  24. #include <linux/slab.h>
  25. #include <asm/div64.h>
  26. #include <sound/max98095.h>
  27. #include <sound/jack.h>
  28. #include "max98095.h"
  29. enum max98095_type {
  30. MAX98095,
  31. };
  32. struct max98095_cdata {
  33. unsigned int rate;
  34. unsigned int fmt;
  35. int eq_sel;
  36. int bq_sel;
  37. };
  38. struct max98095_priv {
  39. struct regmap *regmap;
  40. enum max98095_type devtype;
  41. struct max98095_pdata *pdata;
  42. struct clk *mclk;
  43. unsigned int sysclk;
  44. struct max98095_cdata dai[3];
  45. const char **eq_texts;
  46. const char **bq_texts;
  47. struct soc_enum eq_enum;
  48. struct soc_enum bq_enum;
  49. int eq_textcnt;
  50. int bq_textcnt;
  51. u8 lin_state;
  52. unsigned int mic1pre;
  53. unsigned int mic2pre;
  54. struct snd_soc_jack *headphone_jack;
  55. struct snd_soc_jack *mic_jack;
  56. };
  57. static const struct reg_default max98095_reg_def[] = {
  58. { 0xf, 0x00 }, /* 0F */
  59. { 0x10, 0x00 }, /* 10 */
  60. { 0x11, 0x00 }, /* 11 */
  61. { 0x12, 0x00 }, /* 12 */
  62. { 0x13, 0x00 }, /* 13 */
  63. { 0x14, 0x00 }, /* 14 */
  64. { 0x15, 0x00 }, /* 15 */
  65. { 0x16, 0x00 }, /* 16 */
  66. { 0x17, 0x00 }, /* 17 */
  67. { 0x18, 0x00 }, /* 18 */
  68. { 0x19, 0x00 }, /* 19 */
  69. { 0x1a, 0x00 }, /* 1A */
  70. { 0x1b, 0x00 }, /* 1B */
  71. { 0x1c, 0x00 }, /* 1C */
  72. { 0x1d, 0x00 }, /* 1D */
  73. { 0x1e, 0x00 }, /* 1E */
  74. { 0x1f, 0x00 }, /* 1F */
  75. { 0x20, 0x00 }, /* 20 */
  76. { 0x21, 0x00 }, /* 21 */
  77. { 0x22, 0x00 }, /* 22 */
  78. { 0x23, 0x00 }, /* 23 */
  79. { 0x24, 0x00 }, /* 24 */
  80. { 0x25, 0x00 }, /* 25 */
  81. { 0x26, 0x00 }, /* 26 */
  82. { 0x27, 0x00 }, /* 27 */
  83. { 0x28, 0x00 }, /* 28 */
  84. { 0x29, 0x00 }, /* 29 */
  85. { 0x2a, 0x00 }, /* 2A */
  86. { 0x2b, 0x00 }, /* 2B */
  87. { 0x2c, 0x00 }, /* 2C */
  88. { 0x2d, 0x00 }, /* 2D */
  89. { 0x2e, 0x00 }, /* 2E */
  90. { 0x2f, 0x00 }, /* 2F */
  91. { 0x30, 0x00 }, /* 30 */
  92. { 0x31, 0x00 }, /* 31 */
  93. { 0x32, 0x00 }, /* 32 */
  94. { 0x33, 0x00 }, /* 33 */
  95. { 0x34, 0x00 }, /* 34 */
  96. { 0x35, 0x00 }, /* 35 */
  97. { 0x36, 0x00 }, /* 36 */
  98. { 0x37, 0x00 }, /* 37 */
  99. { 0x38, 0x00 }, /* 38 */
  100. { 0x39, 0x00 }, /* 39 */
  101. { 0x3a, 0x00 }, /* 3A */
  102. { 0x3b, 0x00 }, /* 3B */
  103. { 0x3c, 0x00 }, /* 3C */
  104. { 0x3d, 0x00 }, /* 3D */
  105. { 0x3e, 0x00 }, /* 3E */
  106. { 0x3f, 0x00 }, /* 3F */
  107. { 0x40, 0x00 }, /* 40 */
  108. { 0x41, 0x00 }, /* 41 */
  109. { 0x42, 0x00 }, /* 42 */
  110. { 0x43, 0x00 }, /* 43 */
  111. { 0x44, 0x00 }, /* 44 */
  112. { 0x45, 0x00 }, /* 45 */
  113. { 0x46, 0x00 }, /* 46 */
  114. { 0x47, 0x00 }, /* 47 */
  115. { 0x48, 0x00 }, /* 48 */
  116. { 0x49, 0x00 }, /* 49 */
  117. { 0x4a, 0x00 }, /* 4A */
  118. { 0x4b, 0x00 }, /* 4B */
  119. { 0x4c, 0x00 }, /* 4C */
  120. { 0x4d, 0x00 }, /* 4D */
  121. { 0x4e, 0x00 }, /* 4E */
  122. { 0x4f, 0x00 }, /* 4F */
  123. { 0x50, 0x00 }, /* 50 */
  124. { 0x51, 0x00 }, /* 51 */
  125. { 0x52, 0x00 }, /* 52 */
  126. { 0x53, 0x00 }, /* 53 */
  127. { 0x54, 0x00 }, /* 54 */
  128. { 0x55, 0x00 }, /* 55 */
  129. { 0x56, 0x00 }, /* 56 */
  130. { 0x57, 0x00 }, /* 57 */
  131. { 0x58, 0x00 }, /* 58 */
  132. { 0x59, 0x00 }, /* 59 */
  133. { 0x5a, 0x00 }, /* 5A */
  134. { 0x5b, 0x00 }, /* 5B */
  135. { 0x5c, 0x00 }, /* 5C */
  136. { 0x5d, 0x00 }, /* 5D */
  137. { 0x5e, 0x00 }, /* 5E */
  138. { 0x5f, 0x00 }, /* 5F */
  139. { 0x60, 0x00 }, /* 60 */
  140. { 0x61, 0x00 }, /* 61 */
  141. { 0x62, 0x00 }, /* 62 */
  142. { 0x63, 0x00 }, /* 63 */
  143. { 0x64, 0x00 }, /* 64 */
  144. { 0x65, 0x00 }, /* 65 */
  145. { 0x66, 0x00 }, /* 66 */
  146. { 0x67, 0x00 }, /* 67 */
  147. { 0x68, 0x00 }, /* 68 */
  148. { 0x69, 0x00 }, /* 69 */
  149. { 0x6a, 0x00 }, /* 6A */
  150. { 0x6b, 0x00 }, /* 6B */
  151. { 0x6c, 0x00 }, /* 6C */
  152. { 0x6d, 0x00 }, /* 6D */
  153. { 0x6e, 0x00 }, /* 6E */
  154. { 0x6f, 0x00 }, /* 6F */
  155. { 0x70, 0x00 }, /* 70 */
  156. { 0x71, 0x00 }, /* 71 */
  157. { 0x72, 0x00 }, /* 72 */
  158. { 0x73, 0x00 }, /* 73 */
  159. { 0x74, 0x00 }, /* 74 */
  160. { 0x75, 0x00 }, /* 75 */
  161. { 0x76, 0x00 }, /* 76 */
  162. { 0x77, 0x00 }, /* 77 */
  163. { 0x78, 0x00 }, /* 78 */
  164. { 0x79, 0x00 }, /* 79 */
  165. { 0x7a, 0x00 }, /* 7A */
  166. { 0x7b, 0x00 }, /* 7B */
  167. { 0x7c, 0x00 }, /* 7C */
  168. { 0x7d, 0x00 }, /* 7D */
  169. { 0x7e, 0x00 }, /* 7E */
  170. { 0x7f, 0x00 }, /* 7F */
  171. { 0x80, 0x00 }, /* 80 */
  172. { 0x81, 0x00 }, /* 81 */
  173. { 0x82, 0x00 }, /* 82 */
  174. { 0x83, 0x00 }, /* 83 */
  175. { 0x84, 0x00 }, /* 84 */
  176. { 0x85, 0x00 }, /* 85 */
  177. { 0x86, 0x00 }, /* 86 */
  178. { 0x87, 0x00 }, /* 87 */
  179. { 0x88, 0x00 }, /* 88 */
  180. { 0x89, 0x00 }, /* 89 */
  181. { 0x8a, 0x00 }, /* 8A */
  182. { 0x8b, 0x00 }, /* 8B */
  183. { 0x8c, 0x00 }, /* 8C */
  184. { 0x8d, 0x00 }, /* 8D */
  185. { 0x8e, 0x00 }, /* 8E */
  186. { 0x8f, 0x00 }, /* 8F */
  187. { 0x90, 0x00 }, /* 90 */
  188. { 0x91, 0x00 }, /* 91 */
  189. { 0x92, 0x30 }, /* 92 */
  190. { 0x93, 0xF0 }, /* 93 */
  191. { 0x94, 0x00 }, /* 94 */
  192. { 0x95, 0x00 }, /* 95 */
  193. { 0x96, 0x3F }, /* 96 */
  194. { 0x97, 0x00 }, /* 97 */
  195. { 0xff, 0x00 }, /* FF */
  196. };
  197. static struct {
  198. int readable;
  199. int writable;
  200. } max98095_access[M98095_REG_CNT] = {
  201. { 0x00, 0x00 }, /* 00 */
  202. { 0xFF, 0x00 }, /* 01 */
  203. { 0xFF, 0x00 }, /* 02 */
  204. { 0xFF, 0x00 }, /* 03 */
  205. { 0xFF, 0x00 }, /* 04 */
  206. { 0xFF, 0x00 }, /* 05 */
  207. { 0xFF, 0x00 }, /* 06 */
  208. { 0xFF, 0x00 }, /* 07 */
  209. { 0xFF, 0x00 }, /* 08 */
  210. { 0xFF, 0x00 }, /* 09 */
  211. { 0xFF, 0x00 }, /* 0A */
  212. { 0xFF, 0x00 }, /* 0B */
  213. { 0xFF, 0x00 }, /* 0C */
  214. { 0xFF, 0x00 }, /* 0D */
  215. { 0xFF, 0x00 }, /* 0E */
  216. { 0xFF, 0x9F }, /* 0F */
  217. { 0xFF, 0xFF }, /* 10 */
  218. { 0xFF, 0xFF }, /* 11 */
  219. { 0xFF, 0xFF }, /* 12 */
  220. { 0xFF, 0xFF }, /* 13 */
  221. { 0xFF, 0xFF }, /* 14 */
  222. { 0xFF, 0xFF }, /* 15 */
  223. { 0xFF, 0xFF }, /* 16 */
  224. { 0xFF, 0xFF }, /* 17 */
  225. { 0xFF, 0xFF }, /* 18 */
  226. { 0xFF, 0xFF }, /* 19 */
  227. { 0xFF, 0xFF }, /* 1A */
  228. { 0xFF, 0xFF }, /* 1B */
  229. { 0xFF, 0xFF }, /* 1C */
  230. { 0xFF, 0xFF }, /* 1D */
  231. { 0xFF, 0x77 }, /* 1E */
  232. { 0xFF, 0x77 }, /* 1F */
  233. { 0xFF, 0x77 }, /* 20 */
  234. { 0xFF, 0x77 }, /* 21 */
  235. { 0xFF, 0x77 }, /* 22 */
  236. { 0xFF, 0x77 }, /* 23 */
  237. { 0xFF, 0xFF }, /* 24 */
  238. { 0xFF, 0x7F }, /* 25 */
  239. { 0xFF, 0x31 }, /* 26 */
  240. { 0xFF, 0xFF }, /* 27 */
  241. { 0xFF, 0xFF }, /* 28 */
  242. { 0xFF, 0xFF }, /* 29 */
  243. { 0xFF, 0xF7 }, /* 2A */
  244. { 0xFF, 0x2F }, /* 2B */
  245. { 0xFF, 0xEF }, /* 2C */
  246. { 0xFF, 0xFF }, /* 2D */
  247. { 0xFF, 0xFF }, /* 2E */
  248. { 0xFF, 0xFF }, /* 2F */
  249. { 0xFF, 0xFF }, /* 30 */
  250. { 0xFF, 0xFF }, /* 31 */
  251. { 0xFF, 0xFF }, /* 32 */
  252. { 0xFF, 0xFF }, /* 33 */
  253. { 0xFF, 0xF7 }, /* 34 */
  254. { 0xFF, 0x2F }, /* 35 */
  255. { 0xFF, 0xCF }, /* 36 */
  256. { 0xFF, 0xFF }, /* 37 */
  257. { 0xFF, 0xFF }, /* 38 */
  258. { 0xFF, 0xFF }, /* 39 */
  259. { 0xFF, 0xFF }, /* 3A */
  260. { 0xFF, 0xFF }, /* 3B */
  261. { 0xFF, 0xFF }, /* 3C */
  262. { 0xFF, 0xFF }, /* 3D */
  263. { 0xFF, 0xF7 }, /* 3E */
  264. { 0xFF, 0x2F }, /* 3F */
  265. { 0xFF, 0xCF }, /* 40 */
  266. { 0xFF, 0xFF }, /* 41 */
  267. { 0xFF, 0x77 }, /* 42 */
  268. { 0xFF, 0xFF }, /* 43 */
  269. { 0xFF, 0xFF }, /* 44 */
  270. { 0xFF, 0xFF }, /* 45 */
  271. { 0xFF, 0xFF }, /* 46 */
  272. { 0xFF, 0xFF }, /* 47 */
  273. { 0xFF, 0xFF }, /* 48 */
  274. { 0xFF, 0x0F }, /* 49 */
  275. { 0xFF, 0xFF }, /* 4A */
  276. { 0xFF, 0xFF }, /* 4B */
  277. { 0xFF, 0x3F }, /* 4C */
  278. { 0xFF, 0x3F }, /* 4D */
  279. { 0xFF, 0x3F }, /* 4E */
  280. { 0xFF, 0xFF }, /* 4F */
  281. { 0xFF, 0x7F }, /* 50 */
  282. { 0xFF, 0x7F }, /* 51 */
  283. { 0xFF, 0x0F }, /* 52 */
  284. { 0xFF, 0x3F }, /* 53 */
  285. { 0xFF, 0x3F }, /* 54 */
  286. { 0xFF, 0x3F }, /* 55 */
  287. { 0xFF, 0xFF }, /* 56 */
  288. { 0xFF, 0xFF }, /* 57 */
  289. { 0xFF, 0xBF }, /* 58 */
  290. { 0xFF, 0x1F }, /* 59 */
  291. { 0xFF, 0xBF }, /* 5A */
  292. { 0xFF, 0x1F }, /* 5B */
  293. { 0xFF, 0xBF }, /* 5C */
  294. { 0xFF, 0x3F }, /* 5D */
  295. { 0xFF, 0x3F }, /* 5E */
  296. { 0xFF, 0x7F }, /* 5F */
  297. { 0xFF, 0x7F }, /* 60 */
  298. { 0xFF, 0x47 }, /* 61 */
  299. { 0xFF, 0x9F }, /* 62 */
  300. { 0xFF, 0x9F }, /* 63 */
  301. { 0xFF, 0x9F }, /* 64 */
  302. { 0xFF, 0x9F }, /* 65 */
  303. { 0xFF, 0x9F }, /* 66 */
  304. { 0xFF, 0xBF }, /* 67 */
  305. { 0xFF, 0xBF }, /* 68 */
  306. { 0xFF, 0xFF }, /* 69 */
  307. { 0xFF, 0xFF }, /* 6A */
  308. { 0xFF, 0x7F }, /* 6B */
  309. { 0xFF, 0xF7 }, /* 6C */
  310. { 0xFF, 0xFF }, /* 6D */
  311. { 0xFF, 0xFF }, /* 6E */
  312. { 0xFF, 0x1F }, /* 6F */
  313. { 0xFF, 0xF7 }, /* 70 */
  314. { 0xFF, 0xFF }, /* 71 */
  315. { 0xFF, 0xFF }, /* 72 */
  316. { 0xFF, 0x1F }, /* 73 */
  317. { 0xFF, 0xF7 }, /* 74 */
  318. { 0xFF, 0xFF }, /* 75 */
  319. { 0xFF, 0xFF }, /* 76 */
  320. { 0xFF, 0x1F }, /* 77 */
  321. { 0xFF, 0xF7 }, /* 78 */
  322. { 0xFF, 0xFF }, /* 79 */
  323. { 0xFF, 0xFF }, /* 7A */
  324. { 0xFF, 0x1F }, /* 7B */
  325. { 0xFF, 0xF7 }, /* 7C */
  326. { 0xFF, 0xFF }, /* 7D */
  327. { 0xFF, 0xFF }, /* 7E */
  328. { 0xFF, 0x1F }, /* 7F */
  329. { 0xFF, 0xF7 }, /* 80 */
  330. { 0xFF, 0xFF }, /* 81 */
  331. { 0xFF, 0xFF }, /* 82 */
  332. { 0xFF, 0x1F }, /* 83 */
  333. { 0xFF, 0x7F }, /* 84 */
  334. { 0xFF, 0x0F }, /* 85 */
  335. { 0xFF, 0xD8 }, /* 86 */
  336. { 0xFF, 0xFF }, /* 87 */
  337. { 0xFF, 0xEF }, /* 88 */
  338. { 0xFF, 0xFE }, /* 89 */
  339. { 0xFF, 0xFE }, /* 8A */
  340. { 0xFF, 0xFF }, /* 8B */
  341. { 0xFF, 0xFF }, /* 8C */
  342. { 0xFF, 0x3F }, /* 8D */
  343. { 0xFF, 0xFF }, /* 8E */
  344. { 0xFF, 0x3F }, /* 8F */
  345. { 0xFF, 0x8F }, /* 90 */
  346. { 0xFF, 0xFF }, /* 91 */
  347. { 0xFF, 0x3F }, /* 92 */
  348. { 0xFF, 0xFF }, /* 93 */
  349. { 0xFF, 0xFF }, /* 94 */
  350. { 0xFF, 0x0F }, /* 95 */
  351. { 0xFF, 0x3F }, /* 96 */
  352. { 0xFF, 0x8C }, /* 97 */
  353. { 0x00, 0x00 }, /* 98 */
  354. { 0x00, 0x00 }, /* 99 */
  355. { 0x00, 0x00 }, /* 9A */
  356. { 0x00, 0x00 }, /* 9B */
  357. { 0x00, 0x00 }, /* 9C */
  358. { 0x00, 0x00 }, /* 9D */
  359. { 0x00, 0x00 }, /* 9E */
  360. { 0x00, 0x00 }, /* 9F */
  361. { 0x00, 0x00 }, /* A0 */
  362. { 0x00, 0x00 }, /* A1 */
  363. { 0x00, 0x00 }, /* A2 */
  364. { 0x00, 0x00 }, /* A3 */
  365. { 0x00, 0x00 }, /* A4 */
  366. { 0x00, 0x00 }, /* A5 */
  367. { 0x00, 0x00 }, /* A6 */
  368. { 0x00, 0x00 }, /* A7 */
  369. { 0x00, 0x00 }, /* A8 */
  370. { 0x00, 0x00 }, /* A9 */
  371. { 0x00, 0x00 }, /* AA */
  372. { 0x00, 0x00 }, /* AB */
  373. { 0x00, 0x00 }, /* AC */
  374. { 0x00, 0x00 }, /* AD */
  375. { 0x00, 0x00 }, /* AE */
  376. { 0x00, 0x00 }, /* AF */
  377. { 0x00, 0x00 }, /* B0 */
  378. { 0x00, 0x00 }, /* B1 */
  379. { 0x00, 0x00 }, /* B2 */
  380. { 0x00, 0x00 }, /* B3 */
  381. { 0x00, 0x00 }, /* B4 */
  382. { 0x00, 0x00 }, /* B5 */
  383. { 0x00, 0x00 }, /* B6 */
  384. { 0x00, 0x00 }, /* B7 */
  385. { 0x00, 0x00 }, /* B8 */
  386. { 0x00, 0x00 }, /* B9 */
  387. { 0x00, 0x00 }, /* BA */
  388. { 0x00, 0x00 }, /* BB */
  389. { 0x00, 0x00 }, /* BC */
  390. { 0x00, 0x00 }, /* BD */
  391. { 0x00, 0x00 }, /* BE */
  392. { 0x00, 0x00 }, /* BF */
  393. { 0x00, 0x00 }, /* C0 */
  394. { 0x00, 0x00 }, /* C1 */
  395. { 0x00, 0x00 }, /* C2 */
  396. { 0x00, 0x00 }, /* C3 */
  397. { 0x00, 0x00 }, /* C4 */
  398. { 0x00, 0x00 }, /* C5 */
  399. { 0x00, 0x00 }, /* C6 */
  400. { 0x00, 0x00 }, /* C7 */
  401. { 0x00, 0x00 }, /* C8 */
  402. { 0x00, 0x00 }, /* C9 */
  403. { 0x00, 0x00 }, /* CA */
  404. { 0x00, 0x00 }, /* CB */
  405. { 0x00, 0x00 }, /* CC */
  406. { 0x00, 0x00 }, /* CD */
  407. { 0x00, 0x00 }, /* CE */
  408. { 0x00, 0x00 }, /* CF */
  409. { 0x00, 0x00 }, /* D0 */
  410. { 0x00, 0x00 }, /* D1 */
  411. { 0x00, 0x00 }, /* D2 */
  412. { 0x00, 0x00 }, /* D3 */
  413. { 0x00, 0x00 }, /* D4 */
  414. { 0x00, 0x00 }, /* D5 */
  415. { 0x00, 0x00 }, /* D6 */
  416. { 0x00, 0x00 }, /* D7 */
  417. { 0x00, 0x00 }, /* D8 */
  418. { 0x00, 0x00 }, /* D9 */
  419. { 0x00, 0x00 }, /* DA */
  420. { 0x00, 0x00 }, /* DB */
  421. { 0x00, 0x00 }, /* DC */
  422. { 0x00, 0x00 }, /* DD */
  423. { 0x00, 0x00 }, /* DE */
  424. { 0x00, 0x00 }, /* DF */
  425. { 0x00, 0x00 }, /* E0 */
  426. { 0x00, 0x00 }, /* E1 */
  427. { 0x00, 0x00 }, /* E2 */
  428. { 0x00, 0x00 }, /* E3 */
  429. { 0x00, 0x00 }, /* E4 */
  430. { 0x00, 0x00 }, /* E5 */
  431. { 0x00, 0x00 }, /* E6 */
  432. { 0x00, 0x00 }, /* E7 */
  433. { 0x00, 0x00 }, /* E8 */
  434. { 0x00, 0x00 }, /* E9 */
  435. { 0x00, 0x00 }, /* EA */
  436. { 0x00, 0x00 }, /* EB */
  437. { 0x00, 0x00 }, /* EC */
  438. { 0x00, 0x00 }, /* ED */
  439. { 0x00, 0x00 }, /* EE */
  440. { 0x00, 0x00 }, /* EF */
  441. { 0x00, 0x00 }, /* F0 */
  442. { 0x00, 0x00 }, /* F1 */
  443. { 0x00, 0x00 }, /* F2 */
  444. { 0x00, 0x00 }, /* F3 */
  445. { 0x00, 0x00 }, /* F4 */
  446. { 0x00, 0x00 }, /* F5 */
  447. { 0x00, 0x00 }, /* F6 */
  448. { 0x00, 0x00 }, /* F7 */
  449. { 0x00, 0x00 }, /* F8 */
  450. { 0x00, 0x00 }, /* F9 */
  451. { 0x00, 0x00 }, /* FA */
  452. { 0x00, 0x00 }, /* FB */
  453. { 0x00, 0x00 }, /* FC */
  454. { 0x00, 0x00 }, /* FD */
  455. { 0x00, 0x00 }, /* FE */
  456. { 0xFF, 0x00 }, /* FF */
  457. };
  458. static bool max98095_readable(struct device *dev, unsigned int reg)
  459. {
  460. if (reg >= M98095_REG_CNT)
  461. return 0;
  462. return max98095_access[reg].readable != 0;
  463. }
  464. static bool max98095_volatile(struct device *dev, unsigned int reg)
  465. {
  466. if (reg > M98095_REG_MAX_CACHED)
  467. return 1;
  468. switch (reg) {
  469. case M98095_000_HOST_DATA:
  470. case M98095_001_HOST_INT_STS:
  471. case M98095_002_HOST_RSP_STS:
  472. case M98095_003_HOST_CMD_STS:
  473. case M98095_004_CODEC_STS:
  474. case M98095_005_DAI1_ALC_STS:
  475. case M98095_006_DAI2_ALC_STS:
  476. case M98095_007_JACK_AUTO_STS:
  477. case M98095_008_JACK_MANUAL_STS:
  478. case M98095_009_JACK_VBAT_STS:
  479. case M98095_00A_ACC_ADC_STS:
  480. case M98095_00B_MIC_NG_AGC_STS:
  481. case M98095_00C_SPK_L_VOLT_STS:
  482. case M98095_00D_SPK_R_VOLT_STS:
  483. case M98095_00E_TEMP_SENSOR_STS:
  484. return 1;
  485. }
  486. return 0;
  487. }
  488. static const struct regmap_config max98095_regmap = {
  489. .reg_bits = 8,
  490. .val_bits = 8,
  491. .reg_defaults = max98095_reg_def,
  492. .num_reg_defaults = ARRAY_SIZE(max98095_reg_def),
  493. .max_register = M98095_0FF_REV_ID,
  494. .cache_type = REGCACHE_RBTREE,
  495. .readable_reg = max98095_readable,
  496. .volatile_reg = max98095_volatile,
  497. };
  498. /*
  499. * Load equalizer DSP coefficient configurations registers
  500. */
  501. static void m98095_eq_band(struct snd_soc_codec *codec, unsigned int dai,
  502. unsigned int band, u16 *coefs)
  503. {
  504. unsigned int eq_reg;
  505. unsigned int i;
  506. if (WARN_ON(band > 4) ||
  507. WARN_ON(dai > 1))
  508. return;
  509. /* Load the base register address */
  510. eq_reg = dai ? M98095_142_DAI2_EQ_BASE : M98095_110_DAI1_EQ_BASE;
  511. /* Add the band address offset, note adjustment for word address */
  512. eq_reg += band * (M98095_COEFS_PER_BAND << 1);
  513. /* Step through the registers and coefs */
  514. for (i = 0; i < M98095_COEFS_PER_BAND; i++) {
  515. snd_soc_write(codec, eq_reg++, M98095_BYTE1(coefs[i]));
  516. snd_soc_write(codec, eq_reg++, M98095_BYTE0(coefs[i]));
  517. }
  518. }
  519. /*
  520. * Load biquad filter coefficient configurations registers
  521. */
  522. static void m98095_biquad_band(struct snd_soc_codec *codec, unsigned int dai,
  523. unsigned int band, u16 *coefs)
  524. {
  525. unsigned int bq_reg;
  526. unsigned int i;
  527. if (WARN_ON(band > 1) ||
  528. WARN_ON(dai > 1))
  529. return;
  530. /* Load the base register address */
  531. bq_reg = dai ? M98095_17E_DAI2_BQ_BASE : M98095_174_DAI1_BQ_BASE;
  532. /* Add the band address offset, note adjustment for word address */
  533. bq_reg += band * (M98095_COEFS_PER_BAND << 1);
  534. /* Step through the registers and coefs */
  535. for (i = 0; i < M98095_COEFS_PER_BAND; i++) {
  536. snd_soc_write(codec, bq_reg++, M98095_BYTE1(coefs[i]));
  537. snd_soc_write(codec, bq_reg++, M98095_BYTE0(coefs[i]));
  538. }
  539. }
  540. static const char * const max98095_fltr_mode[] = { "Voice", "Music" };
  541. static SOC_ENUM_SINGLE_DECL(max98095_dai1_filter_mode_enum,
  542. M98095_02E_DAI1_FILTERS, 7,
  543. max98095_fltr_mode);
  544. static SOC_ENUM_SINGLE_DECL(max98095_dai2_filter_mode_enum,
  545. M98095_038_DAI2_FILTERS, 7,
  546. max98095_fltr_mode);
  547. static const char * const max98095_extmic_text[] = { "None", "MIC1", "MIC2" };
  548. static SOC_ENUM_SINGLE_DECL(max98095_extmic_enum,
  549. M98095_087_CFG_MIC, 0,
  550. max98095_extmic_text);
  551. static const struct snd_kcontrol_new max98095_extmic_mux =
  552. SOC_DAPM_ENUM("External MIC Mux", max98095_extmic_enum);
  553. static const char * const max98095_linein_text[] = { "INA", "INB" };
  554. static SOC_ENUM_SINGLE_DECL(max98095_linein_enum,
  555. M98095_086_CFG_LINE, 6,
  556. max98095_linein_text);
  557. static const struct snd_kcontrol_new max98095_linein_mux =
  558. SOC_DAPM_ENUM("Linein Input Mux", max98095_linein_enum);
  559. static const char * const max98095_line_mode_text[] = {
  560. "Stereo", "Differential"};
  561. static SOC_ENUM_SINGLE_DECL(max98095_linein_mode_enum,
  562. M98095_086_CFG_LINE, 7,
  563. max98095_line_mode_text);
  564. static SOC_ENUM_SINGLE_DECL(max98095_lineout_mode_enum,
  565. M98095_086_CFG_LINE, 4,
  566. max98095_line_mode_text);
  567. static const char * const max98095_dai_fltr[] = {
  568. "Off", "Elliptical-HPF-16k", "Butterworth-HPF-16k",
  569. "Elliptical-HPF-8k", "Butterworth-HPF-8k", "Butterworth-HPF-Fs/240"};
  570. static SOC_ENUM_SINGLE_DECL(max98095_dai1_dac_filter_enum,
  571. M98095_02E_DAI1_FILTERS, 0,
  572. max98095_dai_fltr);
  573. static SOC_ENUM_SINGLE_DECL(max98095_dai2_dac_filter_enum,
  574. M98095_038_DAI2_FILTERS, 0,
  575. max98095_dai_fltr);
  576. static SOC_ENUM_SINGLE_DECL(max98095_dai3_dac_filter_enum,
  577. M98095_042_DAI3_FILTERS, 0,
  578. max98095_dai_fltr);
  579. static int max98095_mic1pre_set(struct snd_kcontrol *kcontrol,
  580. struct snd_ctl_elem_value *ucontrol)
  581. {
  582. struct snd_soc_codec *codec = snd_soc_kcontrol_codec(kcontrol);
  583. struct max98095_priv *max98095 = snd_soc_codec_get_drvdata(codec);
  584. unsigned int sel = ucontrol->value.integer.value[0];
  585. max98095->mic1pre = sel;
  586. snd_soc_update_bits(codec, M98095_05F_LVL_MIC1, M98095_MICPRE_MASK,
  587. (1+sel)<<M98095_MICPRE_SHIFT);
  588. return 0;
  589. }
  590. static int max98095_mic1pre_get(struct snd_kcontrol *kcontrol,
  591. struct snd_ctl_elem_value *ucontrol)
  592. {
  593. struct snd_soc_codec *codec = snd_soc_kcontrol_codec(kcontrol);
  594. struct max98095_priv *max98095 = snd_soc_codec_get_drvdata(codec);
  595. ucontrol->value.integer.value[0] = max98095->mic1pre;
  596. return 0;
  597. }
  598. static int max98095_mic2pre_set(struct snd_kcontrol *kcontrol,
  599. struct snd_ctl_elem_value *ucontrol)
  600. {
  601. struct snd_soc_codec *codec = snd_soc_kcontrol_codec(kcontrol);
  602. struct max98095_priv *max98095 = snd_soc_codec_get_drvdata(codec);
  603. unsigned int sel = ucontrol->value.integer.value[0];
  604. max98095->mic2pre = sel;
  605. snd_soc_update_bits(codec, M98095_060_LVL_MIC2, M98095_MICPRE_MASK,
  606. (1+sel)<<M98095_MICPRE_SHIFT);
  607. return 0;
  608. }
  609. static int max98095_mic2pre_get(struct snd_kcontrol *kcontrol,
  610. struct snd_ctl_elem_value *ucontrol)
  611. {
  612. struct snd_soc_codec *codec = snd_soc_kcontrol_codec(kcontrol);
  613. struct max98095_priv *max98095 = snd_soc_codec_get_drvdata(codec);
  614. ucontrol->value.integer.value[0] = max98095->mic2pre;
  615. return 0;
  616. }
  617. static const unsigned int max98095_micboost_tlv[] = {
  618. TLV_DB_RANGE_HEAD(2),
  619. 0, 1, TLV_DB_SCALE_ITEM(0, 2000, 0),
  620. 2, 2, TLV_DB_SCALE_ITEM(3000, 0, 0),
  621. };
  622. static const DECLARE_TLV_DB_SCALE(max98095_mic_tlv, 0, 100, 0);
  623. static const DECLARE_TLV_DB_SCALE(max98095_adc_tlv, -1200, 100, 0);
  624. static const DECLARE_TLV_DB_SCALE(max98095_adcboost_tlv, 0, 600, 0);
  625. static const unsigned int max98095_hp_tlv[] = {
  626. TLV_DB_RANGE_HEAD(5),
  627. 0, 6, TLV_DB_SCALE_ITEM(-6700, 400, 0),
  628. 7, 14, TLV_DB_SCALE_ITEM(-4000, 300, 0),
  629. 15, 21, TLV_DB_SCALE_ITEM(-1700, 200, 0),
  630. 22, 27, TLV_DB_SCALE_ITEM(-400, 100, 0),
  631. 28, 31, TLV_DB_SCALE_ITEM(150, 50, 0),
  632. };
  633. static const unsigned int max98095_spk_tlv[] = {
  634. TLV_DB_RANGE_HEAD(4),
  635. 0, 10, TLV_DB_SCALE_ITEM(-5900, 400, 0),
  636. 11, 18, TLV_DB_SCALE_ITEM(-1700, 200, 0),
  637. 19, 27, TLV_DB_SCALE_ITEM(-200, 100, 0),
  638. 28, 39, TLV_DB_SCALE_ITEM(650, 50, 0),
  639. };
  640. static const unsigned int max98095_rcv_lout_tlv[] = {
  641. TLV_DB_RANGE_HEAD(5),
  642. 0, 6, TLV_DB_SCALE_ITEM(-6200, 400, 0),
  643. 7, 14, TLV_DB_SCALE_ITEM(-3500, 300, 0),
  644. 15, 21, TLV_DB_SCALE_ITEM(-1200, 200, 0),
  645. 22, 27, TLV_DB_SCALE_ITEM(100, 100, 0),
  646. 28, 31, TLV_DB_SCALE_ITEM(650, 50, 0),
  647. };
  648. static const unsigned int max98095_lin_tlv[] = {
  649. TLV_DB_RANGE_HEAD(3),
  650. 0, 2, TLV_DB_SCALE_ITEM(-600, 300, 0),
  651. 3, 3, TLV_DB_SCALE_ITEM(300, 1100, 0),
  652. 4, 5, TLV_DB_SCALE_ITEM(1400, 600, 0),
  653. };
  654. static const struct snd_kcontrol_new max98095_snd_controls[] = {
  655. SOC_DOUBLE_R_TLV("Headphone Volume", M98095_064_LVL_HP_L,
  656. M98095_065_LVL_HP_R, 0, 31, 0, max98095_hp_tlv),
  657. SOC_DOUBLE_R_TLV("Speaker Volume", M98095_067_LVL_SPK_L,
  658. M98095_068_LVL_SPK_R, 0, 39, 0, max98095_spk_tlv),
  659. SOC_SINGLE_TLV("Receiver Volume", M98095_066_LVL_RCV,
  660. 0, 31, 0, max98095_rcv_lout_tlv),
  661. SOC_DOUBLE_R_TLV("Lineout Volume", M98095_062_LVL_LINEOUT1,
  662. M98095_063_LVL_LINEOUT2, 0, 31, 0, max98095_rcv_lout_tlv),
  663. SOC_DOUBLE_R("Headphone Switch", M98095_064_LVL_HP_L,
  664. M98095_065_LVL_HP_R, 7, 1, 1),
  665. SOC_DOUBLE_R("Speaker Switch", M98095_067_LVL_SPK_L,
  666. M98095_068_LVL_SPK_R, 7, 1, 1),
  667. SOC_SINGLE("Receiver Switch", M98095_066_LVL_RCV, 7, 1, 1),
  668. SOC_DOUBLE_R("Lineout Switch", M98095_062_LVL_LINEOUT1,
  669. M98095_063_LVL_LINEOUT2, 7, 1, 1),
  670. SOC_SINGLE_TLV("MIC1 Volume", M98095_05F_LVL_MIC1, 0, 20, 1,
  671. max98095_mic_tlv),
  672. SOC_SINGLE_TLV("MIC2 Volume", M98095_060_LVL_MIC2, 0, 20, 1,
  673. max98095_mic_tlv),
  674. SOC_SINGLE_EXT_TLV("MIC1 Boost Volume",
  675. M98095_05F_LVL_MIC1, 5, 2, 0,
  676. max98095_mic1pre_get, max98095_mic1pre_set,
  677. max98095_micboost_tlv),
  678. SOC_SINGLE_EXT_TLV("MIC2 Boost Volume",
  679. M98095_060_LVL_MIC2, 5, 2, 0,
  680. max98095_mic2pre_get, max98095_mic2pre_set,
  681. max98095_micboost_tlv),
  682. SOC_SINGLE_TLV("Linein Volume", M98095_061_LVL_LINEIN, 0, 5, 1,
  683. max98095_lin_tlv),
  684. SOC_SINGLE_TLV("ADCL Volume", M98095_05D_LVL_ADC_L, 0, 15, 1,
  685. max98095_adc_tlv),
  686. SOC_SINGLE_TLV("ADCR Volume", M98095_05E_LVL_ADC_R, 0, 15, 1,
  687. max98095_adc_tlv),
  688. SOC_SINGLE_TLV("ADCL Boost Volume", M98095_05D_LVL_ADC_L, 4, 3, 0,
  689. max98095_adcboost_tlv),
  690. SOC_SINGLE_TLV("ADCR Boost Volume", M98095_05E_LVL_ADC_R, 4, 3, 0,
  691. max98095_adcboost_tlv),
  692. SOC_SINGLE("EQ1 Switch", M98095_088_CFG_LEVEL, 0, 1, 0),
  693. SOC_SINGLE("EQ2 Switch", M98095_088_CFG_LEVEL, 1, 1, 0),
  694. SOC_SINGLE("Biquad1 Switch", M98095_088_CFG_LEVEL, 2, 1, 0),
  695. SOC_SINGLE("Biquad2 Switch", M98095_088_CFG_LEVEL, 3, 1, 0),
  696. SOC_ENUM("DAI1 Filter Mode", max98095_dai1_filter_mode_enum),
  697. SOC_ENUM("DAI2 Filter Mode", max98095_dai2_filter_mode_enum),
  698. SOC_ENUM("DAI1 DAC Filter", max98095_dai1_dac_filter_enum),
  699. SOC_ENUM("DAI2 DAC Filter", max98095_dai2_dac_filter_enum),
  700. SOC_ENUM("DAI3 DAC Filter", max98095_dai3_dac_filter_enum),
  701. SOC_ENUM("Linein Mode", max98095_linein_mode_enum),
  702. SOC_ENUM("Lineout Mode", max98095_lineout_mode_enum),
  703. };
  704. /* Left speaker mixer switch */
  705. static const struct snd_kcontrol_new max98095_left_speaker_mixer_controls[] = {
  706. SOC_DAPM_SINGLE("Left DAC1 Switch", M98095_050_MIX_SPK_LEFT, 0, 1, 0),
  707. SOC_DAPM_SINGLE("Right DAC1 Switch", M98095_050_MIX_SPK_LEFT, 6, 1, 0),
  708. SOC_DAPM_SINGLE("Mono DAC2 Switch", M98095_050_MIX_SPK_LEFT, 3, 1, 0),
  709. SOC_DAPM_SINGLE("Mono DAC3 Switch", M98095_050_MIX_SPK_LEFT, 3, 1, 0),
  710. SOC_DAPM_SINGLE("MIC1 Switch", M98095_050_MIX_SPK_LEFT, 4, 1, 0),
  711. SOC_DAPM_SINGLE("MIC2 Switch", M98095_050_MIX_SPK_LEFT, 5, 1, 0),
  712. SOC_DAPM_SINGLE("IN1 Switch", M98095_050_MIX_SPK_LEFT, 1, 1, 0),
  713. SOC_DAPM_SINGLE("IN2 Switch", M98095_050_MIX_SPK_LEFT, 2, 1, 0),
  714. };
  715. /* Right speaker mixer switch */
  716. static const struct snd_kcontrol_new max98095_right_speaker_mixer_controls[] = {
  717. SOC_DAPM_SINGLE("Left DAC1 Switch", M98095_051_MIX_SPK_RIGHT, 6, 1, 0),
  718. SOC_DAPM_SINGLE("Right DAC1 Switch", M98095_051_MIX_SPK_RIGHT, 0, 1, 0),
  719. SOC_DAPM_SINGLE("Mono DAC2 Switch", M98095_051_MIX_SPK_RIGHT, 3, 1, 0),
  720. SOC_DAPM_SINGLE("Mono DAC3 Switch", M98095_051_MIX_SPK_RIGHT, 3, 1, 0),
  721. SOC_DAPM_SINGLE("MIC1 Switch", M98095_051_MIX_SPK_RIGHT, 5, 1, 0),
  722. SOC_DAPM_SINGLE("MIC2 Switch", M98095_051_MIX_SPK_RIGHT, 4, 1, 0),
  723. SOC_DAPM_SINGLE("IN1 Switch", M98095_051_MIX_SPK_RIGHT, 1, 1, 0),
  724. SOC_DAPM_SINGLE("IN2 Switch", M98095_051_MIX_SPK_RIGHT, 2, 1, 0),
  725. };
  726. /* Left headphone mixer switch */
  727. static const struct snd_kcontrol_new max98095_left_hp_mixer_controls[] = {
  728. SOC_DAPM_SINGLE("Left DAC1 Switch", M98095_04C_MIX_HP_LEFT, 0, 1, 0),
  729. SOC_DAPM_SINGLE("Right DAC1 Switch", M98095_04C_MIX_HP_LEFT, 5, 1, 0),
  730. SOC_DAPM_SINGLE("MIC1 Switch", M98095_04C_MIX_HP_LEFT, 3, 1, 0),
  731. SOC_DAPM_SINGLE("MIC2 Switch", M98095_04C_MIX_HP_LEFT, 4, 1, 0),
  732. SOC_DAPM_SINGLE("IN1 Switch", M98095_04C_MIX_HP_LEFT, 1, 1, 0),
  733. SOC_DAPM_SINGLE("IN2 Switch", M98095_04C_MIX_HP_LEFT, 2, 1, 0),
  734. };
  735. /* Right headphone mixer switch */
  736. static const struct snd_kcontrol_new max98095_right_hp_mixer_controls[] = {
  737. SOC_DAPM_SINGLE("Left DAC1 Switch", M98095_04D_MIX_HP_RIGHT, 5, 1, 0),
  738. SOC_DAPM_SINGLE("Right DAC1 Switch", M98095_04D_MIX_HP_RIGHT, 0, 1, 0),
  739. SOC_DAPM_SINGLE("MIC1 Switch", M98095_04D_MIX_HP_RIGHT, 3, 1, 0),
  740. SOC_DAPM_SINGLE("MIC2 Switch", M98095_04D_MIX_HP_RIGHT, 4, 1, 0),
  741. SOC_DAPM_SINGLE("IN1 Switch", M98095_04D_MIX_HP_RIGHT, 1, 1, 0),
  742. SOC_DAPM_SINGLE("IN2 Switch", M98095_04D_MIX_HP_RIGHT, 2, 1, 0),
  743. };
  744. /* Receiver earpiece mixer switch */
  745. static const struct snd_kcontrol_new max98095_mono_rcv_mixer_controls[] = {
  746. SOC_DAPM_SINGLE("Left DAC1 Switch", M98095_04F_MIX_RCV, 0, 1, 0),
  747. SOC_DAPM_SINGLE("Right DAC1 Switch", M98095_04F_MIX_RCV, 5, 1, 0),
  748. SOC_DAPM_SINGLE("MIC1 Switch", M98095_04F_MIX_RCV, 3, 1, 0),
  749. SOC_DAPM_SINGLE("MIC2 Switch", M98095_04F_MIX_RCV, 4, 1, 0),
  750. SOC_DAPM_SINGLE("IN1 Switch", M98095_04F_MIX_RCV, 1, 1, 0),
  751. SOC_DAPM_SINGLE("IN2 Switch", M98095_04F_MIX_RCV, 2, 1, 0),
  752. };
  753. /* Left lineout mixer switch */
  754. static const struct snd_kcontrol_new max98095_left_lineout_mixer_controls[] = {
  755. SOC_DAPM_SINGLE("Left DAC1 Switch", M98095_053_MIX_LINEOUT1, 5, 1, 0),
  756. SOC_DAPM_SINGLE("Right DAC1 Switch", M98095_053_MIX_LINEOUT1, 0, 1, 0),
  757. SOC_DAPM_SINGLE("MIC1 Switch", M98095_053_MIX_LINEOUT1, 3, 1, 0),
  758. SOC_DAPM_SINGLE("MIC2 Switch", M98095_053_MIX_LINEOUT1, 4, 1, 0),
  759. SOC_DAPM_SINGLE("IN1 Switch", M98095_053_MIX_LINEOUT1, 1, 1, 0),
  760. SOC_DAPM_SINGLE("IN2 Switch", M98095_053_MIX_LINEOUT1, 2, 1, 0),
  761. };
  762. /* Right lineout mixer switch */
  763. static const struct snd_kcontrol_new max98095_right_lineout_mixer_controls[] = {
  764. SOC_DAPM_SINGLE("Left DAC1 Switch", M98095_054_MIX_LINEOUT2, 0, 1, 0),
  765. SOC_DAPM_SINGLE("Right DAC1 Switch", M98095_054_MIX_LINEOUT2, 5, 1, 0),
  766. SOC_DAPM_SINGLE("MIC1 Switch", M98095_054_MIX_LINEOUT2, 3, 1, 0),
  767. SOC_DAPM_SINGLE("MIC2 Switch", M98095_054_MIX_LINEOUT2, 4, 1, 0),
  768. SOC_DAPM_SINGLE("IN1 Switch", M98095_054_MIX_LINEOUT2, 1, 1, 0),
  769. SOC_DAPM_SINGLE("IN2 Switch", M98095_054_MIX_LINEOUT2, 2, 1, 0),
  770. };
  771. /* Left ADC mixer switch */
  772. static const struct snd_kcontrol_new max98095_left_ADC_mixer_controls[] = {
  773. SOC_DAPM_SINGLE("MIC1 Switch", M98095_04A_MIX_ADC_LEFT, 7, 1, 0),
  774. SOC_DAPM_SINGLE("MIC2 Switch", M98095_04A_MIX_ADC_LEFT, 6, 1, 0),
  775. SOC_DAPM_SINGLE("IN1 Switch", M98095_04A_MIX_ADC_LEFT, 3, 1, 0),
  776. SOC_DAPM_SINGLE("IN2 Switch", M98095_04A_MIX_ADC_LEFT, 2, 1, 0),
  777. };
  778. /* Right ADC mixer switch */
  779. static const struct snd_kcontrol_new max98095_right_ADC_mixer_controls[] = {
  780. SOC_DAPM_SINGLE("MIC1 Switch", M98095_04B_MIX_ADC_RIGHT, 7, 1, 0),
  781. SOC_DAPM_SINGLE("MIC2 Switch", M98095_04B_MIX_ADC_RIGHT, 6, 1, 0),
  782. SOC_DAPM_SINGLE("IN1 Switch", M98095_04B_MIX_ADC_RIGHT, 3, 1, 0),
  783. SOC_DAPM_SINGLE("IN2 Switch", M98095_04B_MIX_ADC_RIGHT, 2, 1, 0),
  784. };
  785. static int max98095_mic_event(struct snd_soc_dapm_widget *w,
  786. struct snd_kcontrol *kcontrol, int event)
  787. {
  788. struct snd_soc_codec *codec = w->codec;
  789. struct max98095_priv *max98095 = snd_soc_codec_get_drvdata(codec);
  790. switch (event) {
  791. case SND_SOC_DAPM_POST_PMU:
  792. if (w->reg == M98095_05F_LVL_MIC1) {
  793. snd_soc_update_bits(codec, w->reg, M98095_MICPRE_MASK,
  794. (1+max98095->mic1pre)<<M98095_MICPRE_SHIFT);
  795. } else {
  796. snd_soc_update_bits(codec, w->reg, M98095_MICPRE_MASK,
  797. (1+max98095->mic2pre)<<M98095_MICPRE_SHIFT);
  798. }
  799. break;
  800. case SND_SOC_DAPM_POST_PMD:
  801. snd_soc_update_bits(codec, w->reg, M98095_MICPRE_MASK, 0);
  802. break;
  803. default:
  804. return -EINVAL;
  805. }
  806. return 0;
  807. }
  808. /*
  809. * The line inputs are stereo inputs with the left and right
  810. * channels sharing a common PGA power control signal.
  811. */
  812. static int max98095_line_pga(struct snd_soc_dapm_widget *w,
  813. int event, u8 channel)
  814. {
  815. struct snd_soc_codec *codec = w->codec;
  816. struct max98095_priv *max98095 = snd_soc_codec_get_drvdata(codec);
  817. u8 *state;
  818. if (WARN_ON(!(channel == 1 || channel == 2)))
  819. return -EINVAL;
  820. state = &max98095->lin_state;
  821. switch (event) {
  822. case SND_SOC_DAPM_POST_PMU:
  823. *state |= channel;
  824. snd_soc_update_bits(codec, w->reg,
  825. (1 << w->shift), (1 << w->shift));
  826. break;
  827. case SND_SOC_DAPM_POST_PMD:
  828. *state &= ~channel;
  829. if (*state == 0) {
  830. snd_soc_update_bits(codec, w->reg,
  831. (1 << w->shift), 0);
  832. }
  833. break;
  834. default:
  835. return -EINVAL;
  836. }
  837. return 0;
  838. }
  839. static int max98095_pga_in1_event(struct snd_soc_dapm_widget *w,
  840. struct snd_kcontrol *k, int event)
  841. {
  842. return max98095_line_pga(w, event, 1);
  843. }
  844. static int max98095_pga_in2_event(struct snd_soc_dapm_widget *w,
  845. struct snd_kcontrol *k, int event)
  846. {
  847. return max98095_line_pga(w, event, 2);
  848. }
  849. /*
  850. * The stereo line out mixer outputs to two stereo line outs.
  851. * The 2nd pair has a separate set of enables.
  852. */
  853. static int max98095_lineout_event(struct snd_soc_dapm_widget *w,
  854. struct snd_kcontrol *kcontrol, int event)
  855. {
  856. struct snd_soc_codec *codec = w->codec;
  857. switch (event) {
  858. case SND_SOC_DAPM_POST_PMU:
  859. snd_soc_update_bits(codec, w->reg,
  860. (1 << (w->shift+2)), (1 << (w->shift+2)));
  861. break;
  862. case SND_SOC_DAPM_POST_PMD:
  863. snd_soc_update_bits(codec, w->reg,
  864. (1 << (w->shift+2)), 0);
  865. break;
  866. default:
  867. return -EINVAL;
  868. }
  869. return 0;
  870. }
  871. static const struct snd_soc_dapm_widget max98095_dapm_widgets[] = {
  872. SND_SOC_DAPM_ADC("ADCL", "HiFi Capture", M98095_090_PWR_EN_IN, 0, 0),
  873. SND_SOC_DAPM_ADC("ADCR", "HiFi Capture", M98095_090_PWR_EN_IN, 1, 0),
  874. SND_SOC_DAPM_DAC("DACL1", "HiFi Playback",
  875. M98095_091_PWR_EN_OUT, 0, 0),
  876. SND_SOC_DAPM_DAC("DACR1", "HiFi Playback",
  877. M98095_091_PWR_EN_OUT, 1, 0),
  878. SND_SOC_DAPM_DAC("DACM2", "Aux Playback",
  879. M98095_091_PWR_EN_OUT, 2, 0),
  880. SND_SOC_DAPM_DAC("DACM3", "Voice Playback",
  881. M98095_091_PWR_EN_OUT, 2, 0),
  882. SND_SOC_DAPM_PGA("HP Left Out", M98095_091_PWR_EN_OUT,
  883. 6, 0, NULL, 0),
  884. SND_SOC_DAPM_PGA("HP Right Out", M98095_091_PWR_EN_OUT,
  885. 7, 0, NULL, 0),
  886. SND_SOC_DAPM_PGA("SPK Left Out", M98095_091_PWR_EN_OUT,
  887. 4, 0, NULL, 0),
  888. SND_SOC_DAPM_PGA("SPK Right Out", M98095_091_PWR_EN_OUT,
  889. 5, 0, NULL, 0),
  890. SND_SOC_DAPM_PGA("RCV Mono Out", M98095_091_PWR_EN_OUT,
  891. 3, 0, NULL, 0),
  892. SND_SOC_DAPM_PGA_E("LINE Left Out", M98095_092_PWR_EN_OUT,
  893. 0, 0, NULL, 0, max98095_lineout_event, SND_SOC_DAPM_PRE_PMD),
  894. SND_SOC_DAPM_PGA_E("LINE Right Out", M98095_092_PWR_EN_OUT,
  895. 1, 0, NULL, 0, max98095_lineout_event, SND_SOC_DAPM_PRE_PMD),
  896. SND_SOC_DAPM_MUX("External MIC", SND_SOC_NOPM, 0, 0,
  897. &max98095_extmic_mux),
  898. SND_SOC_DAPM_MUX("Linein Mux", SND_SOC_NOPM, 0, 0,
  899. &max98095_linein_mux),
  900. SND_SOC_DAPM_MIXER("Left Headphone Mixer", SND_SOC_NOPM, 0, 0,
  901. &max98095_left_hp_mixer_controls[0],
  902. ARRAY_SIZE(max98095_left_hp_mixer_controls)),
  903. SND_SOC_DAPM_MIXER("Right Headphone Mixer", SND_SOC_NOPM, 0, 0,
  904. &max98095_right_hp_mixer_controls[0],
  905. ARRAY_SIZE(max98095_right_hp_mixer_controls)),
  906. SND_SOC_DAPM_MIXER("Left Speaker Mixer", SND_SOC_NOPM, 0, 0,
  907. &max98095_left_speaker_mixer_controls[0],
  908. ARRAY_SIZE(max98095_left_speaker_mixer_controls)),
  909. SND_SOC_DAPM_MIXER("Right Speaker Mixer", SND_SOC_NOPM, 0, 0,
  910. &max98095_right_speaker_mixer_controls[0],
  911. ARRAY_SIZE(max98095_right_speaker_mixer_controls)),
  912. SND_SOC_DAPM_MIXER("Receiver Mixer", SND_SOC_NOPM, 0, 0,
  913. &max98095_mono_rcv_mixer_controls[0],
  914. ARRAY_SIZE(max98095_mono_rcv_mixer_controls)),
  915. SND_SOC_DAPM_MIXER("Left Lineout Mixer", SND_SOC_NOPM, 0, 0,
  916. &max98095_left_lineout_mixer_controls[0],
  917. ARRAY_SIZE(max98095_left_lineout_mixer_controls)),
  918. SND_SOC_DAPM_MIXER("Right Lineout Mixer", SND_SOC_NOPM, 0, 0,
  919. &max98095_right_lineout_mixer_controls[0],
  920. ARRAY_SIZE(max98095_right_lineout_mixer_controls)),
  921. SND_SOC_DAPM_MIXER("Left ADC Mixer", SND_SOC_NOPM, 0, 0,
  922. &max98095_left_ADC_mixer_controls[0],
  923. ARRAY_SIZE(max98095_left_ADC_mixer_controls)),
  924. SND_SOC_DAPM_MIXER("Right ADC Mixer", SND_SOC_NOPM, 0, 0,
  925. &max98095_right_ADC_mixer_controls[0],
  926. ARRAY_SIZE(max98095_right_ADC_mixer_controls)),
  927. SND_SOC_DAPM_PGA_E("MIC1 Input", M98095_05F_LVL_MIC1,
  928. 5, 0, NULL, 0, max98095_mic_event,
  929. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
  930. SND_SOC_DAPM_PGA_E("MIC2 Input", M98095_060_LVL_MIC2,
  931. 5, 0, NULL, 0, max98095_mic_event,
  932. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
  933. SND_SOC_DAPM_PGA_E("IN1 Input", M98095_090_PWR_EN_IN,
  934. 7, 0, NULL, 0, max98095_pga_in1_event,
  935. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
  936. SND_SOC_DAPM_PGA_E("IN2 Input", M98095_090_PWR_EN_IN,
  937. 7, 0, NULL, 0, max98095_pga_in2_event,
  938. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
  939. SND_SOC_DAPM_MICBIAS("MICBIAS1", M98095_090_PWR_EN_IN, 2, 0),
  940. SND_SOC_DAPM_MICBIAS("MICBIAS2", M98095_090_PWR_EN_IN, 3, 0),
  941. SND_SOC_DAPM_OUTPUT("HPL"),
  942. SND_SOC_DAPM_OUTPUT("HPR"),
  943. SND_SOC_DAPM_OUTPUT("SPKL"),
  944. SND_SOC_DAPM_OUTPUT("SPKR"),
  945. SND_SOC_DAPM_OUTPUT("RCV"),
  946. SND_SOC_DAPM_OUTPUT("OUT1"),
  947. SND_SOC_DAPM_OUTPUT("OUT2"),
  948. SND_SOC_DAPM_OUTPUT("OUT3"),
  949. SND_SOC_DAPM_OUTPUT("OUT4"),
  950. SND_SOC_DAPM_INPUT("MIC1"),
  951. SND_SOC_DAPM_INPUT("MIC2"),
  952. SND_SOC_DAPM_INPUT("INA1"),
  953. SND_SOC_DAPM_INPUT("INA2"),
  954. SND_SOC_DAPM_INPUT("INB1"),
  955. SND_SOC_DAPM_INPUT("INB2"),
  956. };
  957. static const struct snd_soc_dapm_route max98095_audio_map[] = {
  958. /* Left headphone output mixer */
  959. {"Left Headphone Mixer", "Left DAC1 Switch", "DACL1"},
  960. {"Left Headphone Mixer", "Right DAC1 Switch", "DACR1"},
  961. {"Left Headphone Mixer", "MIC1 Switch", "MIC1 Input"},
  962. {"Left Headphone Mixer", "MIC2 Switch", "MIC2 Input"},
  963. {"Left Headphone Mixer", "IN1 Switch", "IN1 Input"},
  964. {"Left Headphone Mixer", "IN2 Switch", "IN2 Input"},
  965. /* Right headphone output mixer */
  966. {"Right Headphone Mixer", "Left DAC1 Switch", "DACL1"},
  967. {"Right Headphone Mixer", "Right DAC1 Switch", "DACR1"},
  968. {"Right Headphone Mixer", "MIC1 Switch", "MIC1 Input"},
  969. {"Right Headphone Mixer", "MIC2 Switch", "MIC2 Input"},
  970. {"Right Headphone Mixer", "IN1 Switch", "IN1 Input"},
  971. {"Right Headphone Mixer", "IN2 Switch", "IN2 Input"},
  972. /* Left speaker output mixer */
  973. {"Left Speaker Mixer", "Left DAC1 Switch", "DACL1"},
  974. {"Left Speaker Mixer", "Right DAC1 Switch", "DACR1"},
  975. {"Left Speaker Mixer", "Mono DAC2 Switch", "DACM2"},
  976. {"Left Speaker Mixer", "Mono DAC3 Switch", "DACM3"},
  977. {"Left Speaker Mixer", "MIC1 Switch", "MIC1 Input"},
  978. {"Left Speaker Mixer", "MIC2 Switch", "MIC2 Input"},
  979. {"Left Speaker Mixer", "IN1 Switch", "IN1 Input"},
  980. {"Left Speaker Mixer", "IN2 Switch", "IN2 Input"},
  981. /* Right speaker output mixer */
  982. {"Right Speaker Mixer", "Left DAC1 Switch", "DACL1"},
  983. {"Right Speaker Mixer", "Right DAC1 Switch", "DACR1"},
  984. {"Right Speaker Mixer", "Mono DAC2 Switch", "DACM2"},
  985. {"Right Speaker Mixer", "Mono DAC3 Switch", "DACM3"},
  986. {"Right Speaker Mixer", "MIC1 Switch", "MIC1 Input"},
  987. {"Right Speaker Mixer", "MIC2 Switch", "MIC2 Input"},
  988. {"Right Speaker Mixer", "IN1 Switch", "IN1 Input"},
  989. {"Right Speaker Mixer", "IN2 Switch", "IN2 Input"},
  990. /* Earpiece/Receiver output mixer */
  991. {"Receiver Mixer", "Left DAC1 Switch", "DACL1"},
  992. {"Receiver Mixer", "Right DAC1 Switch", "DACR1"},
  993. {"Receiver Mixer", "MIC1 Switch", "MIC1 Input"},
  994. {"Receiver Mixer", "MIC2 Switch", "MIC2 Input"},
  995. {"Receiver Mixer", "IN1 Switch", "IN1 Input"},
  996. {"Receiver Mixer", "IN2 Switch", "IN2 Input"},
  997. /* Left Lineout output mixer */
  998. {"Left Lineout Mixer", "Left DAC1 Switch", "DACL1"},
  999. {"Left Lineout Mixer", "Right DAC1 Switch", "DACR1"},
  1000. {"Left Lineout Mixer", "MIC1 Switch", "MIC1 Input"},
  1001. {"Left Lineout Mixer", "MIC2 Switch", "MIC2 Input"},
  1002. {"Left Lineout Mixer", "IN1 Switch", "IN1 Input"},
  1003. {"Left Lineout Mixer", "IN2 Switch", "IN2 Input"},
  1004. /* Right lineout output mixer */
  1005. {"Right Lineout Mixer", "Left DAC1 Switch", "DACL1"},
  1006. {"Right Lineout Mixer", "Right DAC1 Switch", "DACR1"},
  1007. {"Right Lineout Mixer", "MIC1 Switch", "MIC1 Input"},
  1008. {"Right Lineout Mixer", "MIC2 Switch", "MIC2 Input"},
  1009. {"Right Lineout Mixer", "IN1 Switch", "IN1 Input"},
  1010. {"Right Lineout Mixer", "IN2 Switch", "IN2 Input"},
  1011. {"HP Left Out", NULL, "Left Headphone Mixer"},
  1012. {"HP Right Out", NULL, "Right Headphone Mixer"},
  1013. {"SPK Left Out", NULL, "Left Speaker Mixer"},
  1014. {"SPK Right Out", NULL, "Right Speaker Mixer"},
  1015. {"RCV Mono Out", NULL, "Receiver Mixer"},
  1016. {"LINE Left Out", NULL, "Left Lineout Mixer"},
  1017. {"LINE Right Out", NULL, "Right Lineout Mixer"},
  1018. {"HPL", NULL, "HP Left Out"},
  1019. {"HPR", NULL, "HP Right Out"},
  1020. {"SPKL", NULL, "SPK Left Out"},
  1021. {"SPKR", NULL, "SPK Right Out"},
  1022. {"RCV", NULL, "RCV Mono Out"},
  1023. {"OUT1", NULL, "LINE Left Out"},
  1024. {"OUT2", NULL, "LINE Right Out"},
  1025. {"OUT3", NULL, "LINE Left Out"},
  1026. {"OUT4", NULL, "LINE Right Out"},
  1027. /* Left ADC input mixer */
  1028. {"Left ADC Mixer", "MIC1 Switch", "MIC1 Input"},
  1029. {"Left ADC Mixer", "MIC2 Switch", "MIC2 Input"},
  1030. {"Left ADC Mixer", "IN1 Switch", "IN1 Input"},
  1031. {"Left ADC Mixer", "IN2 Switch", "IN2 Input"},
  1032. /* Right ADC input mixer */
  1033. {"Right ADC Mixer", "MIC1 Switch", "MIC1 Input"},
  1034. {"Right ADC Mixer", "MIC2 Switch", "MIC2 Input"},
  1035. {"Right ADC Mixer", "IN1 Switch", "IN1 Input"},
  1036. {"Right ADC Mixer", "IN2 Switch", "IN2 Input"},
  1037. /* Inputs */
  1038. {"ADCL", NULL, "Left ADC Mixer"},
  1039. {"ADCR", NULL, "Right ADC Mixer"},
  1040. {"IN1 Input", NULL, "INA1"},
  1041. {"IN2 Input", NULL, "INA2"},
  1042. {"MIC1 Input", NULL, "MIC1"},
  1043. {"MIC2 Input", NULL, "MIC2"},
  1044. };
  1045. /* codec mclk clock divider coefficients */
  1046. static const struct {
  1047. u32 rate;
  1048. u8 sr;
  1049. } rate_table[] = {
  1050. {8000, 0x01},
  1051. {11025, 0x02},
  1052. {16000, 0x03},
  1053. {22050, 0x04},
  1054. {24000, 0x05},
  1055. {32000, 0x06},
  1056. {44100, 0x07},
  1057. {48000, 0x08},
  1058. {88200, 0x09},
  1059. {96000, 0x0A},
  1060. };
  1061. static int rate_value(int rate, u8 *value)
  1062. {
  1063. int i;
  1064. for (i = 0; i < ARRAY_SIZE(rate_table); i++) {
  1065. if (rate_table[i].rate >= rate) {
  1066. *value = rate_table[i].sr;
  1067. return 0;
  1068. }
  1069. }
  1070. *value = rate_table[0].sr;
  1071. return -EINVAL;
  1072. }
  1073. static int max98095_dai1_hw_params(struct snd_pcm_substream *substream,
  1074. struct snd_pcm_hw_params *params,
  1075. struct snd_soc_dai *dai)
  1076. {
  1077. struct snd_soc_codec *codec = dai->codec;
  1078. struct max98095_priv *max98095 = snd_soc_codec_get_drvdata(codec);
  1079. struct max98095_cdata *cdata;
  1080. unsigned long long ni;
  1081. unsigned int rate;
  1082. u8 regval;
  1083. cdata = &max98095->dai[0];
  1084. rate = params_rate(params);
  1085. switch (params_width(params)) {
  1086. case 16:
  1087. snd_soc_update_bits(codec, M98095_02A_DAI1_FORMAT,
  1088. M98095_DAI_WS, 0);
  1089. break;
  1090. case 24:
  1091. snd_soc_update_bits(codec, M98095_02A_DAI1_FORMAT,
  1092. M98095_DAI_WS, M98095_DAI_WS);
  1093. break;
  1094. default:
  1095. return -EINVAL;
  1096. }
  1097. if (rate_value(rate, &regval))
  1098. return -EINVAL;
  1099. snd_soc_update_bits(codec, M98095_027_DAI1_CLKMODE,
  1100. M98095_CLKMODE_MASK, regval);
  1101. cdata->rate = rate;
  1102. /* Configure NI when operating as master */
  1103. if (snd_soc_read(codec, M98095_02A_DAI1_FORMAT) & M98095_DAI_MAS) {
  1104. if (max98095->sysclk == 0) {
  1105. dev_err(codec->dev, "Invalid system clock frequency\n");
  1106. return -EINVAL;
  1107. }
  1108. ni = 65536ULL * (rate < 50000 ? 96ULL : 48ULL)
  1109. * (unsigned long long int)rate;
  1110. do_div(ni, (unsigned long long int)max98095->sysclk);
  1111. snd_soc_write(codec, M98095_028_DAI1_CLKCFG_HI,
  1112. (ni >> 8) & 0x7F);
  1113. snd_soc_write(codec, M98095_029_DAI1_CLKCFG_LO,
  1114. ni & 0xFF);
  1115. }
  1116. /* Update sample rate mode */
  1117. if (rate < 50000)
  1118. snd_soc_update_bits(codec, M98095_02E_DAI1_FILTERS,
  1119. M98095_DAI_DHF, 0);
  1120. else
  1121. snd_soc_update_bits(codec, M98095_02E_DAI1_FILTERS,
  1122. M98095_DAI_DHF, M98095_DAI_DHF);
  1123. return 0;
  1124. }
  1125. static int max98095_dai2_hw_params(struct snd_pcm_substream *substream,
  1126. struct snd_pcm_hw_params *params,
  1127. struct snd_soc_dai *dai)
  1128. {
  1129. struct snd_soc_codec *codec = dai->codec;
  1130. struct max98095_priv *max98095 = snd_soc_codec_get_drvdata(codec);
  1131. struct max98095_cdata *cdata;
  1132. unsigned long long ni;
  1133. unsigned int rate;
  1134. u8 regval;
  1135. cdata = &max98095->dai[1];
  1136. rate = params_rate(params);
  1137. switch (params_width(params)) {
  1138. case 16:
  1139. snd_soc_update_bits(codec, M98095_034_DAI2_FORMAT,
  1140. M98095_DAI_WS, 0);
  1141. break;
  1142. case 24:
  1143. snd_soc_update_bits(codec, M98095_034_DAI2_FORMAT,
  1144. M98095_DAI_WS, M98095_DAI_WS);
  1145. break;
  1146. default:
  1147. return -EINVAL;
  1148. }
  1149. if (rate_value(rate, &regval))
  1150. return -EINVAL;
  1151. snd_soc_update_bits(codec, M98095_031_DAI2_CLKMODE,
  1152. M98095_CLKMODE_MASK, regval);
  1153. cdata->rate = rate;
  1154. /* Configure NI when operating as master */
  1155. if (snd_soc_read(codec, M98095_034_DAI2_FORMAT) & M98095_DAI_MAS) {
  1156. if (max98095->sysclk == 0) {
  1157. dev_err(codec->dev, "Invalid system clock frequency\n");
  1158. return -EINVAL;
  1159. }
  1160. ni = 65536ULL * (rate < 50000 ? 96ULL : 48ULL)
  1161. * (unsigned long long int)rate;
  1162. do_div(ni, (unsigned long long int)max98095->sysclk);
  1163. snd_soc_write(codec, M98095_032_DAI2_CLKCFG_HI,
  1164. (ni >> 8) & 0x7F);
  1165. snd_soc_write(codec, M98095_033_DAI2_CLKCFG_LO,
  1166. ni & 0xFF);
  1167. }
  1168. /* Update sample rate mode */
  1169. if (rate < 50000)
  1170. snd_soc_update_bits(codec, M98095_038_DAI2_FILTERS,
  1171. M98095_DAI_DHF, 0);
  1172. else
  1173. snd_soc_update_bits(codec, M98095_038_DAI2_FILTERS,
  1174. M98095_DAI_DHF, M98095_DAI_DHF);
  1175. return 0;
  1176. }
  1177. static int max98095_dai3_hw_params(struct snd_pcm_substream *substream,
  1178. struct snd_pcm_hw_params *params,
  1179. struct snd_soc_dai *dai)
  1180. {
  1181. struct snd_soc_codec *codec = dai->codec;
  1182. struct max98095_priv *max98095 = snd_soc_codec_get_drvdata(codec);
  1183. struct max98095_cdata *cdata;
  1184. unsigned long long ni;
  1185. unsigned int rate;
  1186. u8 regval;
  1187. cdata = &max98095->dai[2];
  1188. rate = params_rate(params);
  1189. switch (params_width(params)) {
  1190. case 16:
  1191. snd_soc_update_bits(codec, M98095_03E_DAI3_FORMAT,
  1192. M98095_DAI_WS, 0);
  1193. break;
  1194. case 24:
  1195. snd_soc_update_bits(codec, M98095_03E_DAI3_FORMAT,
  1196. M98095_DAI_WS, M98095_DAI_WS);
  1197. break;
  1198. default:
  1199. return -EINVAL;
  1200. }
  1201. if (rate_value(rate, &regval))
  1202. return -EINVAL;
  1203. snd_soc_update_bits(codec, M98095_03B_DAI3_CLKMODE,
  1204. M98095_CLKMODE_MASK, regval);
  1205. cdata->rate = rate;
  1206. /* Configure NI when operating as master */
  1207. if (snd_soc_read(codec, M98095_03E_DAI3_FORMAT) & M98095_DAI_MAS) {
  1208. if (max98095->sysclk == 0) {
  1209. dev_err(codec->dev, "Invalid system clock frequency\n");
  1210. return -EINVAL;
  1211. }
  1212. ni = 65536ULL * (rate < 50000 ? 96ULL : 48ULL)
  1213. * (unsigned long long int)rate;
  1214. do_div(ni, (unsigned long long int)max98095->sysclk);
  1215. snd_soc_write(codec, M98095_03C_DAI3_CLKCFG_HI,
  1216. (ni >> 8) & 0x7F);
  1217. snd_soc_write(codec, M98095_03D_DAI3_CLKCFG_LO,
  1218. ni & 0xFF);
  1219. }
  1220. /* Update sample rate mode */
  1221. if (rate < 50000)
  1222. snd_soc_update_bits(codec, M98095_042_DAI3_FILTERS,
  1223. M98095_DAI_DHF, 0);
  1224. else
  1225. snd_soc_update_bits(codec, M98095_042_DAI3_FILTERS,
  1226. M98095_DAI_DHF, M98095_DAI_DHF);
  1227. return 0;
  1228. }
  1229. static int max98095_dai_set_sysclk(struct snd_soc_dai *dai,
  1230. int clk_id, unsigned int freq, int dir)
  1231. {
  1232. struct snd_soc_codec *codec = dai->codec;
  1233. struct max98095_priv *max98095 = snd_soc_codec_get_drvdata(codec);
  1234. /* Requested clock frequency is already setup */
  1235. if (freq == max98095->sysclk)
  1236. return 0;
  1237. if (!IS_ERR(max98095->mclk)) {
  1238. freq = clk_round_rate(max98095->mclk, freq);
  1239. clk_set_rate(max98095->mclk, freq);
  1240. }
  1241. /* Setup clocks for slave mode, and using the PLL
  1242. * PSCLK = 0x01 (when master clk is 10MHz to 20MHz)
  1243. * 0x02 (when master clk is 20MHz to 40MHz)..
  1244. * 0x03 (when master clk is 40MHz to 60MHz)..
  1245. */
  1246. if ((freq >= 10000000) && (freq < 20000000)) {
  1247. snd_soc_write(codec, M98095_026_SYS_CLK, 0x10);
  1248. } else if ((freq >= 20000000) && (freq < 40000000)) {
  1249. snd_soc_write(codec, M98095_026_SYS_CLK, 0x20);
  1250. } else if ((freq >= 40000000) && (freq < 60000000)) {
  1251. snd_soc_write(codec, M98095_026_SYS_CLK, 0x30);
  1252. } else {
  1253. dev_err(codec->dev, "Invalid master clock frequency\n");
  1254. return -EINVAL;
  1255. }
  1256. dev_dbg(dai->dev, "Clock source is %d at %uHz\n", clk_id, freq);
  1257. max98095->sysclk = freq;
  1258. return 0;
  1259. }
  1260. static int max98095_dai1_set_fmt(struct snd_soc_dai *codec_dai,
  1261. unsigned int fmt)
  1262. {
  1263. struct snd_soc_codec *codec = codec_dai->codec;
  1264. struct max98095_priv *max98095 = snd_soc_codec_get_drvdata(codec);
  1265. struct max98095_cdata *cdata;
  1266. u8 regval = 0;
  1267. cdata = &max98095->dai[0];
  1268. if (fmt != cdata->fmt) {
  1269. cdata->fmt = fmt;
  1270. switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
  1271. case SND_SOC_DAIFMT_CBS_CFS:
  1272. /* Slave mode PLL */
  1273. snd_soc_write(codec, M98095_028_DAI1_CLKCFG_HI,
  1274. 0x80);
  1275. snd_soc_write(codec, M98095_029_DAI1_CLKCFG_LO,
  1276. 0x00);
  1277. break;
  1278. case SND_SOC_DAIFMT_CBM_CFM:
  1279. /* Set to master mode */
  1280. regval |= M98095_DAI_MAS;
  1281. break;
  1282. case SND_SOC_DAIFMT_CBS_CFM:
  1283. case SND_SOC_DAIFMT_CBM_CFS:
  1284. default:
  1285. dev_err(codec->dev, "Clock mode unsupported");
  1286. return -EINVAL;
  1287. }
  1288. switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
  1289. case SND_SOC_DAIFMT_I2S:
  1290. regval |= M98095_DAI_DLY;
  1291. break;
  1292. case SND_SOC_DAIFMT_LEFT_J:
  1293. break;
  1294. default:
  1295. return -EINVAL;
  1296. }
  1297. switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
  1298. case SND_SOC_DAIFMT_NB_NF:
  1299. break;
  1300. case SND_SOC_DAIFMT_NB_IF:
  1301. regval |= M98095_DAI_WCI;
  1302. break;
  1303. case SND_SOC_DAIFMT_IB_NF:
  1304. regval |= M98095_DAI_BCI;
  1305. break;
  1306. case SND_SOC_DAIFMT_IB_IF:
  1307. regval |= M98095_DAI_BCI|M98095_DAI_WCI;
  1308. break;
  1309. default:
  1310. return -EINVAL;
  1311. }
  1312. snd_soc_update_bits(codec, M98095_02A_DAI1_FORMAT,
  1313. M98095_DAI_MAS | M98095_DAI_DLY | M98095_DAI_BCI |
  1314. M98095_DAI_WCI, regval);
  1315. snd_soc_write(codec, M98095_02B_DAI1_CLOCK, M98095_DAI_BSEL64);
  1316. }
  1317. return 0;
  1318. }
  1319. static int max98095_dai2_set_fmt(struct snd_soc_dai *codec_dai,
  1320. unsigned int fmt)
  1321. {
  1322. struct snd_soc_codec *codec = codec_dai->codec;
  1323. struct max98095_priv *max98095 = snd_soc_codec_get_drvdata(codec);
  1324. struct max98095_cdata *cdata;
  1325. u8 regval = 0;
  1326. cdata = &max98095->dai[1];
  1327. if (fmt != cdata->fmt) {
  1328. cdata->fmt = fmt;
  1329. switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
  1330. case SND_SOC_DAIFMT_CBS_CFS:
  1331. /* Slave mode PLL */
  1332. snd_soc_write(codec, M98095_032_DAI2_CLKCFG_HI,
  1333. 0x80);
  1334. snd_soc_write(codec, M98095_033_DAI2_CLKCFG_LO,
  1335. 0x00);
  1336. break;
  1337. case SND_SOC_DAIFMT_CBM_CFM:
  1338. /* Set to master mode */
  1339. regval |= M98095_DAI_MAS;
  1340. break;
  1341. case SND_SOC_DAIFMT_CBS_CFM:
  1342. case SND_SOC_DAIFMT_CBM_CFS:
  1343. default:
  1344. dev_err(codec->dev, "Clock mode unsupported");
  1345. return -EINVAL;
  1346. }
  1347. switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
  1348. case SND_SOC_DAIFMT_I2S:
  1349. regval |= M98095_DAI_DLY;
  1350. break;
  1351. case SND_SOC_DAIFMT_LEFT_J:
  1352. break;
  1353. default:
  1354. return -EINVAL;
  1355. }
  1356. switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
  1357. case SND_SOC_DAIFMT_NB_NF:
  1358. break;
  1359. case SND_SOC_DAIFMT_NB_IF:
  1360. regval |= M98095_DAI_WCI;
  1361. break;
  1362. case SND_SOC_DAIFMT_IB_NF:
  1363. regval |= M98095_DAI_BCI;
  1364. break;
  1365. case SND_SOC_DAIFMT_IB_IF:
  1366. regval |= M98095_DAI_BCI|M98095_DAI_WCI;
  1367. break;
  1368. default:
  1369. return -EINVAL;
  1370. }
  1371. snd_soc_update_bits(codec, M98095_034_DAI2_FORMAT,
  1372. M98095_DAI_MAS | M98095_DAI_DLY | M98095_DAI_BCI |
  1373. M98095_DAI_WCI, regval);
  1374. snd_soc_write(codec, M98095_035_DAI2_CLOCK,
  1375. M98095_DAI_BSEL64);
  1376. }
  1377. return 0;
  1378. }
  1379. static int max98095_dai3_set_fmt(struct snd_soc_dai *codec_dai,
  1380. unsigned int fmt)
  1381. {
  1382. struct snd_soc_codec *codec = codec_dai->codec;
  1383. struct max98095_priv *max98095 = snd_soc_codec_get_drvdata(codec);
  1384. struct max98095_cdata *cdata;
  1385. u8 regval = 0;
  1386. cdata = &max98095->dai[2];
  1387. if (fmt != cdata->fmt) {
  1388. cdata->fmt = fmt;
  1389. switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
  1390. case SND_SOC_DAIFMT_CBS_CFS:
  1391. /* Slave mode PLL */
  1392. snd_soc_write(codec, M98095_03C_DAI3_CLKCFG_HI,
  1393. 0x80);
  1394. snd_soc_write(codec, M98095_03D_DAI3_CLKCFG_LO,
  1395. 0x00);
  1396. break;
  1397. case SND_SOC_DAIFMT_CBM_CFM:
  1398. /* Set to master mode */
  1399. regval |= M98095_DAI_MAS;
  1400. break;
  1401. case SND_SOC_DAIFMT_CBS_CFM:
  1402. case SND_SOC_DAIFMT_CBM_CFS:
  1403. default:
  1404. dev_err(codec->dev, "Clock mode unsupported");
  1405. return -EINVAL;
  1406. }
  1407. switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
  1408. case SND_SOC_DAIFMT_I2S:
  1409. regval |= M98095_DAI_DLY;
  1410. break;
  1411. case SND_SOC_DAIFMT_LEFT_J:
  1412. break;
  1413. default:
  1414. return -EINVAL;
  1415. }
  1416. switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
  1417. case SND_SOC_DAIFMT_NB_NF:
  1418. break;
  1419. case SND_SOC_DAIFMT_NB_IF:
  1420. regval |= M98095_DAI_WCI;
  1421. break;
  1422. case SND_SOC_DAIFMT_IB_NF:
  1423. regval |= M98095_DAI_BCI;
  1424. break;
  1425. case SND_SOC_DAIFMT_IB_IF:
  1426. regval |= M98095_DAI_BCI|M98095_DAI_WCI;
  1427. break;
  1428. default:
  1429. return -EINVAL;
  1430. }
  1431. snd_soc_update_bits(codec, M98095_03E_DAI3_FORMAT,
  1432. M98095_DAI_MAS | M98095_DAI_DLY | M98095_DAI_BCI |
  1433. M98095_DAI_WCI, regval);
  1434. snd_soc_write(codec, M98095_03F_DAI3_CLOCK,
  1435. M98095_DAI_BSEL64);
  1436. }
  1437. return 0;
  1438. }
  1439. static int max98095_set_bias_level(struct snd_soc_codec *codec,
  1440. enum snd_soc_bias_level level)
  1441. {
  1442. struct max98095_priv *max98095 = snd_soc_codec_get_drvdata(codec);
  1443. int ret;
  1444. switch (level) {
  1445. case SND_SOC_BIAS_ON:
  1446. break;
  1447. case SND_SOC_BIAS_PREPARE:
  1448. /*
  1449. * SND_SOC_BIAS_PREPARE is called while preparing for a
  1450. * transition to ON or away from ON. If current bias_level
  1451. * is SND_SOC_BIAS_ON, then it is preparing for a transition
  1452. * away from ON. Disable the clock in that case, otherwise
  1453. * enable it.
  1454. */
  1455. if (!IS_ERR(max98095->mclk)) {
  1456. if (codec->dapm.bias_level == SND_SOC_BIAS_ON)
  1457. clk_disable_unprepare(max98095->mclk);
  1458. else
  1459. clk_prepare_enable(max98095->mclk);
  1460. }
  1461. break;
  1462. case SND_SOC_BIAS_STANDBY:
  1463. if (codec->dapm.bias_level == SND_SOC_BIAS_OFF) {
  1464. ret = regcache_sync(max98095->regmap);
  1465. if (ret != 0) {
  1466. dev_err(codec->dev, "Failed to sync cache: %d\n", ret);
  1467. return ret;
  1468. }
  1469. }
  1470. snd_soc_update_bits(codec, M98095_090_PWR_EN_IN,
  1471. M98095_MBEN, M98095_MBEN);
  1472. break;
  1473. case SND_SOC_BIAS_OFF:
  1474. snd_soc_update_bits(codec, M98095_090_PWR_EN_IN,
  1475. M98095_MBEN, 0);
  1476. regcache_mark_dirty(max98095->regmap);
  1477. break;
  1478. }
  1479. codec->dapm.bias_level = level;
  1480. return 0;
  1481. }
  1482. #define MAX98095_RATES SNDRV_PCM_RATE_8000_96000
  1483. #define MAX98095_FORMATS (SNDRV_PCM_FMTBIT_S16_LE | SNDRV_PCM_FMTBIT_S24_LE)
  1484. static const struct snd_soc_dai_ops max98095_dai1_ops = {
  1485. .set_sysclk = max98095_dai_set_sysclk,
  1486. .set_fmt = max98095_dai1_set_fmt,
  1487. .hw_params = max98095_dai1_hw_params,
  1488. };
  1489. static const struct snd_soc_dai_ops max98095_dai2_ops = {
  1490. .set_sysclk = max98095_dai_set_sysclk,
  1491. .set_fmt = max98095_dai2_set_fmt,
  1492. .hw_params = max98095_dai2_hw_params,
  1493. };
  1494. static const struct snd_soc_dai_ops max98095_dai3_ops = {
  1495. .set_sysclk = max98095_dai_set_sysclk,
  1496. .set_fmt = max98095_dai3_set_fmt,
  1497. .hw_params = max98095_dai3_hw_params,
  1498. };
  1499. static struct snd_soc_dai_driver max98095_dai[] = {
  1500. {
  1501. .name = "HiFi",
  1502. .playback = {
  1503. .stream_name = "HiFi Playback",
  1504. .channels_min = 1,
  1505. .channels_max = 2,
  1506. .rates = MAX98095_RATES,
  1507. .formats = MAX98095_FORMATS,
  1508. },
  1509. .capture = {
  1510. .stream_name = "HiFi Capture",
  1511. .channels_min = 1,
  1512. .channels_max = 2,
  1513. .rates = MAX98095_RATES,
  1514. .formats = MAX98095_FORMATS,
  1515. },
  1516. .ops = &max98095_dai1_ops,
  1517. },
  1518. {
  1519. .name = "Aux",
  1520. .playback = {
  1521. .stream_name = "Aux Playback",
  1522. .channels_min = 1,
  1523. .channels_max = 1,
  1524. .rates = MAX98095_RATES,
  1525. .formats = MAX98095_FORMATS,
  1526. },
  1527. .ops = &max98095_dai2_ops,
  1528. },
  1529. {
  1530. .name = "Voice",
  1531. .playback = {
  1532. .stream_name = "Voice Playback",
  1533. .channels_min = 1,
  1534. .channels_max = 1,
  1535. .rates = MAX98095_RATES,
  1536. .formats = MAX98095_FORMATS,
  1537. },
  1538. .ops = &max98095_dai3_ops,
  1539. }
  1540. };
  1541. static int max98095_get_eq_channel(const char *name)
  1542. {
  1543. if (strcmp(name, "EQ1 Mode") == 0)
  1544. return 0;
  1545. if (strcmp(name, "EQ2 Mode") == 0)
  1546. return 1;
  1547. return -EINVAL;
  1548. }
  1549. static int max98095_put_eq_enum(struct snd_kcontrol *kcontrol,
  1550. struct snd_ctl_elem_value *ucontrol)
  1551. {
  1552. struct snd_soc_codec *codec = snd_soc_kcontrol_codec(kcontrol);
  1553. struct max98095_priv *max98095 = snd_soc_codec_get_drvdata(codec);
  1554. struct max98095_pdata *pdata = max98095->pdata;
  1555. int channel = max98095_get_eq_channel(kcontrol->id.name);
  1556. struct max98095_cdata *cdata;
  1557. unsigned int sel = ucontrol->value.integer.value[0];
  1558. struct max98095_eq_cfg *coef_set;
  1559. int fs, best, best_val, i;
  1560. int regmask, regsave;
  1561. if (WARN_ON(channel > 1))
  1562. return -EINVAL;
  1563. if (!pdata || !max98095->eq_textcnt)
  1564. return 0;
  1565. if (sel >= pdata->eq_cfgcnt)
  1566. return -EINVAL;
  1567. cdata = &max98095->dai[channel];
  1568. cdata->eq_sel = sel;
  1569. fs = cdata->rate;
  1570. /* Find the selected configuration with nearest sample rate */
  1571. best = 0;
  1572. best_val = INT_MAX;
  1573. for (i = 0; i < pdata->eq_cfgcnt; i++) {
  1574. if (strcmp(pdata->eq_cfg[i].name, max98095->eq_texts[sel]) == 0 &&
  1575. abs(pdata->eq_cfg[i].rate - fs) < best_val) {
  1576. best = i;
  1577. best_val = abs(pdata->eq_cfg[i].rate - fs);
  1578. }
  1579. }
  1580. dev_dbg(codec->dev, "Selected %s/%dHz for %dHz sample rate\n",
  1581. pdata->eq_cfg[best].name,
  1582. pdata->eq_cfg[best].rate, fs);
  1583. coef_set = &pdata->eq_cfg[best];
  1584. regmask = (channel == 0) ? M98095_EQ1EN : M98095_EQ2EN;
  1585. /* Disable filter while configuring, and save current on/off state */
  1586. regsave = snd_soc_read(codec, M98095_088_CFG_LEVEL);
  1587. snd_soc_update_bits(codec, M98095_088_CFG_LEVEL, regmask, 0);
  1588. mutex_lock(&codec->mutex);
  1589. snd_soc_update_bits(codec, M98095_00F_HOST_CFG, M98095_SEG, M98095_SEG);
  1590. m98095_eq_band(codec, channel, 0, coef_set->band1);
  1591. m98095_eq_band(codec, channel, 1, coef_set->band2);
  1592. m98095_eq_band(codec, channel, 2, coef_set->band3);
  1593. m98095_eq_band(codec, channel, 3, coef_set->band4);
  1594. m98095_eq_band(codec, channel, 4, coef_set->band5);
  1595. snd_soc_update_bits(codec, M98095_00F_HOST_CFG, M98095_SEG, 0);
  1596. mutex_unlock(&codec->mutex);
  1597. /* Restore the original on/off state */
  1598. snd_soc_update_bits(codec, M98095_088_CFG_LEVEL, regmask, regsave);
  1599. return 0;
  1600. }
  1601. static int max98095_get_eq_enum(struct snd_kcontrol *kcontrol,
  1602. struct snd_ctl_elem_value *ucontrol)
  1603. {
  1604. struct snd_soc_codec *codec = snd_soc_kcontrol_codec(kcontrol);
  1605. struct max98095_priv *max98095 = snd_soc_codec_get_drvdata(codec);
  1606. int channel = max98095_get_eq_channel(kcontrol->id.name);
  1607. struct max98095_cdata *cdata;
  1608. cdata = &max98095->dai[channel];
  1609. ucontrol->value.enumerated.item[0] = cdata->eq_sel;
  1610. return 0;
  1611. }
  1612. static void max98095_handle_eq_pdata(struct snd_soc_codec *codec)
  1613. {
  1614. struct max98095_priv *max98095 = snd_soc_codec_get_drvdata(codec);
  1615. struct max98095_pdata *pdata = max98095->pdata;
  1616. struct max98095_eq_cfg *cfg;
  1617. unsigned int cfgcnt;
  1618. int i, j;
  1619. const char **t;
  1620. int ret;
  1621. struct snd_kcontrol_new controls[] = {
  1622. SOC_ENUM_EXT("EQ1 Mode",
  1623. max98095->eq_enum,
  1624. max98095_get_eq_enum,
  1625. max98095_put_eq_enum),
  1626. SOC_ENUM_EXT("EQ2 Mode",
  1627. max98095->eq_enum,
  1628. max98095_get_eq_enum,
  1629. max98095_put_eq_enum),
  1630. };
  1631. cfg = pdata->eq_cfg;
  1632. cfgcnt = pdata->eq_cfgcnt;
  1633. /* Setup an array of texts for the equalizer enum.
  1634. * This is based on Mark Brown's equalizer driver code.
  1635. */
  1636. max98095->eq_textcnt = 0;
  1637. max98095->eq_texts = NULL;
  1638. for (i = 0; i < cfgcnt; i++) {
  1639. for (j = 0; j < max98095->eq_textcnt; j++) {
  1640. if (strcmp(cfg[i].name, max98095->eq_texts[j]) == 0)
  1641. break;
  1642. }
  1643. if (j != max98095->eq_textcnt)
  1644. continue;
  1645. /* Expand the array */
  1646. t = krealloc(max98095->eq_texts,
  1647. sizeof(char *) * (max98095->eq_textcnt + 1),
  1648. GFP_KERNEL);
  1649. if (t == NULL)
  1650. continue;
  1651. /* Store the new entry */
  1652. t[max98095->eq_textcnt] = cfg[i].name;
  1653. max98095->eq_textcnt++;
  1654. max98095->eq_texts = t;
  1655. }
  1656. /* Now point the soc_enum to .texts array items */
  1657. max98095->eq_enum.texts = max98095->eq_texts;
  1658. max98095->eq_enum.items = max98095->eq_textcnt;
  1659. ret = snd_soc_add_codec_controls(codec, controls, ARRAY_SIZE(controls));
  1660. if (ret != 0)
  1661. dev_err(codec->dev, "Failed to add EQ control: %d\n", ret);
  1662. }
  1663. static const char *bq_mode_name[] = {"Biquad1 Mode", "Biquad2 Mode"};
  1664. static int max98095_get_bq_channel(struct snd_soc_codec *codec,
  1665. const char *name)
  1666. {
  1667. int i;
  1668. for (i = 0; i < ARRAY_SIZE(bq_mode_name); i++)
  1669. if (strcmp(name, bq_mode_name[i]) == 0)
  1670. return i;
  1671. /* Shouldn't happen */
  1672. dev_err(codec->dev, "Bad biquad channel name '%s'\n", name);
  1673. return -EINVAL;
  1674. }
  1675. static int max98095_put_bq_enum(struct snd_kcontrol *kcontrol,
  1676. struct snd_ctl_elem_value *ucontrol)
  1677. {
  1678. struct snd_soc_codec *codec = snd_soc_kcontrol_codec(kcontrol);
  1679. struct max98095_priv *max98095 = snd_soc_codec_get_drvdata(codec);
  1680. struct max98095_pdata *pdata = max98095->pdata;
  1681. int channel = max98095_get_bq_channel(codec, kcontrol->id.name);
  1682. struct max98095_cdata *cdata;
  1683. unsigned int sel = ucontrol->value.integer.value[0];
  1684. struct max98095_biquad_cfg *coef_set;
  1685. int fs, best, best_val, i;
  1686. int regmask, regsave;
  1687. if (channel < 0)
  1688. return channel;
  1689. if (!pdata || !max98095->bq_textcnt)
  1690. return 0;
  1691. if (sel >= pdata->bq_cfgcnt)
  1692. return -EINVAL;
  1693. cdata = &max98095->dai[channel];
  1694. cdata->bq_sel = sel;
  1695. fs = cdata->rate;
  1696. /* Find the selected configuration with nearest sample rate */
  1697. best = 0;
  1698. best_val = INT_MAX;
  1699. for (i = 0; i < pdata->bq_cfgcnt; i++) {
  1700. if (strcmp(pdata->bq_cfg[i].name, max98095->bq_texts[sel]) == 0 &&
  1701. abs(pdata->bq_cfg[i].rate - fs) < best_val) {
  1702. best = i;
  1703. best_val = abs(pdata->bq_cfg[i].rate - fs);
  1704. }
  1705. }
  1706. dev_dbg(codec->dev, "Selected %s/%dHz for %dHz sample rate\n",
  1707. pdata->bq_cfg[best].name,
  1708. pdata->bq_cfg[best].rate, fs);
  1709. coef_set = &pdata->bq_cfg[best];
  1710. regmask = (channel == 0) ? M98095_BQ1EN : M98095_BQ2EN;
  1711. /* Disable filter while configuring, and save current on/off state */
  1712. regsave = snd_soc_read(codec, M98095_088_CFG_LEVEL);
  1713. snd_soc_update_bits(codec, M98095_088_CFG_LEVEL, regmask, 0);
  1714. mutex_lock(&codec->mutex);
  1715. snd_soc_update_bits(codec, M98095_00F_HOST_CFG, M98095_SEG, M98095_SEG);
  1716. m98095_biquad_band(codec, channel, 0, coef_set->band1);
  1717. m98095_biquad_band(codec, channel, 1, coef_set->band2);
  1718. snd_soc_update_bits(codec, M98095_00F_HOST_CFG, M98095_SEG, 0);
  1719. mutex_unlock(&codec->mutex);
  1720. /* Restore the original on/off state */
  1721. snd_soc_update_bits(codec, M98095_088_CFG_LEVEL, regmask, regsave);
  1722. return 0;
  1723. }
  1724. static int max98095_get_bq_enum(struct snd_kcontrol *kcontrol,
  1725. struct snd_ctl_elem_value *ucontrol)
  1726. {
  1727. struct snd_soc_codec *codec = snd_soc_kcontrol_codec(kcontrol);
  1728. struct max98095_priv *max98095 = snd_soc_codec_get_drvdata(codec);
  1729. int channel = max98095_get_bq_channel(codec, kcontrol->id.name);
  1730. struct max98095_cdata *cdata;
  1731. if (channel < 0)
  1732. return channel;
  1733. cdata = &max98095->dai[channel];
  1734. ucontrol->value.enumerated.item[0] = cdata->bq_sel;
  1735. return 0;
  1736. }
  1737. static void max98095_handle_bq_pdata(struct snd_soc_codec *codec)
  1738. {
  1739. struct max98095_priv *max98095 = snd_soc_codec_get_drvdata(codec);
  1740. struct max98095_pdata *pdata = max98095->pdata;
  1741. struct max98095_biquad_cfg *cfg;
  1742. unsigned int cfgcnt;
  1743. int i, j;
  1744. const char **t;
  1745. int ret;
  1746. struct snd_kcontrol_new controls[] = {
  1747. SOC_ENUM_EXT((char *)bq_mode_name[0],
  1748. max98095->bq_enum,
  1749. max98095_get_bq_enum,
  1750. max98095_put_bq_enum),
  1751. SOC_ENUM_EXT((char *)bq_mode_name[1],
  1752. max98095->bq_enum,
  1753. max98095_get_bq_enum,
  1754. max98095_put_bq_enum),
  1755. };
  1756. BUILD_BUG_ON(ARRAY_SIZE(controls) != ARRAY_SIZE(bq_mode_name));
  1757. cfg = pdata->bq_cfg;
  1758. cfgcnt = pdata->bq_cfgcnt;
  1759. /* Setup an array of texts for the biquad enum.
  1760. * This is based on Mark Brown's equalizer driver code.
  1761. */
  1762. max98095->bq_textcnt = 0;
  1763. max98095->bq_texts = NULL;
  1764. for (i = 0; i < cfgcnt; i++) {
  1765. for (j = 0; j < max98095->bq_textcnt; j++) {
  1766. if (strcmp(cfg[i].name, max98095->bq_texts[j]) == 0)
  1767. break;
  1768. }
  1769. if (j != max98095->bq_textcnt)
  1770. continue;
  1771. /* Expand the array */
  1772. t = krealloc(max98095->bq_texts,
  1773. sizeof(char *) * (max98095->bq_textcnt + 1),
  1774. GFP_KERNEL);
  1775. if (t == NULL)
  1776. continue;
  1777. /* Store the new entry */
  1778. t[max98095->bq_textcnt] = cfg[i].name;
  1779. max98095->bq_textcnt++;
  1780. max98095->bq_texts = t;
  1781. }
  1782. /* Now point the soc_enum to .texts array items */
  1783. max98095->bq_enum.texts = max98095->bq_texts;
  1784. max98095->bq_enum.items = max98095->bq_textcnt;
  1785. ret = snd_soc_add_codec_controls(codec, controls, ARRAY_SIZE(controls));
  1786. if (ret != 0)
  1787. dev_err(codec->dev, "Failed to add Biquad control: %d\n", ret);
  1788. }
  1789. static void max98095_handle_pdata(struct snd_soc_codec *codec)
  1790. {
  1791. struct max98095_priv *max98095 = snd_soc_codec_get_drvdata(codec);
  1792. struct max98095_pdata *pdata = max98095->pdata;
  1793. u8 regval = 0;
  1794. if (!pdata) {
  1795. dev_dbg(codec->dev, "No platform data\n");
  1796. return;
  1797. }
  1798. /* Configure mic for analog/digital mic mode */
  1799. if (pdata->digmic_left_mode)
  1800. regval |= M98095_DIGMIC_L;
  1801. if (pdata->digmic_right_mode)
  1802. regval |= M98095_DIGMIC_R;
  1803. snd_soc_write(codec, M98095_087_CFG_MIC, regval);
  1804. /* Configure equalizers */
  1805. if (pdata->eq_cfgcnt)
  1806. max98095_handle_eq_pdata(codec);
  1807. /* Configure bi-quad filters */
  1808. if (pdata->bq_cfgcnt)
  1809. max98095_handle_bq_pdata(codec);
  1810. }
  1811. static irqreturn_t max98095_report_jack(int irq, void *data)
  1812. {
  1813. struct snd_soc_codec *codec = data;
  1814. struct max98095_priv *max98095 = snd_soc_codec_get_drvdata(codec);
  1815. unsigned int value;
  1816. int hp_report = 0;
  1817. int mic_report = 0;
  1818. /* Read the Jack Status Register */
  1819. value = snd_soc_read(codec, M98095_007_JACK_AUTO_STS);
  1820. /* If ddone is not set, then detection isn't finished yet */
  1821. if ((value & M98095_DDONE) == 0)
  1822. return IRQ_NONE;
  1823. /* if hp, check its bit, and if set, clear it */
  1824. if ((value & M98095_HP_IN || value & M98095_LO_IN) &&
  1825. max98095->headphone_jack)
  1826. hp_report |= SND_JACK_HEADPHONE;
  1827. /* if mic, check its bit, and if set, clear it */
  1828. if ((value & M98095_MIC_IN) && max98095->mic_jack)
  1829. mic_report |= SND_JACK_MICROPHONE;
  1830. if (max98095->headphone_jack == max98095->mic_jack) {
  1831. snd_soc_jack_report(max98095->headphone_jack,
  1832. hp_report | mic_report,
  1833. SND_JACK_HEADSET);
  1834. } else {
  1835. if (max98095->headphone_jack)
  1836. snd_soc_jack_report(max98095->headphone_jack,
  1837. hp_report, SND_JACK_HEADPHONE);
  1838. if (max98095->mic_jack)
  1839. snd_soc_jack_report(max98095->mic_jack,
  1840. mic_report, SND_JACK_MICROPHONE);
  1841. }
  1842. return IRQ_HANDLED;
  1843. }
  1844. static int max98095_jack_detect_enable(struct snd_soc_codec *codec)
  1845. {
  1846. struct max98095_priv *max98095 = snd_soc_codec_get_drvdata(codec);
  1847. int ret = 0;
  1848. int detect_enable = M98095_JDEN;
  1849. unsigned int slew = M98095_DEFAULT_SLEW_DELAY;
  1850. if (max98095->pdata->jack_detect_pin5en)
  1851. detect_enable |= M98095_PIN5EN;
  1852. if (max98095->pdata->jack_detect_delay)
  1853. slew = max98095->pdata->jack_detect_delay;
  1854. ret = snd_soc_write(codec, M98095_08E_JACK_DC_SLEW, slew);
  1855. if (ret < 0) {
  1856. dev_err(codec->dev, "Failed to cfg auto detect %d\n", ret);
  1857. return ret;
  1858. }
  1859. /* configure auto detection to be enabled */
  1860. ret = snd_soc_write(codec, M98095_089_JACK_DET_AUTO, detect_enable);
  1861. if (ret < 0) {
  1862. dev_err(codec->dev, "Failed to cfg auto detect %d\n", ret);
  1863. return ret;
  1864. }
  1865. return ret;
  1866. }
  1867. static int max98095_jack_detect_disable(struct snd_soc_codec *codec)
  1868. {
  1869. int ret = 0;
  1870. /* configure auto detection to be disabled */
  1871. ret = snd_soc_write(codec, M98095_089_JACK_DET_AUTO, 0x0);
  1872. if (ret < 0) {
  1873. dev_err(codec->dev, "Failed to cfg auto detect %d\n", ret);
  1874. return ret;
  1875. }
  1876. return ret;
  1877. }
  1878. int max98095_jack_detect(struct snd_soc_codec *codec,
  1879. struct snd_soc_jack *hp_jack, struct snd_soc_jack *mic_jack)
  1880. {
  1881. struct max98095_priv *max98095 = snd_soc_codec_get_drvdata(codec);
  1882. struct i2c_client *client = to_i2c_client(codec->dev);
  1883. int ret = 0;
  1884. max98095->headphone_jack = hp_jack;
  1885. max98095->mic_jack = mic_jack;
  1886. /* only progress if we have at least 1 jack pointer */
  1887. if (!hp_jack && !mic_jack)
  1888. return -EINVAL;
  1889. max98095_jack_detect_enable(codec);
  1890. /* enable interrupts for headphone jack detection */
  1891. ret = snd_soc_update_bits(codec, M98095_013_JACK_INT_EN,
  1892. M98095_IDDONE, M98095_IDDONE);
  1893. if (ret < 0) {
  1894. dev_err(codec->dev, "Failed to cfg jack irqs %d\n", ret);
  1895. return ret;
  1896. }
  1897. max98095_report_jack(client->irq, codec);
  1898. return 0;
  1899. }
  1900. EXPORT_SYMBOL_GPL(max98095_jack_detect);
  1901. #ifdef CONFIG_PM
  1902. static int max98095_suspend(struct snd_soc_codec *codec)
  1903. {
  1904. struct max98095_priv *max98095 = snd_soc_codec_get_drvdata(codec);
  1905. if (max98095->headphone_jack || max98095->mic_jack)
  1906. max98095_jack_detect_disable(codec);
  1907. max98095_set_bias_level(codec, SND_SOC_BIAS_OFF);
  1908. return 0;
  1909. }
  1910. static int max98095_resume(struct snd_soc_codec *codec)
  1911. {
  1912. struct max98095_priv *max98095 = snd_soc_codec_get_drvdata(codec);
  1913. struct i2c_client *client = to_i2c_client(codec->dev);
  1914. max98095_set_bias_level(codec, SND_SOC_BIAS_STANDBY);
  1915. if (max98095->headphone_jack || max98095->mic_jack) {
  1916. max98095_jack_detect_enable(codec);
  1917. max98095_report_jack(client->irq, codec);
  1918. }
  1919. return 0;
  1920. }
  1921. #else
  1922. #define max98095_suspend NULL
  1923. #define max98095_resume NULL
  1924. #endif
  1925. static int max98095_reset(struct snd_soc_codec *codec)
  1926. {
  1927. int i, ret;
  1928. /* Gracefully reset the DSP core and the codec hardware
  1929. * in a proper sequence */
  1930. ret = snd_soc_write(codec, M98095_00F_HOST_CFG, 0);
  1931. if (ret < 0) {
  1932. dev_err(codec->dev, "Failed to reset DSP: %d\n", ret);
  1933. return ret;
  1934. }
  1935. ret = snd_soc_write(codec, M98095_097_PWR_SYS, 0);
  1936. if (ret < 0) {
  1937. dev_err(codec->dev, "Failed to reset codec: %d\n", ret);
  1938. return ret;
  1939. }
  1940. /* Reset to hardware default for registers, as there is not
  1941. * a soft reset hardware control register */
  1942. for (i = M98095_010_HOST_INT_CFG; i < M98095_REG_MAX_CACHED; i++) {
  1943. ret = snd_soc_write(codec, i, snd_soc_read(codec, i));
  1944. if (ret < 0) {
  1945. dev_err(codec->dev, "Failed to reset: %d\n", ret);
  1946. return ret;
  1947. }
  1948. }
  1949. return ret;
  1950. }
  1951. static int max98095_probe(struct snd_soc_codec *codec)
  1952. {
  1953. struct max98095_priv *max98095 = snd_soc_codec_get_drvdata(codec);
  1954. struct max98095_cdata *cdata;
  1955. struct i2c_client *client;
  1956. int ret = 0;
  1957. max98095->mclk = devm_clk_get(codec->dev, "mclk");
  1958. if (PTR_ERR(max98095->mclk) == -EPROBE_DEFER)
  1959. return -EPROBE_DEFER;
  1960. /* reset the codec, the DSP core, and disable all interrupts */
  1961. max98095_reset(codec);
  1962. client = to_i2c_client(codec->dev);
  1963. /* initialize private data */
  1964. max98095->sysclk = (unsigned)-1;
  1965. max98095->eq_textcnt = 0;
  1966. max98095->bq_textcnt = 0;
  1967. cdata = &max98095->dai[0];
  1968. cdata->rate = (unsigned)-1;
  1969. cdata->fmt = (unsigned)-1;
  1970. cdata->eq_sel = 0;
  1971. cdata->bq_sel = 0;
  1972. cdata = &max98095->dai[1];
  1973. cdata->rate = (unsigned)-1;
  1974. cdata->fmt = (unsigned)-1;
  1975. cdata->eq_sel = 0;
  1976. cdata->bq_sel = 0;
  1977. cdata = &max98095->dai[2];
  1978. cdata->rate = (unsigned)-1;
  1979. cdata->fmt = (unsigned)-1;
  1980. cdata->eq_sel = 0;
  1981. cdata->bq_sel = 0;
  1982. max98095->lin_state = 0;
  1983. max98095->mic1pre = 0;
  1984. max98095->mic2pre = 0;
  1985. if (client->irq) {
  1986. /* register an audio interrupt */
  1987. ret = request_threaded_irq(client->irq, NULL,
  1988. max98095_report_jack,
  1989. IRQF_TRIGGER_FALLING | IRQF_TRIGGER_RISING,
  1990. "max98095", codec);
  1991. if (ret) {
  1992. dev_err(codec->dev, "Failed to request IRQ: %d\n", ret);
  1993. goto err_access;
  1994. }
  1995. }
  1996. ret = snd_soc_read(codec, M98095_0FF_REV_ID);
  1997. if (ret < 0) {
  1998. dev_err(codec->dev, "Failure reading hardware revision: %d\n",
  1999. ret);
  2000. goto err_irq;
  2001. }
  2002. dev_info(codec->dev, "Hardware revision: %c\n", ret - 0x40 + 'A');
  2003. snd_soc_write(codec, M98095_097_PWR_SYS, M98095_PWRSV);
  2004. /* initialize registers cache to hardware default */
  2005. max98095_set_bias_level(codec, SND_SOC_BIAS_STANDBY);
  2006. snd_soc_write(codec, M98095_048_MIX_DAC_LR,
  2007. M98095_DAI1L_TO_DACL|M98095_DAI1R_TO_DACR);
  2008. snd_soc_write(codec, M98095_049_MIX_DAC_M,
  2009. M98095_DAI2M_TO_DACM|M98095_DAI3M_TO_DACM);
  2010. snd_soc_write(codec, M98095_092_PWR_EN_OUT, M98095_SPK_SPREADSPECTRUM);
  2011. snd_soc_write(codec, M98095_045_CFG_DSP, M98095_DSPNORMAL);
  2012. snd_soc_write(codec, M98095_04E_CFG_HP, M98095_HPNORMAL);
  2013. snd_soc_write(codec, M98095_02C_DAI1_IOCFG,
  2014. M98095_S1NORMAL|M98095_SDATA);
  2015. snd_soc_write(codec, M98095_036_DAI2_IOCFG,
  2016. M98095_S2NORMAL|M98095_SDATA);
  2017. snd_soc_write(codec, M98095_040_DAI3_IOCFG,
  2018. M98095_S3NORMAL|M98095_SDATA);
  2019. max98095_handle_pdata(codec);
  2020. /* take the codec out of the shut down */
  2021. snd_soc_update_bits(codec, M98095_097_PWR_SYS, M98095_SHDNRUN,
  2022. M98095_SHDNRUN);
  2023. return 0;
  2024. err_irq:
  2025. if (client->irq)
  2026. free_irq(client->irq, codec);
  2027. err_access:
  2028. return ret;
  2029. }
  2030. static int max98095_remove(struct snd_soc_codec *codec)
  2031. {
  2032. struct max98095_priv *max98095 = snd_soc_codec_get_drvdata(codec);
  2033. struct i2c_client *client = to_i2c_client(codec->dev);
  2034. max98095_set_bias_level(codec, SND_SOC_BIAS_OFF);
  2035. if (max98095->headphone_jack || max98095->mic_jack)
  2036. max98095_jack_detect_disable(codec);
  2037. if (client->irq)
  2038. free_irq(client->irq, codec);
  2039. return 0;
  2040. }
  2041. static struct snd_soc_codec_driver soc_codec_dev_max98095 = {
  2042. .probe = max98095_probe,
  2043. .remove = max98095_remove,
  2044. .suspend = max98095_suspend,
  2045. .resume = max98095_resume,
  2046. .set_bias_level = max98095_set_bias_level,
  2047. .controls = max98095_snd_controls,
  2048. .num_controls = ARRAY_SIZE(max98095_snd_controls),
  2049. .dapm_widgets = max98095_dapm_widgets,
  2050. .num_dapm_widgets = ARRAY_SIZE(max98095_dapm_widgets),
  2051. .dapm_routes = max98095_audio_map,
  2052. .num_dapm_routes = ARRAY_SIZE(max98095_audio_map),
  2053. };
  2054. static int max98095_i2c_probe(struct i2c_client *i2c,
  2055. const struct i2c_device_id *id)
  2056. {
  2057. struct max98095_priv *max98095;
  2058. int ret;
  2059. max98095 = devm_kzalloc(&i2c->dev, sizeof(struct max98095_priv),
  2060. GFP_KERNEL);
  2061. if (max98095 == NULL)
  2062. return -ENOMEM;
  2063. max98095->regmap = devm_regmap_init_i2c(i2c, &max98095_regmap);
  2064. if (IS_ERR(max98095->regmap)) {
  2065. ret = PTR_ERR(max98095->regmap);
  2066. dev_err(&i2c->dev, "Failed to allocate regmap: %d\n", ret);
  2067. return ret;
  2068. }
  2069. max98095->devtype = id->driver_data;
  2070. i2c_set_clientdata(i2c, max98095);
  2071. max98095->pdata = i2c->dev.platform_data;
  2072. ret = snd_soc_register_codec(&i2c->dev, &soc_codec_dev_max98095,
  2073. max98095_dai, ARRAY_SIZE(max98095_dai));
  2074. return ret;
  2075. }
  2076. static int max98095_i2c_remove(struct i2c_client *client)
  2077. {
  2078. snd_soc_unregister_codec(&client->dev);
  2079. return 0;
  2080. }
  2081. static const struct i2c_device_id max98095_i2c_id[] = {
  2082. { "max98095", MAX98095 },
  2083. { }
  2084. };
  2085. MODULE_DEVICE_TABLE(i2c, max98095_i2c_id);
  2086. static const struct of_device_id max98095_of_match[] = {
  2087. { .compatible = "maxim,max98095", },
  2088. { }
  2089. };
  2090. MODULE_DEVICE_TABLE(of, max98095_of_match);
  2091. static struct i2c_driver max98095_i2c_driver = {
  2092. .driver = {
  2093. .name = "max98095",
  2094. .owner = THIS_MODULE,
  2095. .of_match_table = of_match_ptr(max98095_of_match),
  2096. },
  2097. .probe = max98095_i2c_probe,
  2098. .remove = max98095_i2c_remove,
  2099. .id_table = max98095_i2c_id,
  2100. };
  2101. module_i2c_driver(max98095_i2c_driver);
  2102. MODULE_DESCRIPTION("ALSA SoC MAX98095 driver");
  2103. MODULE_AUTHOR("Peter Hsiang");
  2104. MODULE_LICENSE("GPL");