jz4740-i2s.c 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467
  1. /*
  2. * Copyright (C) 2010, Lars-Peter Clausen <lars@metafoo.de>
  3. *
  4. * This program is free software; you can redistribute it and/or modify it
  5. * under the terms of the GNU General Public License as published by the
  6. * Free Software Foundation; either version 2 of the License, or (at your
  7. * option) any later version.
  8. *
  9. * You should have received a copy of the GNU General Public License along
  10. * with this program; if not, write to the Free Software Foundation, Inc.,
  11. * 675 Mass Ave, Cambridge, MA 02139, USA.
  12. *
  13. */
  14. #include <linux/init.h>
  15. #include <linux/io.h>
  16. #include <linux/kernel.h>
  17. #include <linux/module.h>
  18. #include <linux/platform_device.h>
  19. #include <linux/slab.h>
  20. #include <linux/clk.h>
  21. #include <linux/delay.h>
  22. #include <linux/dma-mapping.h>
  23. #include <sound/core.h>
  24. #include <sound/pcm.h>
  25. #include <sound/pcm_params.h>
  26. #include <sound/soc.h>
  27. #include <sound/initval.h>
  28. #include <sound/dmaengine_pcm.h>
  29. #include "jz4740-i2s.h"
  30. #define JZ4740_DMA_TYPE_AIC_TRANSMIT 24
  31. #define JZ4740_DMA_TYPE_AIC_RECEIVE 25
  32. #define JZ_REG_AIC_CONF 0x00
  33. #define JZ_REG_AIC_CTRL 0x04
  34. #define JZ_REG_AIC_I2S_FMT 0x10
  35. #define JZ_REG_AIC_FIFO_STATUS 0x14
  36. #define JZ_REG_AIC_I2S_STATUS 0x1c
  37. #define JZ_REG_AIC_CLK_DIV 0x30
  38. #define JZ_REG_AIC_FIFO 0x34
  39. #define JZ_AIC_CONF_FIFO_RX_THRESHOLD_MASK (0xf << 12)
  40. #define JZ_AIC_CONF_FIFO_TX_THRESHOLD_MASK (0xf << 8)
  41. #define JZ_AIC_CONF_OVERFLOW_PLAY_LAST BIT(6)
  42. #define JZ_AIC_CONF_INTERNAL_CODEC BIT(5)
  43. #define JZ_AIC_CONF_I2S BIT(4)
  44. #define JZ_AIC_CONF_RESET BIT(3)
  45. #define JZ_AIC_CONF_BIT_CLK_MASTER BIT(2)
  46. #define JZ_AIC_CONF_SYNC_CLK_MASTER BIT(1)
  47. #define JZ_AIC_CONF_ENABLE BIT(0)
  48. #define JZ_AIC_CONF_FIFO_RX_THRESHOLD_OFFSET 12
  49. #define JZ_AIC_CONF_FIFO_TX_THRESHOLD_OFFSET 8
  50. #define JZ_AIC_CTRL_OUTPUT_SAMPLE_SIZE_MASK (0x7 << 19)
  51. #define JZ_AIC_CTRL_INPUT_SAMPLE_SIZE_MASK (0x7 << 16)
  52. #define JZ_AIC_CTRL_ENABLE_RX_DMA BIT(15)
  53. #define JZ_AIC_CTRL_ENABLE_TX_DMA BIT(14)
  54. #define JZ_AIC_CTRL_MONO_TO_STEREO BIT(11)
  55. #define JZ_AIC_CTRL_SWITCH_ENDIANNESS BIT(10)
  56. #define JZ_AIC_CTRL_SIGNED_TO_UNSIGNED BIT(9)
  57. #define JZ_AIC_CTRL_FLUSH BIT(8)
  58. #define JZ_AIC_CTRL_ENABLE_ROR_INT BIT(6)
  59. #define JZ_AIC_CTRL_ENABLE_TUR_INT BIT(5)
  60. #define JZ_AIC_CTRL_ENABLE_RFS_INT BIT(4)
  61. #define JZ_AIC_CTRL_ENABLE_TFS_INT BIT(3)
  62. #define JZ_AIC_CTRL_ENABLE_LOOPBACK BIT(2)
  63. #define JZ_AIC_CTRL_ENABLE_PLAYBACK BIT(1)
  64. #define JZ_AIC_CTRL_ENABLE_CAPTURE BIT(0)
  65. #define JZ_AIC_CTRL_OUTPUT_SAMPLE_SIZE_OFFSET 19
  66. #define JZ_AIC_CTRL_INPUT_SAMPLE_SIZE_OFFSET 16
  67. #define JZ_AIC_I2S_FMT_DISABLE_BIT_CLK BIT(12)
  68. #define JZ_AIC_I2S_FMT_ENABLE_SYS_CLK BIT(4)
  69. #define JZ_AIC_I2S_FMT_MSB BIT(0)
  70. #define JZ_AIC_I2S_STATUS_BUSY BIT(2)
  71. #define JZ_AIC_CLK_DIV_MASK 0xf
  72. struct jz4740_i2s {
  73. struct resource *mem;
  74. void __iomem *base;
  75. dma_addr_t phys_base;
  76. struct clk *clk_aic;
  77. struct clk *clk_i2s;
  78. struct snd_dmaengine_dai_dma_data playback_dma_data;
  79. struct snd_dmaengine_dai_dma_data capture_dma_data;
  80. };
  81. static inline uint32_t jz4740_i2s_read(const struct jz4740_i2s *i2s,
  82. unsigned int reg)
  83. {
  84. return readl(i2s->base + reg);
  85. }
  86. static inline void jz4740_i2s_write(const struct jz4740_i2s *i2s,
  87. unsigned int reg, uint32_t value)
  88. {
  89. writel(value, i2s->base + reg);
  90. }
  91. static int jz4740_i2s_startup(struct snd_pcm_substream *substream,
  92. struct snd_soc_dai *dai)
  93. {
  94. struct jz4740_i2s *i2s = snd_soc_dai_get_drvdata(dai);
  95. uint32_t conf, ctrl;
  96. if (dai->active)
  97. return 0;
  98. ctrl = jz4740_i2s_read(i2s, JZ_REG_AIC_CTRL);
  99. ctrl |= JZ_AIC_CTRL_FLUSH;
  100. jz4740_i2s_write(i2s, JZ_REG_AIC_CTRL, ctrl);
  101. clk_prepare_enable(i2s->clk_i2s);
  102. conf = jz4740_i2s_read(i2s, JZ_REG_AIC_CONF);
  103. conf |= JZ_AIC_CONF_ENABLE;
  104. jz4740_i2s_write(i2s, JZ_REG_AIC_CONF, conf);
  105. return 0;
  106. }
  107. static void jz4740_i2s_shutdown(struct snd_pcm_substream *substream,
  108. struct snd_soc_dai *dai)
  109. {
  110. struct jz4740_i2s *i2s = snd_soc_dai_get_drvdata(dai);
  111. uint32_t conf;
  112. if (dai->active)
  113. return;
  114. conf = jz4740_i2s_read(i2s, JZ_REG_AIC_CONF);
  115. conf &= ~JZ_AIC_CONF_ENABLE;
  116. jz4740_i2s_write(i2s, JZ_REG_AIC_CONF, conf);
  117. clk_disable_unprepare(i2s->clk_i2s);
  118. }
  119. static int jz4740_i2s_trigger(struct snd_pcm_substream *substream, int cmd,
  120. struct snd_soc_dai *dai)
  121. {
  122. struct jz4740_i2s *i2s = snd_soc_dai_get_drvdata(dai);
  123. uint32_t ctrl;
  124. uint32_t mask;
  125. if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
  126. mask = JZ_AIC_CTRL_ENABLE_PLAYBACK | JZ_AIC_CTRL_ENABLE_TX_DMA;
  127. else
  128. mask = JZ_AIC_CTRL_ENABLE_CAPTURE | JZ_AIC_CTRL_ENABLE_RX_DMA;
  129. ctrl = jz4740_i2s_read(i2s, JZ_REG_AIC_CTRL);
  130. switch (cmd) {
  131. case SNDRV_PCM_TRIGGER_START:
  132. case SNDRV_PCM_TRIGGER_RESUME:
  133. case SNDRV_PCM_TRIGGER_PAUSE_RELEASE:
  134. ctrl |= mask;
  135. break;
  136. case SNDRV_PCM_TRIGGER_STOP:
  137. case SNDRV_PCM_TRIGGER_SUSPEND:
  138. case SNDRV_PCM_TRIGGER_PAUSE_PUSH:
  139. ctrl &= ~mask;
  140. break;
  141. default:
  142. return -EINVAL;
  143. }
  144. jz4740_i2s_write(i2s, JZ_REG_AIC_CTRL, ctrl);
  145. return 0;
  146. }
  147. static int jz4740_i2s_set_fmt(struct snd_soc_dai *dai, unsigned int fmt)
  148. {
  149. struct jz4740_i2s *i2s = snd_soc_dai_get_drvdata(dai);
  150. uint32_t format = 0;
  151. uint32_t conf;
  152. conf = jz4740_i2s_read(i2s, JZ_REG_AIC_CONF);
  153. conf &= ~(JZ_AIC_CONF_BIT_CLK_MASTER | JZ_AIC_CONF_SYNC_CLK_MASTER);
  154. switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
  155. case SND_SOC_DAIFMT_CBS_CFS:
  156. conf |= JZ_AIC_CONF_BIT_CLK_MASTER | JZ_AIC_CONF_SYNC_CLK_MASTER;
  157. format |= JZ_AIC_I2S_FMT_ENABLE_SYS_CLK;
  158. break;
  159. case SND_SOC_DAIFMT_CBM_CFS:
  160. conf |= JZ_AIC_CONF_SYNC_CLK_MASTER;
  161. break;
  162. case SND_SOC_DAIFMT_CBS_CFM:
  163. conf |= JZ_AIC_CONF_BIT_CLK_MASTER;
  164. break;
  165. case SND_SOC_DAIFMT_CBM_CFM:
  166. break;
  167. default:
  168. return -EINVAL;
  169. }
  170. switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
  171. case SND_SOC_DAIFMT_MSB:
  172. format |= JZ_AIC_I2S_FMT_MSB;
  173. break;
  174. case SND_SOC_DAIFMT_I2S:
  175. break;
  176. default:
  177. return -EINVAL;
  178. }
  179. switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
  180. case SND_SOC_DAIFMT_NB_NF:
  181. break;
  182. default:
  183. return -EINVAL;
  184. }
  185. jz4740_i2s_write(i2s, JZ_REG_AIC_CONF, conf);
  186. jz4740_i2s_write(i2s, JZ_REG_AIC_I2S_FMT, format);
  187. return 0;
  188. }
  189. static int jz4740_i2s_hw_params(struct snd_pcm_substream *substream,
  190. struct snd_pcm_hw_params *params, struct snd_soc_dai *dai)
  191. {
  192. struct jz4740_i2s *i2s = snd_soc_dai_get_drvdata(dai);
  193. unsigned int sample_size;
  194. uint32_t ctrl;
  195. ctrl = jz4740_i2s_read(i2s, JZ_REG_AIC_CTRL);
  196. switch (params_format(params)) {
  197. case SNDRV_PCM_FORMAT_S8:
  198. sample_size = 0;
  199. break;
  200. case SNDRV_PCM_FORMAT_S16:
  201. sample_size = 1;
  202. break;
  203. default:
  204. return -EINVAL;
  205. }
  206. if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK) {
  207. ctrl &= ~JZ_AIC_CTRL_OUTPUT_SAMPLE_SIZE_MASK;
  208. ctrl |= sample_size << JZ_AIC_CTRL_OUTPUT_SAMPLE_SIZE_OFFSET;
  209. if (params_channels(params) == 1)
  210. ctrl |= JZ_AIC_CTRL_MONO_TO_STEREO;
  211. else
  212. ctrl &= ~JZ_AIC_CTRL_MONO_TO_STEREO;
  213. } else {
  214. ctrl &= ~JZ_AIC_CTRL_INPUT_SAMPLE_SIZE_MASK;
  215. ctrl |= sample_size << JZ_AIC_CTRL_INPUT_SAMPLE_SIZE_OFFSET;
  216. }
  217. jz4740_i2s_write(i2s, JZ_REG_AIC_CTRL, ctrl);
  218. return 0;
  219. }
  220. static int jz4740_i2s_set_sysclk(struct snd_soc_dai *dai, int clk_id,
  221. unsigned int freq, int dir)
  222. {
  223. struct jz4740_i2s *i2s = snd_soc_dai_get_drvdata(dai);
  224. struct clk *parent;
  225. int ret = 0;
  226. switch (clk_id) {
  227. case JZ4740_I2S_CLKSRC_EXT:
  228. parent = clk_get(NULL, "ext");
  229. clk_set_parent(i2s->clk_i2s, parent);
  230. break;
  231. case JZ4740_I2S_CLKSRC_PLL:
  232. parent = clk_get(NULL, "pll half");
  233. clk_set_parent(i2s->clk_i2s, parent);
  234. ret = clk_set_rate(i2s->clk_i2s, freq);
  235. break;
  236. default:
  237. return -EINVAL;
  238. }
  239. clk_put(parent);
  240. return ret;
  241. }
  242. static int jz4740_i2s_suspend(struct snd_soc_dai *dai)
  243. {
  244. struct jz4740_i2s *i2s = snd_soc_dai_get_drvdata(dai);
  245. uint32_t conf;
  246. if (dai->active) {
  247. conf = jz4740_i2s_read(i2s, JZ_REG_AIC_CONF);
  248. conf &= ~JZ_AIC_CONF_ENABLE;
  249. jz4740_i2s_write(i2s, JZ_REG_AIC_CONF, conf);
  250. clk_disable_unprepare(i2s->clk_i2s);
  251. }
  252. clk_disable_unprepare(i2s->clk_aic);
  253. return 0;
  254. }
  255. static int jz4740_i2s_resume(struct snd_soc_dai *dai)
  256. {
  257. struct jz4740_i2s *i2s = snd_soc_dai_get_drvdata(dai);
  258. uint32_t conf;
  259. clk_prepare_enable(i2s->clk_aic);
  260. if (dai->active) {
  261. clk_prepare_enable(i2s->clk_i2s);
  262. conf = jz4740_i2s_read(i2s, JZ_REG_AIC_CONF);
  263. conf |= JZ_AIC_CONF_ENABLE;
  264. jz4740_i2s_write(i2s, JZ_REG_AIC_CONF, conf);
  265. }
  266. return 0;
  267. }
  268. static void jz4740_i2c_init_pcm_config(struct jz4740_i2s *i2s)
  269. {
  270. struct snd_dmaengine_dai_dma_data *dma_data;
  271. /* Playback */
  272. dma_data = &i2s->playback_dma_data;
  273. dma_data->maxburst = 16;
  274. dma_data->slave_id = JZ4740_DMA_TYPE_AIC_TRANSMIT;
  275. dma_data->addr = i2s->phys_base + JZ_REG_AIC_FIFO;
  276. /* Capture */
  277. dma_data = &i2s->capture_dma_data;
  278. dma_data->maxburst = 16;
  279. dma_data->slave_id = JZ4740_DMA_TYPE_AIC_RECEIVE;
  280. dma_data->addr = i2s->phys_base + JZ_REG_AIC_FIFO;
  281. }
  282. static int jz4740_i2s_dai_probe(struct snd_soc_dai *dai)
  283. {
  284. struct jz4740_i2s *i2s = snd_soc_dai_get_drvdata(dai);
  285. uint32_t conf;
  286. clk_prepare_enable(i2s->clk_aic);
  287. jz4740_i2c_init_pcm_config(i2s);
  288. snd_soc_dai_init_dma_data(dai, &i2s->playback_dma_data,
  289. &i2s->capture_dma_data);
  290. conf = (7 << JZ_AIC_CONF_FIFO_RX_THRESHOLD_OFFSET) |
  291. (8 << JZ_AIC_CONF_FIFO_TX_THRESHOLD_OFFSET) |
  292. JZ_AIC_CONF_OVERFLOW_PLAY_LAST |
  293. JZ_AIC_CONF_I2S |
  294. JZ_AIC_CONF_INTERNAL_CODEC;
  295. jz4740_i2s_write(i2s, JZ_REG_AIC_CONF, JZ_AIC_CONF_RESET);
  296. jz4740_i2s_write(i2s, JZ_REG_AIC_CONF, conf);
  297. return 0;
  298. }
  299. static int jz4740_i2s_dai_remove(struct snd_soc_dai *dai)
  300. {
  301. struct jz4740_i2s *i2s = snd_soc_dai_get_drvdata(dai);
  302. clk_disable_unprepare(i2s->clk_aic);
  303. return 0;
  304. }
  305. static const struct snd_soc_dai_ops jz4740_i2s_dai_ops = {
  306. .startup = jz4740_i2s_startup,
  307. .shutdown = jz4740_i2s_shutdown,
  308. .trigger = jz4740_i2s_trigger,
  309. .hw_params = jz4740_i2s_hw_params,
  310. .set_fmt = jz4740_i2s_set_fmt,
  311. .set_sysclk = jz4740_i2s_set_sysclk,
  312. };
  313. #define JZ4740_I2S_FMTS (SNDRV_PCM_FMTBIT_S8 | \
  314. SNDRV_PCM_FMTBIT_S16_LE)
  315. static struct snd_soc_dai_driver jz4740_i2s_dai = {
  316. .probe = jz4740_i2s_dai_probe,
  317. .remove = jz4740_i2s_dai_remove,
  318. .playback = {
  319. .channels_min = 1,
  320. .channels_max = 2,
  321. .rates = SNDRV_PCM_RATE_8000_48000,
  322. .formats = JZ4740_I2S_FMTS,
  323. },
  324. .capture = {
  325. .channels_min = 2,
  326. .channels_max = 2,
  327. .rates = SNDRV_PCM_RATE_8000_48000,
  328. .formats = JZ4740_I2S_FMTS,
  329. },
  330. .symmetric_rates = 1,
  331. .ops = &jz4740_i2s_dai_ops,
  332. .suspend = jz4740_i2s_suspend,
  333. .resume = jz4740_i2s_resume,
  334. };
  335. static const struct snd_soc_component_driver jz4740_i2s_component = {
  336. .name = "jz4740-i2s",
  337. };
  338. static int jz4740_i2s_dev_probe(struct platform_device *pdev)
  339. {
  340. struct jz4740_i2s *i2s;
  341. struct resource *mem;
  342. int ret;
  343. i2s = devm_kzalloc(&pdev->dev, sizeof(*i2s), GFP_KERNEL);
  344. if (!i2s)
  345. return -ENOMEM;
  346. mem = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  347. i2s->base = devm_ioremap_resource(&pdev->dev, mem);
  348. if (IS_ERR(i2s->base))
  349. return PTR_ERR(i2s->base);
  350. i2s->phys_base = mem->start;
  351. i2s->clk_aic = devm_clk_get(&pdev->dev, "aic");
  352. if (IS_ERR(i2s->clk_aic))
  353. return PTR_ERR(i2s->clk_aic);
  354. i2s->clk_i2s = devm_clk_get(&pdev->dev, "i2s");
  355. if (IS_ERR(i2s->clk_i2s))
  356. return PTR_ERR(i2s->clk_i2s);
  357. platform_set_drvdata(pdev, i2s);
  358. ret = devm_snd_soc_register_component(&pdev->dev,
  359. &jz4740_i2s_component, &jz4740_i2s_dai, 1);
  360. if (ret)
  361. return ret;
  362. return devm_snd_dmaengine_pcm_register(&pdev->dev, NULL,
  363. SND_DMAENGINE_PCM_FLAG_COMPAT);
  364. }
  365. static struct platform_driver jz4740_i2s_driver = {
  366. .probe = jz4740_i2s_dev_probe,
  367. .driver = {
  368. .name = "jz4740-i2s",
  369. .owner = THIS_MODULE,
  370. },
  371. };
  372. module_platform_driver(jz4740_i2s_driver);
  373. MODULE_AUTHOR("Lars-Peter Clausen, <lars@metafoo.de>");
  374. MODULE_DESCRIPTION("Ingenic JZ4740 SoC I2S driver");
  375. MODULE_LICENSE("GPL");
  376. MODULE_ALIAS("platform:jz4740-i2s");