device.h 34 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292
  1. /*
  2. * Copyright (c) 2006, 2007 Cisco Systems, Inc. All rights reserved.
  3. *
  4. * This software is available to you under a choice of one of two
  5. * licenses. You may choose to be licensed under the terms of the GNU
  6. * General Public License (GPL) Version 2, available from the file
  7. * COPYING in the main directory of this source tree, or the
  8. * OpenIB.org BSD license below:
  9. *
  10. * Redistribution and use in source and binary forms, with or
  11. * without modification, are permitted provided that the following
  12. * conditions are met:
  13. *
  14. * - Redistributions of source code must retain the above
  15. * copyright notice, this list of conditions and the following
  16. * disclaimer.
  17. *
  18. * - Redistributions in binary form must reproduce the above
  19. * copyright notice, this list of conditions and the following
  20. * disclaimer in the documentation and/or other materials
  21. * provided with the distribution.
  22. *
  23. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
  24. * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  25. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
  26. * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
  27. * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
  28. * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
  29. * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
  30. * SOFTWARE.
  31. */
  32. #ifndef MLX4_DEVICE_H
  33. #define MLX4_DEVICE_H
  34. #include <linux/if_ether.h>
  35. #include <linux/pci.h>
  36. #include <linux/completion.h>
  37. #include <linux/radix-tree.h>
  38. #include <linux/cpu_rmap.h>
  39. #include <linux/crash_dump.h>
  40. #include <linux/atomic.h>
  41. #include <linux/clocksource.h>
  42. #define MAX_MSIX_P_PORT 17
  43. #define MAX_MSIX 64
  44. #define MSIX_LEGACY_SZ 4
  45. #define MIN_MSIX_P_PORT 5
  46. #define MLX4_NUM_UP 8
  47. #define MLX4_NUM_TC 8
  48. #define MLX4_MAX_100M_UNITS_VAL 255 /*
  49. * work around: can't set values
  50. * greater then this value when
  51. * using 100 Mbps units.
  52. */
  53. #define MLX4_RATELIMIT_100M_UNITS 3 /* 100 Mbps */
  54. #define MLX4_RATELIMIT_1G_UNITS 4 /* 1 Gbps */
  55. #define MLX4_RATELIMIT_DEFAULT 0x00ff
  56. #define MLX4_ROCE_MAX_GIDS 128
  57. #define MLX4_ROCE_PF_GIDS 16
  58. enum {
  59. MLX4_FLAG_MSI_X = 1 << 0,
  60. MLX4_FLAG_OLD_PORT_CMDS = 1 << 1,
  61. MLX4_FLAG_MASTER = 1 << 2,
  62. MLX4_FLAG_SLAVE = 1 << 3,
  63. MLX4_FLAG_SRIOV = 1 << 4,
  64. MLX4_FLAG_OLD_REG_MAC = 1 << 6,
  65. };
  66. enum {
  67. MLX4_PORT_CAP_IS_SM = 1 << 1,
  68. MLX4_PORT_CAP_DEV_MGMT_SUP = 1 << 19,
  69. };
  70. enum {
  71. MLX4_MAX_PORTS = 2,
  72. MLX4_MAX_PORT_PKEYS = 128
  73. };
  74. /* base qkey for use in sriov tunnel-qp/proxy-qp communication.
  75. * These qkeys must not be allowed for general use. This is a 64k range,
  76. * and to test for violation, we use the mask (protect against future chg).
  77. */
  78. #define MLX4_RESERVED_QKEY_BASE (0xFFFF0000)
  79. #define MLX4_RESERVED_QKEY_MASK (0xFFFF0000)
  80. enum {
  81. MLX4_BOARD_ID_LEN = 64
  82. };
  83. enum {
  84. MLX4_MAX_NUM_PF = 16,
  85. MLX4_MAX_NUM_VF = 64,
  86. MLX4_MAX_NUM_VF_P_PORT = 64,
  87. MLX4_MFUNC_MAX = 80,
  88. MLX4_MAX_EQ_NUM = 1024,
  89. MLX4_MFUNC_EQ_NUM = 4,
  90. MLX4_MFUNC_MAX_EQES = 8,
  91. MLX4_MFUNC_EQE_MASK = (MLX4_MFUNC_MAX_EQES - 1)
  92. };
  93. /* Driver supports 3 diffrent device methods to manage traffic steering:
  94. * -device managed - High level API for ib and eth flow steering. FW is
  95. * managing flow steering tables.
  96. * - B0 steering mode - Common low level API for ib and (if supported) eth.
  97. * - A0 steering mode - Limited low level API for eth. In case of IB,
  98. * B0 mode is in use.
  99. */
  100. enum {
  101. MLX4_STEERING_MODE_A0,
  102. MLX4_STEERING_MODE_B0,
  103. MLX4_STEERING_MODE_DEVICE_MANAGED
  104. };
  105. static inline const char *mlx4_steering_mode_str(int steering_mode)
  106. {
  107. switch (steering_mode) {
  108. case MLX4_STEERING_MODE_A0:
  109. return "A0 steering";
  110. case MLX4_STEERING_MODE_B0:
  111. return "B0 steering";
  112. case MLX4_STEERING_MODE_DEVICE_MANAGED:
  113. return "Device managed flow steering";
  114. default:
  115. return "Unrecognize steering mode";
  116. }
  117. }
  118. enum {
  119. MLX4_TUNNEL_OFFLOAD_MODE_NONE,
  120. MLX4_TUNNEL_OFFLOAD_MODE_VXLAN
  121. };
  122. enum {
  123. MLX4_DEV_CAP_FLAG_RC = 1LL << 0,
  124. MLX4_DEV_CAP_FLAG_UC = 1LL << 1,
  125. MLX4_DEV_CAP_FLAG_UD = 1LL << 2,
  126. MLX4_DEV_CAP_FLAG_XRC = 1LL << 3,
  127. MLX4_DEV_CAP_FLAG_SRQ = 1LL << 6,
  128. MLX4_DEV_CAP_FLAG_IPOIB_CSUM = 1LL << 7,
  129. MLX4_DEV_CAP_FLAG_BAD_PKEY_CNTR = 1LL << 8,
  130. MLX4_DEV_CAP_FLAG_BAD_QKEY_CNTR = 1LL << 9,
  131. MLX4_DEV_CAP_FLAG_DPDP = 1LL << 12,
  132. MLX4_DEV_CAP_FLAG_BLH = 1LL << 15,
  133. MLX4_DEV_CAP_FLAG_MEM_WINDOW = 1LL << 16,
  134. MLX4_DEV_CAP_FLAG_APM = 1LL << 17,
  135. MLX4_DEV_CAP_FLAG_ATOMIC = 1LL << 18,
  136. MLX4_DEV_CAP_FLAG_RAW_MCAST = 1LL << 19,
  137. MLX4_DEV_CAP_FLAG_UD_AV_PORT = 1LL << 20,
  138. MLX4_DEV_CAP_FLAG_UD_MCAST = 1LL << 21,
  139. MLX4_DEV_CAP_FLAG_IBOE = 1LL << 30,
  140. MLX4_DEV_CAP_FLAG_UC_LOOPBACK = 1LL << 32,
  141. MLX4_DEV_CAP_FLAG_FCS_KEEP = 1LL << 34,
  142. MLX4_DEV_CAP_FLAG_WOL_PORT1 = 1LL << 37,
  143. MLX4_DEV_CAP_FLAG_WOL_PORT2 = 1LL << 38,
  144. MLX4_DEV_CAP_FLAG_UDP_RSS = 1LL << 40,
  145. MLX4_DEV_CAP_FLAG_VEP_UC_STEER = 1LL << 41,
  146. MLX4_DEV_CAP_FLAG_VEP_MC_STEER = 1LL << 42,
  147. MLX4_DEV_CAP_FLAG_COUNTERS = 1LL << 48,
  148. MLX4_DEV_CAP_FLAG_SET_ETH_SCHED = 1LL << 53,
  149. MLX4_DEV_CAP_FLAG_SENSE_SUPPORT = 1LL << 55,
  150. MLX4_DEV_CAP_FLAG_PORT_MNG_CHG_EV = 1LL << 59,
  151. MLX4_DEV_CAP_FLAG_64B_EQE = 1LL << 61,
  152. MLX4_DEV_CAP_FLAG_64B_CQE = 1LL << 62
  153. };
  154. enum {
  155. MLX4_DEV_CAP_FLAG2_RSS = 1LL << 0,
  156. MLX4_DEV_CAP_FLAG2_RSS_TOP = 1LL << 1,
  157. MLX4_DEV_CAP_FLAG2_RSS_XOR = 1LL << 2,
  158. MLX4_DEV_CAP_FLAG2_FS_EN = 1LL << 3,
  159. MLX4_DEV_CAP_FLAG2_REASSIGN_MAC_EN = 1LL << 4,
  160. MLX4_DEV_CAP_FLAG2_TS = 1LL << 5,
  161. MLX4_DEV_CAP_FLAG2_VLAN_CONTROL = 1LL << 6,
  162. MLX4_DEV_CAP_FLAG2_FSM = 1LL << 7,
  163. MLX4_DEV_CAP_FLAG2_UPDATE_QP = 1LL << 8,
  164. MLX4_DEV_CAP_FLAG2_DMFS_IPOIB = 1LL << 9,
  165. MLX4_DEV_CAP_FLAG2_VXLAN_OFFLOADS = 1LL << 10,
  166. MLX4_DEV_CAP_FLAG2_MAD_DEMUX = 1LL << 11,
  167. MLX4_DEV_CAP_FLAG2_CQE_STRIDE = 1LL << 12,
  168. MLX4_DEV_CAP_FLAG2_EQE_STRIDE = 1LL << 13
  169. };
  170. enum {
  171. MLX4_DEV_CAP_64B_EQE_ENABLED = 1LL << 0,
  172. MLX4_DEV_CAP_64B_CQE_ENABLED = 1LL << 1,
  173. MLX4_DEV_CAP_CQE_STRIDE_ENABLED = 1LL << 2,
  174. MLX4_DEV_CAP_EQE_STRIDE_ENABLED = 1LL << 3
  175. };
  176. enum {
  177. MLX4_USER_DEV_CAP_LARGE_CQE = 1L << 0
  178. };
  179. enum {
  180. MLX4_FUNC_CAP_64B_EQE_CQE = 1L << 0,
  181. MLX4_FUNC_CAP_EQE_CQE_STRIDE = 1L << 1
  182. };
  183. #define MLX4_ATTR_EXTENDED_PORT_INFO cpu_to_be16(0xff90)
  184. enum {
  185. MLX4_BMME_FLAG_WIN_TYPE_2B = 1 << 1,
  186. MLX4_BMME_FLAG_LOCAL_INV = 1 << 6,
  187. MLX4_BMME_FLAG_REMOTE_INV = 1 << 7,
  188. MLX4_BMME_FLAG_TYPE_2_WIN = 1 << 9,
  189. MLX4_BMME_FLAG_RESERVED_LKEY = 1 << 10,
  190. MLX4_BMME_FLAG_FAST_REG_WR = 1 << 11,
  191. MLX4_BMME_FLAG_VSD_INIT2RTR = 1 << 28,
  192. };
  193. enum mlx4_event {
  194. MLX4_EVENT_TYPE_COMP = 0x00,
  195. MLX4_EVENT_TYPE_PATH_MIG = 0x01,
  196. MLX4_EVENT_TYPE_COMM_EST = 0x02,
  197. MLX4_EVENT_TYPE_SQ_DRAINED = 0x03,
  198. MLX4_EVENT_TYPE_SRQ_QP_LAST_WQE = 0x13,
  199. MLX4_EVENT_TYPE_SRQ_LIMIT = 0x14,
  200. MLX4_EVENT_TYPE_CQ_ERROR = 0x04,
  201. MLX4_EVENT_TYPE_WQ_CATAS_ERROR = 0x05,
  202. MLX4_EVENT_TYPE_EEC_CATAS_ERROR = 0x06,
  203. MLX4_EVENT_TYPE_PATH_MIG_FAILED = 0x07,
  204. MLX4_EVENT_TYPE_WQ_INVAL_REQ_ERROR = 0x10,
  205. MLX4_EVENT_TYPE_WQ_ACCESS_ERROR = 0x11,
  206. MLX4_EVENT_TYPE_SRQ_CATAS_ERROR = 0x12,
  207. MLX4_EVENT_TYPE_LOCAL_CATAS_ERROR = 0x08,
  208. MLX4_EVENT_TYPE_PORT_CHANGE = 0x09,
  209. MLX4_EVENT_TYPE_EQ_OVERFLOW = 0x0f,
  210. MLX4_EVENT_TYPE_ECC_DETECT = 0x0e,
  211. MLX4_EVENT_TYPE_CMD = 0x0a,
  212. MLX4_EVENT_TYPE_VEP_UPDATE = 0x19,
  213. MLX4_EVENT_TYPE_COMM_CHANNEL = 0x18,
  214. MLX4_EVENT_TYPE_OP_REQUIRED = 0x1a,
  215. MLX4_EVENT_TYPE_FATAL_WARNING = 0x1b,
  216. MLX4_EVENT_TYPE_FLR_EVENT = 0x1c,
  217. MLX4_EVENT_TYPE_PORT_MNG_CHG_EVENT = 0x1d,
  218. MLX4_EVENT_TYPE_NONE = 0xff,
  219. };
  220. enum {
  221. MLX4_PORT_CHANGE_SUBTYPE_DOWN = 1,
  222. MLX4_PORT_CHANGE_SUBTYPE_ACTIVE = 4
  223. };
  224. enum {
  225. MLX4_FATAL_WARNING_SUBTYPE_WARMING = 0,
  226. };
  227. enum slave_port_state {
  228. SLAVE_PORT_DOWN = 0,
  229. SLAVE_PENDING_UP,
  230. SLAVE_PORT_UP,
  231. };
  232. enum slave_port_gen_event {
  233. SLAVE_PORT_GEN_EVENT_DOWN = 0,
  234. SLAVE_PORT_GEN_EVENT_UP,
  235. SLAVE_PORT_GEN_EVENT_NONE,
  236. };
  237. enum slave_port_state_event {
  238. MLX4_PORT_STATE_DEV_EVENT_PORT_DOWN,
  239. MLX4_PORT_STATE_DEV_EVENT_PORT_UP,
  240. MLX4_PORT_STATE_IB_PORT_STATE_EVENT_GID_VALID,
  241. MLX4_PORT_STATE_IB_EVENT_GID_INVALID,
  242. };
  243. enum {
  244. MLX4_PERM_LOCAL_READ = 1 << 10,
  245. MLX4_PERM_LOCAL_WRITE = 1 << 11,
  246. MLX4_PERM_REMOTE_READ = 1 << 12,
  247. MLX4_PERM_REMOTE_WRITE = 1 << 13,
  248. MLX4_PERM_ATOMIC = 1 << 14,
  249. MLX4_PERM_BIND_MW = 1 << 15,
  250. MLX4_PERM_MASK = 0xFC00
  251. };
  252. enum {
  253. MLX4_OPCODE_NOP = 0x00,
  254. MLX4_OPCODE_SEND_INVAL = 0x01,
  255. MLX4_OPCODE_RDMA_WRITE = 0x08,
  256. MLX4_OPCODE_RDMA_WRITE_IMM = 0x09,
  257. MLX4_OPCODE_SEND = 0x0a,
  258. MLX4_OPCODE_SEND_IMM = 0x0b,
  259. MLX4_OPCODE_LSO = 0x0e,
  260. MLX4_OPCODE_RDMA_READ = 0x10,
  261. MLX4_OPCODE_ATOMIC_CS = 0x11,
  262. MLX4_OPCODE_ATOMIC_FA = 0x12,
  263. MLX4_OPCODE_MASKED_ATOMIC_CS = 0x14,
  264. MLX4_OPCODE_MASKED_ATOMIC_FA = 0x15,
  265. MLX4_OPCODE_BIND_MW = 0x18,
  266. MLX4_OPCODE_FMR = 0x19,
  267. MLX4_OPCODE_LOCAL_INVAL = 0x1b,
  268. MLX4_OPCODE_CONFIG_CMD = 0x1f,
  269. MLX4_RECV_OPCODE_RDMA_WRITE_IMM = 0x00,
  270. MLX4_RECV_OPCODE_SEND = 0x01,
  271. MLX4_RECV_OPCODE_SEND_IMM = 0x02,
  272. MLX4_RECV_OPCODE_SEND_INVAL = 0x03,
  273. MLX4_CQE_OPCODE_ERROR = 0x1e,
  274. MLX4_CQE_OPCODE_RESIZE = 0x16,
  275. };
  276. enum {
  277. MLX4_STAT_RATE_OFFSET = 5
  278. };
  279. enum mlx4_protocol {
  280. MLX4_PROT_IB_IPV6 = 0,
  281. MLX4_PROT_ETH,
  282. MLX4_PROT_IB_IPV4,
  283. MLX4_PROT_FCOE
  284. };
  285. enum {
  286. MLX4_MTT_FLAG_PRESENT = 1
  287. };
  288. enum mlx4_qp_region {
  289. MLX4_QP_REGION_FW = 0,
  290. MLX4_QP_REGION_ETH_ADDR,
  291. MLX4_QP_REGION_FC_ADDR,
  292. MLX4_QP_REGION_FC_EXCH,
  293. MLX4_NUM_QP_REGION
  294. };
  295. enum mlx4_port_type {
  296. MLX4_PORT_TYPE_NONE = 0,
  297. MLX4_PORT_TYPE_IB = 1,
  298. MLX4_PORT_TYPE_ETH = 2,
  299. MLX4_PORT_TYPE_AUTO = 3
  300. };
  301. enum mlx4_special_vlan_idx {
  302. MLX4_NO_VLAN_IDX = 0,
  303. MLX4_VLAN_MISS_IDX,
  304. MLX4_VLAN_REGULAR
  305. };
  306. enum mlx4_steer_type {
  307. MLX4_MC_STEER = 0,
  308. MLX4_UC_STEER,
  309. MLX4_NUM_STEERS
  310. };
  311. enum {
  312. MLX4_NUM_FEXCH = 64 * 1024,
  313. };
  314. enum {
  315. MLX4_MAX_FAST_REG_PAGES = 511,
  316. };
  317. enum {
  318. MLX4_DEV_PMC_SUBTYPE_GUID_INFO = 0x14,
  319. MLX4_DEV_PMC_SUBTYPE_PORT_INFO = 0x15,
  320. MLX4_DEV_PMC_SUBTYPE_PKEY_TABLE = 0x16,
  321. };
  322. /* Port mgmt change event handling */
  323. enum {
  324. MLX4_EQ_PORT_INFO_MSTR_SM_LID_CHANGE_MASK = 1 << 0,
  325. MLX4_EQ_PORT_INFO_GID_PFX_CHANGE_MASK = 1 << 1,
  326. MLX4_EQ_PORT_INFO_LID_CHANGE_MASK = 1 << 2,
  327. MLX4_EQ_PORT_INFO_CLIENT_REREG_MASK = 1 << 3,
  328. MLX4_EQ_PORT_INFO_MSTR_SM_SL_CHANGE_MASK = 1 << 4,
  329. };
  330. #define MSTR_SM_CHANGE_MASK (MLX4_EQ_PORT_INFO_MSTR_SM_SL_CHANGE_MASK | \
  331. MLX4_EQ_PORT_INFO_MSTR_SM_LID_CHANGE_MASK)
  332. static inline u64 mlx4_fw_ver(u64 major, u64 minor, u64 subminor)
  333. {
  334. return (major << 32) | (minor << 16) | subminor;
  335. }
  336. struct mlx4_phys_caps {
  337. u32 gid_phys_table_len[MLX4_MAX_PORTS + 1];
  338. u32 pkey_phys_table_len[MLX4_MAX_PORTS + 1];
  339. u32 num_phys_eqs;
  340. u32 base_sqpn;
  341. u32 base_proxy_sqpn;
  342. u32 base_tunnel_sqpn;
  343. };
  344. struct mlx4_caps {
  345. u64 fw_ver;
  346. u32 function;
  347. int num_ports;
  348. int vl_cap[MLX4_MAX_PORTS + 1];
  349. int ib_mtu_cap[MLX4_MAX_PORTS + 1];
  350. __be32 ib_port_def_cap[MLX4_MAX_PORTS + 1];
  351. u64 def_mac[MLX4_MAX_PORTS + 1];
  352. int eth_mtu_cap[MLX4_MAX_PORTS + 1];
  353. int gid_table_len[MLX4_MAX_PORTS + 1];
  354. int pkey_table_len[MLX4_MAX_PORTS + 1];
  355. int trans_type[MLX4_MAX_PORTS + 1];
  356. int vendor_oui[MLX4_MAX_PORTS + 1];
  357. int wavelength[MLX4_MAX_PORTS + 1];
  358. u64 trans_code[MLX4_MAX_PORTS + 1];
  359. int local_ca_ack_delay;
  360. int num_uars;
  361. u32 uar_page_size;
  362. int bf_reg_size;
  363. int bf_regs_per_page;
  364. int max_sq_sg;
  365. int max_rq_sg;
  366. int num_qps;
  367. int max_wqes;
  368. int max_sq_desc_sz;
  369. int max_rq_desc_sz;
  370. int max_qp_init_rdma;
  371. int max_qp_dest_rdma;
  372. u32 *qp0_qkey;
  373. u32 *qp0_proxy;
  374. u32 *qp1_proxy;
  375. u32 *qp0_tunnel;
  376. u32 *qp1_tunnel;
  377. int num_srqs;
  378. int max_srq_wqes;
  379. int max_srq_sge;
  380. int reserved_srqs;
  381. int num_cqs;
  382. int max_cqes;
  383. int reserved_cqs;
  384. int num_eqs;
  385. int reserved_eqs;
  386. int num_comp_vectors;
  387. int comp_pool;
  388. int num_mpts;
  389. int max_fmr_maps;
  390. int num_mtts;
  391. int fmr_reserved_mtts;
  392. int reserved_mtts;
  393. int reserved_mrws;
  394. int reserved_uars;
  395. int num_mgms;
  396. int num_amgms;
  397. int reserved_mcgs;
  398. int num_qp_per_mgm;
  399. int steering_mode;
  400. int fs_log_max_ucast_qp_range_size;
  401. int num_pds;
  402. int reserved_pds;
  403. int max_xrcds;
  404. int reserved_xrcds;
  405. int mtt_entry_sz;
  406. u32 max_msg_sz;
  407. u32 page_size_cap;
  408. u64 flags;
  409. u64 flags2;
  410. u32 bmme_flags;
  411. u32 reserved_lkey;
  412. u16 stat_rate_support;
  413. u8 port_width_cap[MLX4_MAX_PORTS + 1];
  414. int max_gso_sz;
  415. int max_rss_tbl_sz;
  416. int reserved_qps_cnt[MLX4_NUM_QP_REGION];
  417. int reserved_qps;
  418. int reserved_qps_base[MLX4_NUM_QP_REGION];
  419. int log_num_macs;
  420. int log_num_vlans;
  421. enum mlx4_port_type port_type[MLX4_MAX_PORTS + 1];
  422. u8 supported_type[MLX4_MAX_PORTS + 1];
  423. u8 suggested_type[MLX4_MAX_PORTS + 1];
  424. u8 default_sense[MLX4_MAX_PORTS + 1];
  425. u32 port_mask[MLX4_MAX_PORTS + 1];
  426. enum mlx4_port_type possible_type[MLX4_MAX_PORTS + 1];
  427. u32 max_counters;
  428. u8 port_ib_mtu[MLX4_MAX_PORTS + 1];
  429. u16 sqp_demux;
  430. u32 eqe_size;
  431. u32 cqe_size;
  432. u8 eqe_factor;
  433. u32 userspace_caps; /* userspace must be aware of these */
  434. u32 function_caps; /* VFs must be aware of these */
  435. u16 hca_core_clock;
  436. u64 phys_port_id[MLX4_MAX_PORTS + 1];
  437. int tunnel_offload_mode;
  438. };
  439. struct mlx4_buf_list {
  440. void *buf;
  441. dma_addr_t map;
  442. };
  443. struct mlx4_buf {
  444. struct mlx4_buf_list direct;
  445. struct mlx4_buf_list *page_list;
  446. int nbufs;
  447. int npages;
  448. int page_shift;
  449. };
  450. struct mlx4_mtt {
  451. u32 offset;
  452. int order;
  453. int page_shift;
  454. };
  455. enum {
  456. MLX4_DB_PER_PAGE = PAGE_SIZE / 4
  457. };
  458. struct mlx4_db_pgdir {
  459. struct list_head list;
  460. DECLARE_BITMAP(order0, MLX4_DB_PER_PAGE);
  461. DECLARE_BITMAP(order1, MLX4_DB_PER_PAGE / 2);
  462. unsigned long *bits[2];
  463. __be32 *db_page;
  464. dma_addr_t db_dma;
  465. };
  466. struct mlx4_ib_user_db_page;
  467. struct mlx4_db {
  468. __be32 *db;
  469. union {
  470. struct mlx4_db_pgdir *pgdir;
  471. struct mlx4_ib_user_db_page *user_page;
  472. } u;
  473. dma_addr_t dma;
  474. int index;
  475. int order;
  476. };
  477. struct mlx4_hwq_resources {
  478. struct mlx4_db db;
  479. struct mlx4_mtt mtt;
  480. struct mlx4_buf buf;
  481. };
  482. struct mlx4_mr {
  483. struct mlx4_mtt mtt;
  484. u64 iova;
  485. u64 size;
  486. u32 key;
  487. u32 pd;
  488. u32 access;
  489. int enabled;
  490. };
  491. enum mlx4_mw_type {
  492. MLX4_MW_TYPE_1 = 1,
  493. MLX4_MW_TYPE_2 = 2,
  494. };
  495. struct mlx4_mw {
  496. u32 key;
  497. u32 pd;
  498. enum mlx4_mw_type type;
  499. int enabled;
  500. };
  501. struct mlx4_fmr {
  502. struct mlx4_mr mr;
  503. struct mlx4_mpt_entry *mpt;
  504. __be64 *mtts;
  505. dma_addr_t dma_handle;
  506. int max_pages;
  507. int max_maps;
  508. int maps;
  509. u8 page_shift;
  510. };
  511. struct mlx4_uar {
  512. unsigned long pfn;
  513. int index;
  514. struct list_head bf_list;
  515. unsigned free_bf_bmap;
  516. void __iomem *map;
  517. void __iomem *bf_map;
  518. };
  519. struct mlx4_bf {
  520. unsigned int offset;
  521. int buf_size;
  522. struct mlx4_uar *uar;
  523. void __iomem *reg;
  524. };
  525. struct mlx4_cq {
  526. void (*comp) (struct mlx4_cq *);
  527. void (*event) (struct mlx4_cq *, enum mlx4_event);
  528. struct mlx4_uar *uar;
  529. u32 cons_index;
  530. u16 irq;
  531. __be32 *set_ci_db;
  532. __be32 *arm_db;
  533. int arm_sn;
  534. int cqn;
  535. unsigned vector;
  536. atomic_t refcount;
  537. struct completion free;
  538. };
  539. struct mlx4_qp {
  540. void (*event) (struct mlx4_qp *, enum mlx4_event);
  541. int qpn;
  542. atomic_t refcount;
  543. struct completion free;
  544. };
  545. struct mlx4_srq {
  546. void (*event) (struct mlx4_srq *, enum mlx4_event);
  547. int srqn;
  548. int max;
  549. int max_gs;
  550. int wqe_shift;
  551. atomic_t refcount;
  552. struct completion free;
  553. };
  554. struct mlx4_av {
  555. __be32 port_pd;
  556. u8 reserved1;
  557. u8 g_slid;
  558. __be16 dlid;
  559. u8 reserved2;
  560. u8 gid_index;
  561. u8 stat_rate;
  562. u8 hop_limit;
  563. __be32 sl_tclass_flowlabel;
  564. u8 dgid[16];
  565. };
  566. struct mlx4_eth_av {
  567. __be32 port_pd;
  568. u8 reserved1;
  569. u8 smac_idx;
  570. u16 reserved2;
  571. u8 reserved3;
  572. u8 gid_index;
  573. u8 stat_rate;
  574. u8 hop_limit;
  575. __be32 sl_tclass_flowlabel;
  576. u8 dgid[16];
  577. u8 s_mac[6];
  578. u8 reserved4[2];
  579. __be16 vlan;
  580. u8 mac[ETH_ALEN];
  581. };
  582. union mlx4_ext_av {
  583. struct mlx4_av ib;
  584. struct mlx4_eth_av eth;
  585. };
  586. struct mlx4_counter {
  587. u8 reserved1[3];
  588. u8 counter_mode;
  589. __be32 num_ifc;
  590. u32 reserved2[2];
  591. __be64 rx_frames;
  592. __be64 rx_bytes;
  593. __be64 tx_frames;
  594. __be64 tx_bytes;
  595. };
  596. struct mlx4_quotas {
  597. int qp;
  598. int cq;
  599. int srq;
  600. int mpt;
  601. int mtt;
  602. int counter;
  603. int xrcd;
  604. };
  605. struct mlx4_vf_dev {
  606. u8 min_port;
  607. u8 n_ports;
  608. };
  609. struct mlx4_dev {
  610. struct pci_dev *pdev;
  611. unsigned long flags;
  612. unsigned long num_slaves;
  613. struct mlx4_caps caps;
  614. struct mlx4_phys_caps phys_caps;
  615. struct mlx4_quotas quotas;
  616. struct radix_tree_root qp_table_tree;
  617. u8 rev_id;
  618. char board_id[MLX4_BOARD_ID_LEN];
  619. int num_vfs;
  620. int numa_node;
  621. int oper_log_mgm_entry_size;
  622. u64 regid_promisc_array[MLX4_MAX_PORTS + 1];
  623. u64 regid_allmulti_array[MLX4_MAX_PORTS + 1];
  624. struct mlx4_vf_dev *dev_vfs;
  625. int nvfs[MLX4_MAX_PORTS + 1];
  626. };
  627. struct mlx4_eqe {
  628. u8 reserved1;
  629. u8 type;
  630. u8 reserved2;
  631. u8 subtype;
  632. union {
  633. u32 raw[6];
  634. struct {
  635. __be32 cqn;
  636. } __packed comp;
  637. struct {
  638. u16 reserved1;
  639. __be16 token;
  640. u32 reserved2;
  641. u8 reserved3[3];
  642. u8 status;
  643. __be64 out_param;
  644. } __packed cmd;
  645. struct {
  646. __be32 qpn;
  647. } __packed qp;
  648. struct {
  649. __be32 srqn;
  650. } __packed srq;
  651. struct {
  652. __be32 cqn;
  653. u32 reserved1;
  654. u8 reserved2[3];
  655. u8 syndrome;
  656. } __packed cq_err;
  657. struct {
  658. u32 reserved1[2];
  659. __be32 port;
  660. } __packed port_change;
  661. struct {
  662. #define COMM_CHANNEL_BIT_ARRAY_SIZE 4
  663. u32 reserved;
  664. u32 bit_vec[COMM_CHANNEL_BIT_ARRAY_SIZE];
  665. } __packed comm_channel_arm;
  666. struct {
  667. u8 port;
  668. u8 reserved[3];
  669. __be64 mac;
  670. } __packed mac_update;
  671. struct {
  672. __be32 slave_id;
  673. } __packed flr_event;
  674. struct {
  675. __be16 current_temperature;
  676. __be16 warning_threshold;
  677. } __packed warming;
  678. struct {
  679. u8 reserved[3];
  680. u8 port;
  681. union {
  682. struct {
  683. __be16 mstr_sm_lid;
  684. __be16 port_lid;
  685. __be32 changed_attr;
  686. u8 reserved[3];
  687. u8 mstr_sm_sl;
  688. __be64 gid_prefix;
  689. } __packed port_info;
  690. struct {
  691. __be32 block_ptr;
  692. __be32 tbl_entries_mask;
  693. } __packed tbl_change_info;
  694. } params;
  695. } __packed port_mgmt_change;
  696. } event;
  697. u8 slave_id;
  698. u8 reserved3[2];
  699. u8 owner;
  700. } __packed;
  701. struct mlx4_init_port_param {
  702. int set_guid0;
  703. int set_node_guid;
  704. int set_si_guid;
  705. u16 mtu;
  706. int port_width_cap;
  707. u16 vl_cap;
  708. u16 max_gid;
  709. u16 max_pkey;
  710. u64 guid0;
  711. u64 node_guid;
  712. u64 si_guid;
  713. };
  714. #define mlx4_foreach_port(port, dev, type) \
  715. for ((port) = 1; (port) <= (dev)->caps.num_ports; (port)++) \
  716. if ((type) == (dev)->caps.port_mask[(port)])
  717. #define mlx4_foreach_non_ib_transport_port(port, dev) \
  718. for ((port) = 1; (port) <= (dev)->caps.num_ports; (port)++) \
  719. if (((dev)->caps.port_mask[port] != MLX4_PORT_TYPE_IB))
  720. #define mlx4_foreach_ib_transport_port(port, dev) \
  721. for ((port) = 1; (port) <= (dev)->caps.num_ports; (port)++) \
  722. if (((dev)->caps.port_mask[port] == MLX4_PORT_TYPE_IB) || \
  723. ((dev)->caps.flags & MLX4_DEV_CAP_FLAG_IBOE))
  724. #define MLX4_INVALID_SLAVE_ID 0xFF
  725. void handle_port_mgmt_change_event(struct work_struct *work);
  726. static inline int mlx4_master_func_num(struct mlx4_dev *dev)
  727. {
  728. return dev->caps.function;
  729. }
  730. static inline int mlx4_is_master(struct mlx4_dev *dev)
  731. {
  732. return dev->flags & MLX4_FLAG_MASTER;
  733. }
  734. static inline int mlx4_num_reserved_sqps(struct mlx4_dev *dev)
  735. {
  736. return dev->phys_caps.base_sqpn + 8 +
  737. 16 * MLX4_MFUNC_MAX * !!mlx4_is_master(dev);
  738. }
  739. static inline int mlx4_is_qp_reserved(struct mlx4_dev *dev, u32 qpn)
  740. {
  741. return (qpn < dev->phys_caps.base_sqpn + 8 +
  742. 16 * MLX4_MFUNC_MAX * !!mlx4_is_master(dev));
  743. }
  744. static inline int mlx4_is_guest_proxy(struct mlx4_dev *dev, int slave, u32 qpn)
  745. {
  746. int guest_proxy_base = dev->phys_caps.base_proxy_sqpn + slave * 8;
  747. if (qpn >= guest_proxy_base && qpn < guest_proxy_base + 8)
  748. return 1;
  749. return 0;
  750. }
  751. static inline int mlx4_is_mfunc(struct mlx4_dev *dev)
  752. {
  753. return dev->flags & (MLX4_FLAG_SLAVE | MLX4_FLAG_MASTER);
  754. }
  755. static inline int mlx4_is_slave(struct mlx4_dev *dev)
  756. {
  757. return dev->flags & MLX4_FLAG_SLAVE;
  758. }
  759. int mlx4_buf_alloc(struct mlx4_dev *dev, int size, int max_direct,
  760. struct mlx4_buf *buf, gfp_t gfp);
  761. void mlx4_buf_free(struct mlx4_dev *dev, int size, struct mlx4_buf *buf);
  762. static inline void *mlx4_buf_offset(struct mlx4_buf *buf, int offset)
  763. {
  764. if (BITS_PER_LONG == 64 || buf->nbufs == 1)
  765. return buf->direct.buf + offset;
  766. else
  767. return buf->page_list[offset >> PAGE_SHIFT].buf +
  768. (offset & (PAGE_SIZE - 1));
  769. }
  770. int mlx4_pd_alloc(struct mlx4_dev *dev, u32 *pdn);
  771. void mlx4_pd_free(struct mlx4_dev *dev, u32 pdn);
  772. int mlx4_xrcd_alloc(struct mlx4_dev *dev, u32 *xrcdn);
  773. void mlx4_xrcd_free(struct mlx4_dev *dev, u32 xrcdn);
  774. int mlx4_uar_alloc(struct mlx4_dev *dev, struct mlx4_uar *uar);
  775. void mlx4_uar_free(struct mlx4_dev *dev, struct mlx4_uar *uar);
  776. int mlx4_bf_alloc(struct mlx4_dev *dev, struct mlx4_bf *bf, int node);
  777. void mlx4_bf_free(struct mlx4_dev *dev, struct mlx4_bf *bf);
  778. int mlx4_mtt_init(struct mlx4_dev *dev, int npages, int page_shift,
  779. struct mlx4_mtt *mtt);
  780. void mlx4_mtt_cleanup(struct mlx4_dev *dev, struct mlx4_mtt *mtt);
  781. u64 mlx4_mtt_addr(struct mlx4_dev *dev, struct mlx4_mtt *mtt);
  782. int mlx4_mr_alloc(struct mlx4_dev *dev, u32 pd, u64 iova, u64 size, u32 access,
  783. int npages, int page_shift, struct mlx4_mr *mr);
  784. int mlx4_mr_free(struct mlx4_dev *dev, struct mlx4_mr *mr);
  785. int mlx4_mr_enable(struct mlx4_dev *dev, struct mlx4_mr *mr);
  786. int mlx4_mw_alloc(struct mlx4_dev *dev, u32 pd, enum mlx4_mw_type type,
  787. struct mlx4_mw *mw);
  788. void mlx4_mw_free(struct mlx4_dev *dev, struct mlx4_mw *mw);
  789. int mlx4_mw_enable(struct mlx4_dev *dev, struct mlx4_mw *mw);
  790. int mlx4_write_mtt(struct mlx4_dev *dev, struct mlx4_mtt *mtt,
  791. int start_index, int npages, u64 *page_list);
  792. int mlx4_buf_write_mtt(struct mlx4_dev *dev, struct mlx4_mtt *mtt,
  793. struct mlx4_buf *buf, gfp_t gfp);
  794. int mlx4_db_alloc(struct mlx4_dev *dev, struct mlx4_db *db, int order,
  795. gfp_t gfp);
  796. void mlx4_db_free(struct mlx4_dev *dev, struct mlx4_db *db);
  797. int mlx4_alloc_hwq_res(struct mlx4_dev *dev, struct mlx4_hwq_resources *wqres,
  798. int size, int max_direct);
  799. void mlx4_free_hwq_res(struct mlx4_dev *mdev, struct mlx4_hwq_resources *wqres,
  800. int size);
  801. int mlx4_cq_alloc(struct mlx4_dev *dev, int nent, struct mlx4_mtt *mtt,
  802. struct mlx4_uar *uar, u64 db_rec, struct mlx4_cq *cq,
  803. unsigned vector, int collapsed, int timestamp_en);
  804. void mlx4_cq_free(struct mlx4_dev *dev, struct mlx4_cq *cq);
  805. int mlx4_qp_reserve_range(struct mlx4_dev *dev, int cnt, int align, int *base);
  806. void mlx4_qp_release_range(struct mlx4_dev *dev, int base_qpn, int cnt);
  807. int mlx4_qp_alloc(struct mlx4_dev *dev, int qpn, struct mlx4_qp *qp,
  808. gfp_t gfp);
  809. void mlx4_qp_free(struct mlx4_dev *dev, struct mlx4_qp *qp);
  810. int mlx4_srq_alloc(struct mlx4_dev *dev, u32 pdn, u32 cqn, u16 xrcdn,
  811. struct mlx4_mtt *mtt, u64 db_rec, struct mlx4_srq *srq);
  812. void mlx4_srq_free(struct mlx4_dev *dev, struct mlx4_srq *srq);
  813. int mlx4_srq_arm(struct mlx4_dev *dev, struct mlx4_srq *srq, int limit_watermark);
  814. int mlx4_srq_query(struct mlx4_dev *dev, struct mlx4_srq *srq, int *limit_watermark);
  815. int mlx4_INIT_PORT(struct mlx4_dev *dev, int port);
  816. int mlx4_CLOSE_PORT(struct mlx4_dev *dev, int port);
  817. int mlx4_unicast_attach(struct mlx4_dev *dev, struct mlx4_qp *qp, u8 gid[16],
  818. int block_mcast_loopback, enum mlx4_protocol prot);
  819. int mlx4_unicast_detach(struct mlx4_dev *dev, struct mlx4_qp *qp, u8 gid[16],
  820. enum mlx4_protocol prot);
  821. int mlx4_multicast_attach(struct mlx4_dev *dev, struct mlx4_qp *qp, u8 gid[16],
  822. u8 port, int block_mcast_loopback,
  823. enum mlx4_protocol protocol, u64 *reg_id);
  824. int mlx4_multicast_detach(struct mlx4_dev *dev, struct mlx4_qp *qp, u8 gid[16],
  825. enum mlx4_protocol protocol, u64 reg_id);
  826. enum {
  827. MLX4_DOMAIN_UVERBS = 0x1000,
  828. MLX4_DOMAIN_ETHTOOL = 0x2000,
  829. MLX4_DOMAIN_RFS = 0x3000,
  830. MLX4_DOMAIN_NIC = 0x5000,
  831. };
  832. enum mlx4_net_trans_rule_id {
  833. MLX4_NET_TRANS_RULE_ID_ETH = 0,
  834. MLX4_NET_TRANS_RULE_ID_IB,
  835. MLX4_NET_TRANS_RULE_ID_IPV6,
  836. MLX4_NET_TRANS_RULE_ID_IPV4,
  837. MLX4_NET_TRANS_RULE_ID_TCP,
  838. MLX4_NET_TRANS_RULE_ID_UDP,
  839. MLX4_NET_TRANS_RULE_ID_VXLAN,
  840. MLX4_NET_TRANS_RULE_NUM, /* should be last */
  841. };
  842. extern const u16 __sw_id_hw[];
  843. static inline int map_hw_to_sw_id(u16 header_id)
  844. {
  845. int i;
  846. for (i = 0; i < MLX4_NET_TRANS_RULE_NUM; i++) {
  847. if (header_id == __sw_id_hw[i])
  848. return i;
  849. }
  850. return -EINVAL;
  851. }
  852. enum mlx4_net_trans_promisc_mode {
  853. MLX4_FS_REGULAR = 1,
  854. MLX4_FS_ALL_DEFAULT,
  855. MLX4_FS_MC_DEFAULT,
  856. MLX4_FS_UC_SNIFFER,
  857. MLX4_FS_MC_SNIFFER,
  858. MLX4_FS_MODE_NUM, /* should be last */
  859. };
  860. struct mlx4_spec_eth {
  861. u8 dst_mac[ETH_ALEN];
  862. u8 dst_mac_msk[ETH_ALEN];
  863. u8 src_mac[ETH_ALEN];
  864. u8 src_mac_msk[ETH_ALEN];
  865. u8 ether_type_enable;
  866. __be16 ether_type;
  867. __be16 vlan_id_msk;
  868. __be16 vlan_id;
  869. };
  870. struct mlx4_spec_tcp_udp {
  871. __be16 dst_port;
  872. __be16 dst_port_msk;
  873. __be16 src_port;
  874. __be16 src_port_msk;
  875. };
  876. struct mlx4_spec_ipv4 {
  877. __be32 dst_ip;
  878. __be32 dst_ip_msk;
  879. __be32 src_ip;
  880. __be32 src_ip_msk;
  881. };
  882. struct mlx4_spec_ib {
  883. __be32 l3_qpn;
  884. __be32 qpn_msk;
  885. u8 dst_gid[16];
  886. u8 dst_gid_msk[16];
  887. };
  888. struct mlx4_spec_vxlan {
  889. __be32 vni;
  890. __be32 vni_mask;
  891. };
  892. struct mlx4_spec_list {
  893. struct list_head list;
  894. enum mlx4_net_trans_rule_id id;
  895. union {
  896. struct mlx4_spec_eth eth;
  897. struct mlx4_spec_ib ib;
  898. struct mlx4_spec_ipv4 ipv4;
  899. struct mlx4_spec_tcp_udp tcp_udp;
  900. struct mlx4_spec_vxlan vxlan;
  901. };
  902. };
  903. enum mlx4_net_trans_hw_rule_queue {
  904. MLX4_NET_TRANS_Q_FIFO,
  905. MLX4_NET_TRANS_Q_LIFO,
  906. };
  907. struct mlx4_net_trans_rule {
  908. struct list_head list;
  909. enum mlx4_net_trans_hw_rule_queue queue_mode;
  910. bool exclusive;
  911. bool allow_loopback;
  912. enum mlx4_net_trans_promisc_mode promisc_mode;
  913. u8 port;
  914. u16 priority;
  915. u32 qpn;
  916. };
  917. struct mlx4_net_trans_rule_hw_ctrl {
  918. __be16 prio;
  919. u8 type;
  920. u8 flags;
  921. u8 rsvd1;
  922. u8 funcid;
  923. u8 vep;
  924. u8 port;
  925. __be32 qpn;
  926. __be32 rsvd2;
  927. };
  928. struct mlx4_net_trans_rule_hw_ib {
  929. u8 size;
  930. u8 rsvd1;
  931. __be16 id;
  932. u32 rsvd2;
  933. __be32 l3_qpn;
  934. __be32 qpn_mask;
  935. u8 dst_gid[16];
  936. u8 dst_gid_msk[16];
  937. } __packed;
  938. struct mlx4_net_trans_rule_hw_eth {
  939. u8 size;
  940. u8 rsvd;
  941. __be16 id;
  942. u8 rsvd1[6];
  943. u8 dst_mac[6];
  944. u16 rsvd2;
  945. u8 dst_mac_msk[6];
  946. u16 rsvd3;
  947. u8 src_mac[6];
  948. u16 rsvd4;
  949. u8 src_mac_msk[6];
  950. u8 rsvd5;
  951. u8 ether_type_enable;
  952. __be16 ether_type;
  953. __be16 vlan_tag_msk;
  954. __be16 vlan_tag;
  955. } __packed;
  956. struct mlx4_net_trans_rule_hw_tcp_udp {
  957. u8 size;
  958. u8 rsvd;
  959. __be16 id;
  960. __be16 rsvd1[3];
  961. __be16 dst_port;
  962. __be16 rsvd2;
  963. __be16 dst_port_msk;
  964. __be16 rsvd3;
  965. __be16 src_port;
  966. __be16 rsvd4;
  967. __be16 src_port_msk;
  968. } __packed;
  969. struct mlx4_net_trans_rule_hw_ipv4 {
  970. u8 size;
  971. u8 rsvd;
  972. __be16 id;
  973. __be32 rsvd1;
  974. __be32 dst_ip;
  975. __be32 dst_ip_msk;
  976. __be32 src_ip;
  977. __be32 src_ip_msk;
  978. } __packed;
  979. struct mlx4_net_trans_rule_hw_vxlan {
  980. u8 size;
  981. u8 rsvd;
  982. __be16 id;
  983. __be32 rsvd1;
  984. __be32 vni;
  985. __be32 vni_mask;
  986. } __packed;
  987. struct _rule_hw {
  988. union {
  989. struct {
  990. u8 size;
  991. u8 rsvd;
  992. __be16 id;
  993. };
  994. struct mlx4_net_trans_rule_hw_eth eth;
  995. struct mlx4_net_trans_rule_hw_ib ib;
  996. struct mlx4_net_trans_rule_hw_ipv4 ipv4;
  997. struct mlx4_net_trans_rule_hw_tcp_udp tcp_udp;
  998. struct mlx4_net_trans_rule_hw_vxlan vxlan;
  999. };
  1000. };
  1001. enum {
  1002. VXLAN_STEER_BY_OUTER_MAC = 1 << 0,
  1003. VXLAN_STEER_BY_OUTER_VLAN = 1 << 1,
  1004. VXLAN_STEER_BY_VSID_VNI = 1 << 2,
  1005. VXLAN_STEER_BY_INNER_MAC = 1 << 3,
  1006. VXLAN_STEER_BY_INNER_VLAN = 1 << 4,
  1007. };
  1008. int mlx4_flow_steer_promisc_add(struct mlx4_dev *dev, u8 port, u32 qpn,
  1009. enum mlx4_net_trans_promisc_mode mode);
  1010. int mlx4_flow_steer_promisc_remove(struct mlx4_dev *dev, u8 port,
  1011. enum mlx4_net_trans_promisc_mode mode);
  1012. int mlx4_multicast_promisc_add(struct mlx4_dev *dev, u32 qpn, u8 port);
  1013. int mlx4_multicast_promisc_remove(struct mlx4_dev *dev, u32 qpn, u8 port);
  1014. int mlx4_unicast_promisc_add(struct mlx4_dev *dev, u32 qpn, u8 port);
  1015. int mlx4_unicast_promisc_remove(struct mlx4_dev *dev, u32 qpn, u8 port);
  1016. int mlx4_SET_MCAST_FLTR(struct mlx4_dev *dev, u8 port, u64 mac, u64 clear, u8 mode);
  1017. int mlx4_register_mac(struct mlx4_dev *dev, u8 port, u64 mac);
  1018. void mlx4_unregister_mac(struct mlx4_dev *dev, u8 port, u64 mac);
  1019. int mlx4_get_base_qpn(struct mlx4_dev *dev, u8 port);
  1020. int __mlx4_replace_mac(struct mlx4_dev *dev, u8 port, int qpn, u64 new_mac);
  1021. void mlx4_set_stats_bitmap(struct mlx4_dev *dev, u64 *stats_bitmap);
  1022. int mlx4_SET_PORT_general(struct mlx4_dev *dev, u8 port, int mtu,
  1023. u8 pptx, u8 pfctx, u8 pprx, u8 pfcrx);
  1024. int mlx4_SET_PORT_qpn_calc(struct mlx4_dev *dev, u8 port, u32 base_qpn,
  1025. u8 promisc);
  1026. int mlx4_SET_PORT_PRIO2TC(struct mlx4_dev *dev, u8 port, u8 *prio2tc);
  1027. int mlx4_SET_PORT_SCHEDULER(struct mlx4_dev *dev, u8 port, u8 *tc_tx_bw,
  1028. u8 *pg, u16 *ratelimit);
  1029. int mlx4_SET_PORT_VXLAN(struct mlx4_dev *dev, u8 port, u8 steering, int enable);
  1030. int mlx4_find_cached_mac(struct mlx4_dev *dev, u8 port, u64 mac, int *idx);
  1031. int mlx4_find_cached_vlan(struct mlx4_dev *dev, u8 port, u16 vid, int *idx);
  1032. int mlx4_register_vlan(struct mlx4_dev *dev, u8 port, u16 vlan, int *index);
  1033. void mlx4_unregister_vlan(struct mlx4_dev *dev, u8 port, u16 vlan);
  1034. int mlx4_map_phys_fmr(struct mlx4_dev *dev, struct mlx4_fmr *fmr, u64 *page_list,
  1035. int npages, u64 iova, u32 *lkey, u32 *rkey);
  1036. int mlx4_fmr_alloc(struct mlx4_dev *dev, u32 pd, u32 access, int max_pages,
  1037. int max_maps, u8 page_shift, struct mlx4_fmr *fmr);
  1038. int mlx4_fmr_enable(struct mlx4_dev *dev, struct mlx4_fmr *fmr);
  1039. void mlx4_fmr_unmap(struct mlx4_dev *dev, struct mlx4_fmr *fmr,
  1040. u32 *lkey, u32 *rkey);
  1041. int mlx4_fmr_free(struct mlx4_dev *dev, struct mlx4_fmr *fmr);
  1042. int mlx4_SYNC_TPT(struct mlx4_dev *dev);
  1043. int mlx4_test_interrupts(struct mlx4_dev *dev);
  1044. int mlx4_assign_eq(struct mlx4_dev *dev, char *name, struct cpu_rmap *rmap,
  1045. int *vector);
  1046. void mlx4_release_eq(struct mlx4_dev *dev, int vec);
  1047. int mlx4_eq_get_irq(struct mlx4_dev *dev, int vec);
  1048. int mlx4_get_phys_port_id(struct mlx4_dev *dev);
  1049. int mlx4_wol_read(struct mlx4_dev *dev, u64 *config, int port);
  1050. int mlx4_wol_write(struct mlx4_dev *dev, u64 config, int port);
  1051. int mlx4_counter_alloc(struct mlx4_dev *dev, u32 *idx);
  1052. void mlx4_counter_free(struct mlx4_dev *dev, u32 idx);
  1053. int mlx4_flow_attach(struct mlx4_dev *dev,
  1054. struct mlx4_net_trans_rule *rule, u64 *reg_id);
  1055. int mlx4_flow_detach(struct mlx4_dev *dev, u64 reg_id);
  1056. int mlx4_map_sw_to_hw_steering_mode(struct mlx4_dev *dev,
  1057. enum mlx4_net_trans_promisc_mode flow_type);
  1058. int mlx4_map_sw_to_hw_steering_id(struct mlx4_dev *dev,
  1059. enum mlx4_net_trans_rule_id id);
  1060. int mlx4_hw_rule_sz(struct mlx4_dev *dev, enum mlx4_net_trans_rule_id id);
  1061. int mlx4_tunnel_steer_add(struct mlx4_dev *dev, unsigned char *addr,
  1062. int port, int qpn, u16 prio, u64 *reg_id);
  1063. void mlx4_sync_pkey_table(struct mlx4_dev *dev, int slave, int port,
  1064. int i, int val);
  1065. int mlx4_get_parav_qkey(struct mlx4_dev *dev, u32 qpn, u32 *qkey);
  1066. int mlx4_is_slave_active(struct mlx4_dev *dev, int slave);
  1067. int mlx4_gen_pkey_eqe(struct mlx4_dev *dev, int slave, u8 port);
  1068. int mlx4_gen_guid_change_eqe(struct mlx4_dev *dev, int slave, u8 port);
  1069. int mlx4_gen_slaves_port_mgt_ev(struct mlx4_dev *dev, u8 port, int attr);
  1070. int mlx4_gen_port_state_change_eqe(struct mlx4_dev *dev, int slave, u8 port, u8 port_subtype_change);
  1071. enum slave_port_state mlx4_get_slave_port_state(struct mlx4_dev *dev, int slave, u8 port);
  1072. int set_and_calc_slave_port_state(struct mlx4_dev *dev, int slave, u8 port, int event, enum slave_port_gen_event *gen_event);
  1073. void mlx4_put_slave_node_guid(struct mlx4_dev *dev, int slave, __be64 guid);
  1074. __be64 mlx4_get_slave_node_guid(struct mlx4_dev *dev, int slave);
  1075. int mlx4_get_slave_from_roce_gid(struct mlx4_dev *dev, int port, u8 *gid,
  1076. int *slave_id);
  1077. int mlx4_get_roce_gid_from_slave(struct mlx4_dev *dev, int port, int slave_id,
  1078. u8 *gid);
  1079. int mlx4_FLOW_STEERING_IB_UC_QP_RANGE(struct mlx4_dev *dev, u32 min_range_qpn,
  1080. u32 max_range_qpn);
  1081. cycle_t mlx4_read_clock(struct mlx4_dev *dev);
  1082. struct mlx4_active_ports {
  1083. DECLARE_BITMAP(ports, MLX4_MAX_PORTS);
  1084. };
  1085. /* Returns a bitmap of the physical ports which are assigned to slave */
  1086. struct mlx4_active_ports mlx4_get_active_ports(struct mlx4_dev *dev, int slave);
  1087. /* Returns the physical port that represents the virtual port of the slave, */
  1088. /* or a value < 0 in case of an error. If a slave has 2 ports, the identity */
  1089. /* mapping is returned. */
  1090. int mlx4_slave_convert_port(struct mlx4_dev *dev, int slave, int port);
  1091. struct mlx4_slaves_pport {
  1092. DECLARE_BITMAP(slaves, MLX4_MFUNC_MAX);
  1093. };
  1094. /* Returns a bitmap of all slaves that are assigned to port. */
  1095. struct mlx4_slaves_pport mlx4_phys_to_slaves_pport(struct mlx4_dev *dev,
  1096. int port);
  1097. /* Returns a bitmap of all slaves that are assigned exactly to all the */
  1098. /* the ports that are set in crit_ports. */
  1099. struct mlx4_slaves_pport mlx4_phys_to_slaves_pport_actv(
  1100. struct mlx4_dev *dev,
  1101. const struct mlx4_active_ports *crit_ports);
  1102. /* Returns the slave's virtual port that represents the physical port. */
  1103. int mlx4_phys_to_slave_port(struct mlx4_dev *dev, int slave, int port);
  1104. int mlx4_get_base_gid_ix(struct mlx4_dev *dev, int slave, int port);
  1105. int mlx4_config_vxlan_port(struct mlx4_dev *dev, __be16 udp_port);
  1106. int mlx4_vf_smi_enabled(struct mlx4_dev *dev, int slave, int port);
  1107. int mlx4_vf_get_enable_smi_admin(struct mlx4_dev *dev, int slave, int port);
  1108. int mlx4_vf_set_enable_smi_admin(struct mlx4_dev *dev, int slave, int port,
  1109. int enable);
  1110. int mlx4_mr_hw_get_mpt(struct mlx4_dev *dev, struct mlx4_mr *mmr,
  1111. struct mlx4_mpt_entry ***mpt_entry);
  1112. int mlx4_mr_hw_write_mpt(struct mlx4_dev *dev, struct mlx4_mr *mmr,
  1113. struct mlx4_mpt_entry **mpt_entry);
  1114. int mlx4_mr_hw_change_pd(struct mlx4_dev *dev, struct mlx4_mpt_entry *mpt_entry,
  1115. u32 pdn);
  1116. int mlx4_mr_hw_change_access(struct mlx4_dev *dev,
  1117. struct mlx4_mpt_entry *mpt_entry,
  1118. u32 access);
  1119. void mlx4_mr_hw_put_mpt(struct mlx4_dev *dev,
  1120. struct mlx4_mpt_entry **mpt_entry);
  1121. void mlx4_mr_rereg_mem_cleanup(struct mlx4_dev *dev, struct mlx4_mr *mr);
  1122. int mlx4_mr_rereg_mem_write(struct mlx4_dev *dev, struct mlx4_mr *mr,
  1123. u64 iova, u64 size, int npages,
  1124. int page_shift, struct mlx4_mpt_entry *mpt_entry);
  1125. /* Returns true if running in low memory profile (kdump kernel) */
  1126. static inline bool mlx4_low_memory_profile(void)
  1127. {
  1128. return is_kdump_kernel();
  1129. }
  1130. #endif /* MLX4_DEVICE_H */