clk-exynos-audss.c 6.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252
  1. /*
  2. * Copyright (c) 2013 Samsung Electronics Co., Ltd.
  3. * Author: Padmavathi Venna <padma.v@samsung.com>
  4. *
  5. * This program is free software; you can redistribute it and/or modify
  6. * it under the terms of the GNU General Public License version 2 as
  7. * published by the Free Software Foundation.
  8. *
  9. * Common Clock Framework support for Audio Subsystem Clock Controller.
  10. */
  11. #include <linux/clkdev.h>
  12. #include <linux/io.h>
  13. #include <linux/clk-provider.h>
  14. #include <linux/of_address.h>
  15. #include <linux/syscore_ops.h>
  16. #include <linux/module.h>
  17. #include <linux/platform_device.h>
  18. #include <dt-bindings/clock/exynos-audss-clk.h>
  19. enum exynos_audss_clk_type {
  20. TYPE_EXYNOS4210,
  21. TYPE_EXYNOS5250,
  22. TYPE_EXYNOS5420,
  23. };
  24. static DEFINE_SPINLOCK(lock);
  25. static struct clk **clk_table;
  26. static void __iomem *reg_base;
  27. static struct clk_onecell_data clk_data;
  28. #define ASS_CLK_SRC 0x0
  29. #define ASS_CLK_DIV 0x4
  30. #define ASS_CLK_GATE 0x8
  31. #ifdef CONFIG_PM_SLEEP
  32. static unsigned long reg_save[][2] = {
  33. {ASS_CLK_SRC, 0},
  34. {ASS_CLK_DIV, 0},
  35. {ASS_CLK_GATE, 0},
  36. };
  37. static int exynos_audss_clk_suspend(void)
  38. {
  39. int i;
  40. for (i = 0; i < ARRAY_SIZE(reg_save); i++)
  41. reg_save[i][1] = readl(reg_base + reg_save[i][0]);
  42. return 0;
  43. }
  44. static void exynos_audss_clk_resume(void)
  45. {
  46. int i;
  47. for (i = 0; i < ARRAY_SIZE(reg_save); i++)
  48. writel(reg_save[i][1], reg_base + reg_save[i][0]);
  49. }
  50. static struct syscore_ops exynos_audss_clk_syscore_ops = {
  51. .suspend = exynos_audss_clk_suspend,
  52. .resume = exynos_audss_clk_resume,
  53. };
  54. #endif /* CONFIG_PM_SLEEP */
  55. static const struct of_device_id exynos_audss_clk_of_match[] = {
  56. { .compatible = "samsung,exynos4210-audss-clock",
  57. .data = (void *)TYPE_EXYNOS4210, },
  58. { .compatible = "samsung,exynos5250-audss-clock",
  59. .data = (void *)TYPE_EXYNOS5250, },
  60. { .compatible = "samsung,exynos5420-audss-clock",
  61. .data = (void *)TYPE_EXYNOS5420, },
  62. {},
  63. };
  64. /* register exynos_audss clocks */
  65. static int exynos_audss_clk_probe(struct platform_device *pdev)
  66. {
  67. int i, ret = 0;
  68. struct resource *res;
  69. const char *mout_audss_p[] = {"fin_pll", "fout_epll"};
  70. const char *mout_i2s_p[] = {"mout_audss", "cdclk0", "sclk_audio0"};
  71. const char *sclk_pcm_p = "sclk_pcm0";
  72. struct clk *pll_ref, *pll_in, *cdclk, *sclk_audio, *sclk_pcm_in;
  73. const struct of_device_id *match;
  74. enum exynos_audss_clk_type variant;
  75. match = of_match_node(exynos_audss_clk_of_match, pdev->dev.of_node);
  76. if (!match)
  77. return -EINVAL;
  78. variant = (enum exynos_audss_clk_type)match->data;
  79. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  80. reg_base = devm_ioremap_resource(&pdev->dev, res);
  81. if (IS_ERR(reg_base)) {
  82. dev_err(&pdev->dev, "failed to map audss registers\n");
  83. return PTR_ERR(reg_base);
  84. }
  85. clk_table = devm_kzalloc(&pdev->dev,
  86. sizeof(struct clk *) * EXYNOS_AUDSS_MAX_CLKS,
  87. GFP_KERNEL);
  88. if (!clk_table)
  89. return -ENOMEM;
  90. clk_data.clks = clk_table;
  91. if (variant == TYPE_EXYNOS5420)
  92. clk_data.clk_num = EXYNOS_AUDSS_MAX_CLKS;
  93. else
  94. clk_data.clk_num = EXYNOS_AUDSS_MAX_CLKS - 1;
  95. pll_ref = devm_clk_get(&pdev->dev, "pll_ref");
  96. pll_in = devm_clk_get(&pdev->dev, "pll_in");
  97. if (!IS_ERR(pll_ref))
  98. mout_audss_p[0] = __clk_get_name(pll_ref);
  99. if (!IS_ERR(pll_in))
  100. mout_audss_p[1] = __clk_get_name(pll_in);
  101. clk_table[EXYNOS_MOUT_AUDSS] = clk_register_mux(NULL, "mout_audss",
  102. mout_audss_p, ARRAY_SIZE(mout_audss_p),
  103. CLK_SET_RATE_NO_REPARENT,
  104. reg_base + ASS_CLK_SRC, 0, 1, 0, &lock);
  105. cdclk = devm_clk_get(&pdev->dev, "cdclk");
  106. sclk_audio = devm_clk_get(&pdev->dev, "sclk_audio");
  107. if (!IS_ERR(cdclk))
  108. mout_i2s_p[1] = __clk_get_name(cdclk);
  109. if (!IS_ERR(sclk_audio))
  110. mout_i2s_p[2] = __clk_get_name(sclk_audio);
  111. clk_table[EXYNOS_MOUT_I2S] = clk_register_mux(NULL, "mout_i2s",
  112. mout_i2s_p, ARRAY_SIZE(mout_i2s_p),
  113. CLK_SET_RATE_NO_REPARENT,
  114. reg_base + ASS_CLK_SRC, 2, 2, 0, &lock);
  115. clk_table[EXYNOS_DOUT_SRP] = clk_register_divider(NULL, "dout_srp",
  116. "mout_audss", 0, reg_base + ASS_CLK_DIV, 0, 4,
  117. 0, &lock);
  118. clk_table[EXYNOS_DOUT_AUD_BUS] = clk_register_divider(NULL,
  119. "dout_aud_bus", "dout_srp", 0,
  120. reg_base + ASS_CLK_DIV, 4, 4, 0, &lock);
  121. clk_table[EXYNOS_DOUT_I2S] = clk_register_divider(NULL, "dout_i2s",
  122. "mout_i2s", 0, reg_base + ASS_CLK_DIV, 8, 4, 0,
  123. &lock);
  124. clk_table[EXYNOS_SRP_CLK] = clk_register_gate(NULL, "srp_clk",
  125. "dout_srp", CLK_SET_RATE_PARENT,
  126. reg_base + ASS_CLK_GATE, 0, 0, &lock);
  127. clk_table[EXYNOS_I2S_BUS] = clk_register_gate(NULL, "i2s_bus",
  128. "dout_aud_bus", CLK_SET_RATE_PARENT,
  129. reg_base + ASS_CLK_GATE, 2, 0, &lock);
  130. clk_table[EXYNOS_SCLK_I2S] = clk_register_gate(NULL, "sclk_i2s",
  131. "dout_i2s", CLK_SET_RATE_PARENT,
  132. reg_base + ASS_CLK_GATE, 3, 0, &lock);
  133. clk_table[EXYNOS_PCM_BUS] = clk_register_gate(NULL, "pcm_bus",
  134. "sclk_pcm", CLK_SET_RATE_PARENT,
  135. reg_base + ASS_CLK_GATE, 4, 0, &lock);
  136. sclk_pcm_in = devm_clk_get(&pdev->dev, "sclk_pcm_in");
  137. if (!IS_ERR(sclk_pcm_in))
  138. sclk_pcm_p = __clk_get_name(sclk_pcm_in);
  139. clk_table[EXYNOS_SCLK_PCM] = clk_register_gate(NULL, "sclk_pcm",
  140. sclk_pcm_p, CLK_SET_RATE_PARENT,
  141. reg_base + ASS_CLK_GATE, 5, 0, &lock);
  142. if (variant == TYPE_EXYNOS5420) {
  143. clk_table[EXYNOS_ADMA] = clk_register_gate(NULL, "adma",
  144. "dout_srp", CLK_SET_RATE_PARENT,
  145. reg_base + ASS_CLK_GATE, 9, 0, &lock);
  146. }
  147. for (i = 0; i < clk_data.clk_num; i++) {
  148. if (IS_ERR(clk_table[i])) {
  149. dev_err(&pdev->dev, "failed to register clock %d\n", i);
  150. ret = PTR_ERR(clk_table[i]);
  151. goto unregister;
  152. }
  153. }
  154. ret = of_clk_add_provider(pdev->dev.of_node, of_clk_src_onecell_get,
  155. &clk_data);
  156. if (ret) {
  157. dev_err(&pdev->dev, "failed to add clock provider\n");
  158. goto unregister;
  159. }
  160. #ifdef CONFIG_PM_SLEEP
  161. register_syscore_ops(&exynos_audss_clk_syscore_ops);
  162. #endif
  163. dev_info(&pdev->dev, "setup completed\n");
  164. return 0;
  165. unregister:
  166. for (i = 0; i < clk_data.clk_num; i++) {
  167. if (!IS_ERR(clk_table[i]))
  168. clk_unregister(clk_table[i]);
  169. }
  170. return ret;
  171. }
  172. static int exynos_audss_clk_remove(struct platform_device *pdev)
  173. {
  174. int i;
  175. #ifdef CONFIG_PM_SLEEP
  176. unregister_syscore_ops(&exynos_audss_clk_syscore_ops);
  177. #endif
  178. of_clk_del_provider(pdev->dev.of_node);
  179. for (i = 0; i < clk_data.clk_num; i++) {
  180. if (!IS_ERR(clk_table[i]))
  181. clk_unregister(clk_table[i]);
  182. }
  183. return 0;
  184. }
  185. static struct platform_driver exynos_audss_clk_driver = {
  186. .driver = {
  187. .name = "exynos-audss-clk",
  188. .owner = THIS_MODULE,
  189. .of_match_table = exynos_audss_clk_of_match,
  190. },
  191. .probe = exynos_audss_clk_probe,
  192. .remove = exynos_audss_clk_remove,
  193. };
  194. static int __init exynos_audss_clk_init(void)
  195. {
  196. return platform_driver_register(&exynos_audss_clk_driver);
  197. }
  198. core_initcall(exynos_audss_clk_init);
  199. static void __exit exynos_audss_clk_exit(void)
  200. {
  201. platform_driver_unregister(&exynos_audss_clk_driver);
  202. }
  203. module_exit(exynos_audss_clk_exit);
  204. MODULE_AUTHOR("Padmavathi Venna <padma.v@samsung.com>");
  205. MODULE_DESCRIPTION("Exynos Audio Subsystem Clock Controller");
  206. MODULE_LICENSE("GPL v2");
  207. MODULE_ALIAS("platform:exynos-audss-clk");