clk-exynos5260.c 66 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982
  1. /*
  2. * Copyright (c) 2014 Samsung Electronics Co., Ltd.
  3. * Author: Rahul Sharma <rahul.sharma@samsung.com>
  4. *
  5. * This program is free software; you can redistribute it and/or modify
  6. * it under the terms of the GNU General Public License version 2 as
  7. * published by the Free Software Foundation.
  8. *
  9. * Common Clock Framework support for Exynos5260 SoC.
  10. */
  11. #include <linux/clk.h>
  12. #include <linux/clkdev.h>
  13. #include <linux/clk-provider.h>
  14. #include <linux/of.h>
  15. #include <linux/of_address.h>
  16. #include <linux/syscore_ops.h>
  17. #include "clk-exynos5260.h"
  18. #include "clk.h"
  19. #include "clk-pll.h"
  20. #include <dt-bindings/clock/exynos5260-clk.h>
  21. static LIST_HEAD(clock_reg_cache_list);
  22. struct exynos5260_clock_reg_cache {
  23. struct list_head node;
  24. void __iomem *reg_base;
  25. struct samsung_clk_reg_dump *rdump;
  26. unsigned int rd_num;
  27. };
  28. struct exynos5260_cmu_info {
  29. /* list of pll clocks and respective count */
  30. struct samsung_pll_clock *pll_clks;
  31. unsigned int nr_pll_clks;
  32. /* list of mux clocks and respective count */
  33. struct samsung_mux_clock *mux_clks;
  34. unsigned int nr_mux_clks;
  35. /* list of div clocks and respective count */
  36. struct samsung_div_clock *div_clks;
  37. unsigned int nr_div_clks;
  38. /* list of gate clocks and respective count */
  39. struct samsung_gate_clock *gate_clks;
  40. unsigned int nr_gate_clks;
  41. /* list of fixed clocks and respective count */
  42. struct samsung_fixed_rate_clock *fixed_clks;
  43. unsigned int nr_fixed_clks;
  44. /* total number of clocks with IDs assigned*/
  45. unsigned int nr_clk_ids;
  46. /* list and number of clocks registers */
  47. unsigned long *clk_regs;
  48. unsigned int nr_clk_regs;
  49. };
  50. /*
  51. * Applicable for all 2550 Type PLLS for Exynos5260, listed below
  52. * DISP_PLL, EGL_PLL, KFC_PLL, MEM_PLL, BUS_PLL, MEDIA_PLL, G3D_PLL.
  53. */
  54. static struct samsung_pll_rate_table pll2550_24mhz_tbl[] __initdata = {
  55. PLL_35XX_RATE(1700000000, 425, 6, 0),
  56. PLL_35XX_RATE(1600000000, 200, 3, 0),
  57. PLL_35XX_RATE(1500000000, 250, 4, 0),
  58. PLL_35XX_RATE(1400000000, 175, 3, 0),
  59. PLL_35XX_RATE(1300000000, 325, 6, 0),
  60. PLL_35XX_RATE(1200000000, 400, 4, 1),
  61. PLL_35XX_RATE(1100000000, 275, 3, 1),
  62. PLL_35XX_RATE(1000000000, 250, 3, 1),
  63. PLL_35XX_RATE(933000000, 311, 4, 1),
  64. PLL_35XX_RATE(900000000, 300, 4, 1),
  65. PLL_35XX_RATE(800000000, 200, 3, 1),
  66. PLL_35XX_RATE(733000000, 733, 12, 1),
  67. PLL_35XX_RATE(700000000, 175, 3, 1),
  68. PLL_35XX_RATE(667000000, 667, 12, 1),
  69. PLL_35XX_RATE(633000000, 211, 4, 1),
  70. PLL_35XX_RATE(620000000, 310, 3, 2),
  71. PLL_35XX_RATE(600000000, 400, 4, 2),
  72. PLL_35XX_RATE(543000000, 362, 4, 2),
  73. PLL_35XX_RATE(533000000, 533, 6, 2),
  74. PLL_35XX_RATE(500000000, 250, 3, 2),
  75. PLL_35XX_RATE(450000000, 300, 4, 2),
  76. PLL_35XX_RATE(400000000, 200, 3, 2),
  77. PLL_35XX_RATE(350000000, 175, 3, 2),
  78. PLL_35XX_RATE(300000000, 400, 4, 3),
  79. PLL_35XX_RATE(266000000, 266, 3, 3),
  80. PLL_35XX_RATE(200000000, 200, 3, 3),
  81. PLL_35XX_RATE(160000000, 160, 3, 3),
  82. };
  83. /*
  84. * Applicable for 2650 Type PLL for AUD_PLL.
  85. */
  86. static struct samsung_pll_rate_table pll2650_24mhz_tbl[] __initdata = {
  87. PLL_36XX_RATE(1600000000, 200, 3, 0, 0),
  88. PLL_36XX_RATE(1200000000, 100, 2, 0, 0),
  89. PLL_36XX_RATE(1000000000, 250, 3, 1, 0),
  90. PLL_36XX_RATE(800000000, 200, 3, 1, 0),
  91. PLL_36XX_RATE(600000000, 100, 2, 1, 0),
  92. PLL_36XX_RATE(532000000, 266, 3, 2, 0),
  93. PLL_36XX_RATE(480000000, 160, 2, 2, 0),
  94. PLL_36XX_RATE(432000000, 144, 2, 2, 0),
  95. PLL_36XX_RATE(400000000, 200, 3, 2, 0),
  96. PLL_36XX_RATE(394073130, 459, 7, 2, 49282),
  97. PLL_36XX_RATE(333000000, 111, 2, 2, 0),
  98. PLL_36XX_RATE(300000000, 100, 2, 2, 0),
  99. PLL_36XX_RATE(266000000, 266, 3, 3, 0),
  100. PLL_36XX_RATE(200000000, 200, 3, 3, 0),
  101. PLL_36XX_RATE(166000000, 166, 3, 3, 0),
  102. PLL_36XX_RATE(133000000, 266, 3, 4, 0),
  103. PLL_36XX_RATE(100000000, 200, 3, 4, 0),
  104. PLL_36XX_RATE(66000000, 176, 2, 5, 0),
  105. };
  106. #ifdef CONFIG_PM_SLEEP
  107. static int exynos5260_clk_suspend(void)
  108. {
  109. struct exynos5260_clock_reg_cache *cache;
  110. list_for_each_entry(cache, &clock_reg_cache_list, node)
  111. samsung_clk_save(cache->reg_base, cache->rdump,
  112. cache->rd_num);
  113. return 0;
  114. }
  115. static void exynos5260_clk_resume(void)
  116. {
  117. struct exynos5260_clock_reg_cache *cache;
  118. list_for_each_entry(cache, &clock_reg_cache_list, node)
  119. samsung_clk_restore(cache->reg_base, cache->rdump,
  120. cache->rd_num);
  121. }
  122. static struct syscore_ops exynos5260_clk_syscore_ops = {
  123. .suspend = exynos5260_clk_suspend,
  124. .resume = exynos5260_clk_resume,
  125. };
  126. static void exynos5260_clk_sleep_init(void __iomem *reg_base,
  127. unsigned long *rdump,
  128. unsigned long nr_rdump)
  129. {
  130. struct exynos5260_clock_reg_cache *reg_cache;
  131. reg_cache = kzalloc(sizeof(struct exynos5260_clock_reg_cache),
  132. GFP_KERNEL);
  133. if (!reg_cache)
  134. panic("could not allocate register cache.\n");
  135. reg_cache->rdump = samsung_clk_alloc_reg_dump(rdump, nr_rdump);
  136. if (!reg_cache->rdump)
  137. panic("could not allocate register dump storage.\n");
  138. if (list_empty(&clock_reg_cache_list))
  139. register_syscore_ops(&exynos5260_clk_syscore_ops);
  140. reg_cache->rd_num = nr_rdump;
  141. reg_cache->reg_base = reg_base;
  142. list_add_tail(&reg_cache->node, &clock_reg_cache_list);
  143. }
  144. #else
  145. static void exynos5260_clk_sleep_init(void __iomem *reg_base,
  146. unsigned long *rdump,
  147. unsigned long nr_rdump){}
  148. #endif
  149. /*
  150. * Common function which registers plls, muxes, dividers and gates
  151. * for each CMU. It also add CMU register list to register cache.
  152. */
  153. void __init exynos5260_cmu_register_one(struct device_node *np,
  154. struct exynos5260_cmu_info *cmu)
  155. {
  156. void __iomem *reg_base;
  157. struct samsung_clk_provider *ctx;
  158. reg_base = of_iomap(np, 0);
  159. if (!reg_base)
  160. panic("%s: failed to map registers\n", __func__);
  161. ctx = samsung_clk_init(np, reg_base, cmu->nr_clk_ids);
  162. if (!ctx)
  163. panic("%s: unable to alllocate ctx\n", __func__);
  164. if (cmu->pll_clks)
  165. samsung_clk_register_pll(ctx, cmu->pll_clks, cmu->nr_pll_clks,
  166. reg_base);
  167. if (cmu->mux_clks)
  168. samsung_clk_register_mux(ctx, cmu->mux_clks,
  169. cmu->nr_mux_clks);
  170. if (cmu->div_clks)
  171. samsung_clk_register_div(ctx, cmu->div_clks, cmu->nr_div_clks);
  172. if (cmu->gate_clks)
  173. samsung_clk_register_gate(ctx, cmu->gate_clks,
  174. cmu->nr_gate_clks);
  175. if (cmu->fixed_clks)
  176. samsung_clk_register_fixed_rate(ctx, cmu->fixed_clks,
  177. cmu->nr_fixed_clks);
  178. if (cmu->clk_regs)
  179. exynos5260_clk_sleep_init(reg_base, cmu->clk_regs,
  180. cmu->nr_clk_regs);
  181. samsung_clk_of_add_provider(np, ctx);
  182. }
  183. /* CMU_AUD */
  184. static unsigned long aud_clk_regs[] __initdata = {
  185. MUX_SEL_AUD,
  186. DIV_AUD0,
  187. DIV_AUD1,
  188. EN_ACLK_AUD,
  189. EN_PCLK_AUD,
  190. EN_SCLK_AUD,
  191. EN_IP_AUD,
  192. };
  193. PNAME(mout_aud_pll_user_p) = {"fin_pll", "fout_aud_pll"};
  194. PNAME(mout_sclk_aud_i2s_p) = {"mout_aud_pll_user", "ioclk_i2s_cdclk"};
  195. PNAME(mout_sclk_aud_pcm_p) = {"mout_aud_pll_user", "ioclk_pcm_extclk"};
  196. struct samsung_mux_clock aud_mux_clks[] __initdata = {
  197. MUX(AUD_MOUT_AUD_PLL_USER, "mout_aud_pll_user", mout_aud_pll_user_p,
  198. MUX_SEL_AUD, 0, 1),
  199. MUX(AUD_MOUT_SCLK_AUD_I2S, "mout_sclk_aud_i2s", mout_sclk_aud_i2s_p,
  200. MUX_SEL_AUD, 4, 1),
  201. MUX(AUD_MOUT_SCLK_AUD_PCM, "mout_sclk_aud_pcm", mout_sclk_aud_pcm_p,
  202. MUX_SEL_AUD, 8, 1),
  203. };
  204. struct samsung_div_clock aud_div_clks[] __initdata = {
  205. DIV(AUD_DOUT_ACLK_AUD_131, "dout_aclk_aud_131", "mout_aud_pll_user",
  206. DIV_AUD0, 0, 4),
  207. DIV(AUD_DOUT_SCLK_AUD_I2S, "dout_sclk_aud_i2s", "mout_sclk_aud_i2s",
  208. DIV_AUD1, 0, 4),
  209. DIV(AUD_DOUT_SCLK_AUD_PCM, "dout_sclk_aud_pcm", "mout_sclk_aud_pcm",
  210. DIV_AUD1, 4, 8),
  211. DIV(AUD_DOUT_SCLK_AUD_UART, "dout_sclk_aud_uart", "mout_aud_pll_user",
  212. DIV_AUD1, 12, 4),
  213. };
  214. struct samsung_gate_clock aud_gate_clks[] __initdata = {
  215. GATE(AUD_SCLK_I2S, "sclk_aud_i2s", "dout_sclk_aud_i2s",
  216. EN_SCLK_AUD, 0, CLK_SET_RATE_PARENT, 0),
  217. GATE(AUD_SCLK_PCM, "sclk_aud_pcm", "dout_sclk_aud_pcm",
  218. EN_SCLK_AUD, 1, CLK_SET_RATE_PARENT, 0),
  219. GATE(AUD_SCLK_AUD_UART, "sclk_aud_uart", "dout_sclk_aud_uart",
  220. EN_SCLK_AUD, 2, CLK_SET_RATE_PARENT, 0),
  221. GATE(AUD_CLK_SRAMC, "clk_sramc", "dout_aclk_aud_131", EN_IP_AUD,
  222. 0, 0, 0),
  223. GATE(AUD_CLK_DMAC, "clk_dmac", "dout_aclk_aud_131",
  224. EN_IP_AUD, 1, 0, 0),
  225. GATE(AUD_CLK_I2S, "clk_i2s", "dout_aclk_aud_131", EN_IP_AUD, 2, 0, 0),
  226. GATE(AUD_CLK_PCM, "clk_pcm", "dout_aclk_aud_131", EN_IP_AUD, 3, 0, 0),
  227. GATE(AUD_CLK_AUD_UART, "clk_aud_uart", "dout_aclk_aud_131",
  228. EN_IP_AUD, 4, 0, 0),
  229. };
  230. static void __init exynos5260_clk_aud_init(struct device_node *np)
  231. {
  232. struct exynos5260_cmu_info cmu = {0};
  233. cmu.mux_clks = aud_mux_clks;
  234. cmu.nr_mux_clks = ARRAY_SIZE(aud_mux_clks);
  235. cmu.div_clks = aud_div_clks;
  236. cmu.nr_div_clks = ARRAY_SIZE(aud_div_clks);
  237. cmu.gate_clks = aud_gate_clks;
  238. cmu.nr_gate_clks = ARRAY_SIZE(aud_gate_clks);
  239. cmu.nr_clk_ids = AUD_NR_CLK;
  240. cmu.clk_regs = aud_clk_regs;
  241. cmu.nr_clk_regs = ARRAY_SIZE(aud_clk_regs);
  242. exynos5260_cmu_register_one(np, &cmu);
  243. }
  244. CLK_OF_DECLARE(exynos5260_clk_aud, "samsung,exynos5260-clock-aud",
  245. exynos5260_clk_aud_init);
  246. /* CMU_DISP */
  247. static unsigned long disp_clk_regs[] __initdata = {
  248. MUX_SEL_DISP0,
  249. MUX_SEL_DISP1,
  250. MUX_SEL_DISP2,
  251. MUX_SEL_DISP3,
  252. MUX_SEL_DISP4,
  253. DIV_DISP,
  254. EN_ACLK_DISP,
  255. EN_PCLK_DISP,
  256. EN_SCLK_DISP0,
  257. EN_SCLK_DISP1,
  258. EN_IP_DISP,
  259. EN_IP_DISP_BUS,
  260. };
  261. PNAME(mout_phyclk_dptx_phy_ch3_txd_clk_user_p) = {"fin_pll",
  262. "phyclk_dptx_phy_ch3_txd_clk"};
  263. PNAME(mout_phyclk_dptx_phy_ch2_txd_clk_user_p) = {"fin_pll",
  264. "phyclk_dptx_phy_ch2_txd_clk"};
  265. PNAME(mout_phyclk_dptx_phy_ch1_txd_clk_user_p) = {"fin_pll",
  266. "phyclk_dptx_phy_ch1_txd_clk"};
  267. PNAME(mout_phyclk_dptx_phy_ch0_txd_clk_user_p) = {"fin_pll",
  268. "phyclk_dptx_phy_ch0_txd_clk"};
  269. PNAME(mout_aclk_disp_222_user_p) = {"fin_pll", "dout_aclk_disp_222"};
  270. PNAME(mout_sclk_disp_pixel_user_p) = {"fin_pll", "dout_sclk_disp_pixel"};
  271. PNAME(mout_aclk_disp_333_user_p) = {"fin_pll", "dout_aclk_disp_333"};
  272. PNAME(mout_phyclk_hdmi_phy_tmds_clko_user_p) = {"fin_pll",
  273. "phyclk_hdmi_phy_tmds_clko"};
  274. PNAME(mout_phyclk_hdmi_phy_ref_clko_user_p) = {"fin_pll",
  275. "phyclk_hdmi_phy_ref_clko"};
  276. PNAME(mout_phyclk_hdmi_phy_pixel_clko_user_p) = {"fin_pll",
  277. "phyclk_hdmi_phy_pixel_clko"};
  278. PNAME(mout_phyclk_hdmi_link_o_tmds_clkhi_user_p) = {"fin_pll",
  279. "phyclk_hdmi_link_o_tmds_clkhi"};
  280. PNAME(mout_phyclk_mipi_dphy_4l_m_txbyte_clkhs_p) = {"fin_pll",
  281. "phyclk_mipi_dphy_4l_m_txbyte_clkhs"};
  282. PNAME(mout_phyclk_dptx_phy_o_ref_clk_24m_user_p) = {"fin_pll",
  283. "phyclk_dptx_phy_o_ref_clk_24m"};
  284. PNAME(mout_phyclk_dptx_phy_clk_div2_user_p) = {"fin_pll",
  285. "phyclk_dptx_phy_clk_div2"};
  286. PNAME(mout_sclk_hdmi_pixel_p) = {"mout_sclk_disp_pixel_user",
  287. "mout_aclk_disp_222_user"};
  288. PNAME(mout_phyclk_mipi_dphy_4lmrxclk_esc0_user_p) = {"fin_pll",
  289. "phyclk_mipi_dphy_4l_m_rxclkesc0"};
  290. PNAME(mout_sclk_hdmi_spdif_p) = {"fin_pll", "ioclk_spdif_extclk",
  291. "dout_aclk_peri_aud", "phyclk_hdmi_phy_ref_cko"};
  292. struct samsung_mux_clock disp_mux_clks[] __initdata = {
  293. MUX(DISP_MOUT_ACLK_DISP_333_USER, "mout_aclk_disp_333_user",
  294. mout_aclk_disp_333_user_p,
  295. MUX_SEL_DISP0, 0, 1),
  296. MUX(DISP_MOUT_SCLK_DISP_PIXEL_USER, "mout_sclk_disp_pixel_user",
  297. mout_sclk_disp_pixel_user_p,
  298. MUX_SEL_DISP0, 4, 1),
  299. MUX(DISP_MOUT_ACLK_DISP_222_USER, "mout_aclk_disp_222_user",
  300. mout_aclk_disp_222_user_p,
  301. MUX_SEL_DISP0, 8, 1),
  302. MUX(DISP_MOUT_PHYCLK_DPTX_PHY_CH0_TXD_CLK_USER,
  303. "mout_phyclk_dptx_phy_ch0_txd_clk_user",
  304. mout_phyclk_dptx_phy_ch0_txd_clk_user_p,
  305. MUX_SEL_DISP0, 16, 1),
  306. MUX(DISP_MOUT_PHYCLK_DPTX_PHY_CH1_TXD_CLK_USER,
  307. "mout_phyclk_dptx_phy_ch1_txd_clk_user",
  308. mout_phyclk_dptx_phy_ch1_txd_clk_user_p,
  309. MUX_SEL_DISP0, 20, 1),
  310. MUX(DISP_MOUT_PHYCLK_DPTX_PHY_CH2_TXD_CLK_USER,
  311. "mout_phyclk_dptx_phy_ch2_txd_clk_user",
  312. mout_phyclk_dptx_phy_ch2_txd_clk_user_p,
  313. MUX_SEL_DISP0, 24, 1),
  314. MUX(DISP_MOUT_PHYCLK_DPTX_PHY_CH3_TXD_CLK_USER,
  315. "mout_phyclk_dptx_phy_ch3_txd_clk_user",
  316. mout_phyclk_dptx_phy_ch3_txd_clk_user_p,
  317. MUX_SEL_DISP0, 28, 1),
  318. MUX(DISP_MOUT_PHYCLK_DPTX_PHY_CLK_DIV2_USER,
  319. "mout_phyclk_dptx_phy_clk_div2_user",
  320. mout_phyclk_dptx_phy_clk_div2_user_p,
  321. MUX_SEL_DISP1, 0, 1),
  322. MUX(DISP_MOUT_PHYCLK_DPTX_PHY_O_REF_CLK_24M_USER,
  323. "mout_phyclk_dptx_phy_o_ref_clk_24m_user",
  324. mout_phyclk_dptx_phy_o_ref_clk_24m_user_p,
  325. MUX_SEL_DISP1, 4, 1),
  326. MUX(DISP_MOUT_PHYCLK_MIPI_DPHY_4L_M_TXBYTE_CLKHS,
  327. "mout_phyclk_mipi_dphy_4l_m_txbyte_clkhs",
  328. mout_phyclk_mipi_dphy_4l_m_txbyte_clkhs_p,
  329. MUX_SEL_DISP1, 8, 1),
  330. MUX(DISP_MOUT_PHYCLK_HDMI_LINK_O_TMDS_CLKHI_USER,
  331. "mout_phyclk_hdmi_link_o_tmds_clkhi_user",
  332. mout_phyclk_hdmi_link_o_tmds_clkhi_user_p,
  333. MUX_SEL_DISP1, 16, 1),
  334. MUX(DISP_MOUT_HDMI_PHY_PIXEL,
  335. "mout_phyclk_hdmi_phy_pixel_clko_user",
  336. mout_phyclk_hdmi_phy_pixel_clko_user_p,
  337. MUX_SEL_DISP1, 20, 1),
  338. MUX(DISP_MOUT_PHYCLK_HDMI_PHY_REF_CLKO_USER,
  339. "mout_phyclk_hdmi_phy_ref_clko_user",
  340. mout_phyclk_hdmi_phy_ref_clko_user_p,
  341. MUX_SEL_DISP1, 24, 1),
  342. MUX(DISP_MOUT_PHYCLK_HDMI_PHY_TMDS_CLKO_USER,
  343. "mout_phyclk_hdmi_phy_tmds_clko_user",
  344. mout_phyclk_hdmi_phy_tmds_clko_user_p,
  345. MUX_SEL_DISP1, 28, 1),
  346. MUX(DISP_MOUT_PHYCLK_MIPI_DPHY_4LMRXCLK_ESC0_USER,
  347. "mout_phyclk_mipi_dphy_4lmrxclk_esc0_user",
  348. mout_phyclk_mipi_dphy_4lmrxclk_esc0_user_p,
  349. MUX_SEL_DISP2, 0, 1),
  350. MUX(DISP_MOUT_SCLK_HDMI_PIXEL, "mout_sclk_hdmi_pixel",
  351. mout_sclk_hdmi_pixel_p,
  352. MUX_SEL_DISP2, 4, 1),
  353. MUX(DISP_MOUT_SCLK_HDMI_SPDIF, "mout_sclk_hdmi_spdif",
  354. mout_sclk_hdmi_spdif_p,
  355. MUX_SEL_DISP4, 4, 2),
  356. };
  357. struct samsung_div_clock disp_div_clks[] __initdata = {
  358. DIV(DISP_DOUT_PCLK_DISP_111, "dout_pclk_disp_111",
  359. "mout_aclk_disp_222_user",
  360. DIV_DISP, 8, 4),
  361. DIV(DISP_DOUT_SCLK_FIMD1_EXTCLKPLL, "dout_sclk_fimd1_extclkpll",
  362. "mout_sclk_disp_pixel_user",
  363. DIV_DISP, 12, 4),
  364. DIV(DISP_DOUT_SCLK_HDMI_PHY_PIXEL_CLKI,
  365. "dout_sclk_hdmi_phy_pixel_clki",
  366. "mout_sclk_hdmi_pixel",
  367. DIV_DISP, 16, 4),
  368. };
  369. struct samsung_gate_clock disp_gate_clks[] __initdata = {
  370. GATE(DISP_MOUT_HDMI_PHY_PIXEL_USER, "sclk_hdmi_link_i_pixel",
  371. "mout_phyclk_hdmi_phy_pixel_clko_user",
  372. EN_SCLK_DISP0, 26, CLK_SET_RATE_PARENT, 0),
  373. GATE(DISP_SCLK_PIXEL, "sclk_hdmi_phy_pixel_clki",
  374. "dout_sclk_hdmi_phy_pixel_clki",
  375. EN_SCLK_DISP0, 29, CLK_SET_RATE_PARENT, 0),
  376. GATE(DISP_CLK_DP, "clk_dptx_link", "mout_aclk_disp_222_user",
  377. EN_IP_DISP, 4, 0, 0),
  378. GATE(DISP_CLK_DPPHY, "clk_dptx_phy", "mout_aclk_disp_222_user",
  379. EN_IP_DISP, 5, 0, 0),
  380. GATE(DISP_CLK_DSIM1, "clk_dsim1", "mout_aclk_disp_222_user",
  381. EN_IP_DISP, 6, 0, 0),
  382. GATE(DISP_CLK_FIMD1, "clk_fimd1", "mout_aclk_disp_222_user",
  383. EN_IP_DISP, 7, 0, 0),
  384. GATE(DISP_CLK_HDMI, "clk_hdmi", "mout_aclk_disp_222_user",
  385. EN_IP_DISP, 8, 0, 0),
  386. GATE(DISP_CLK_HDMIPHY, "clk_hdmiphy", "mout_aclk_disp_222_user",
  387. EN_IP_DISP, 9, 0, 0),
  388. GATE(DISP_CLK_MIPIPHY, "clk_mipi_dphy", "mout_aclk_disp_222_user",
  389. EN_IP_DISP, 10, 0, 0),
  390. GATE(DISP_CLK_MIXER, "clk_mixer", "mout_aclk_disp_222_user",
  391. EN_IP_DISP, 11, 0, 0),
  392. GATE(DISP_CLK_PIXEL_DISP, "clk_pixel_disp", "mout_aclk_disp_222_user",
  393. EN_IP_DISP, 12, CLK_IGNORE_UNUSED, 0),
  394. GATE(DISP_CLK_PIXEL_MIXER, "clk_pixel_mixer", "mout_aclk_disp_222_user",
  395. EN_IP_DISP, 13, CLK_IGNORE_UNUSED, 0),
  396. GATE(DISP_CLK_SMMU_FIMD1M0, "clk_smmu3_fimd1m0",
  397. "mout_aclk_disp_222_user",
  398. EN_IP_DISP, 22, 0, 0),
  399. GATE(DISP_CLK_SMMU_FIMD1M1, "clk_smmu3_fimd1m1",
  400. "mout_aclk_disp_222_user",
  401. EN_IP_DISP, 23, 0, 0),
  402. GATE(DISP_CLK_SMMU_TV, "clk_smmu3_tv", "mout_aclk_disp_222_user",
  403. EN_IP_DISP, 25, 0, 0),
  404. };
  405. static void __init exynos5260_clk_disp_init(struct device_node *np)
  406. {
  407. struct exynos5260_cmu_info cmu = {0};
  408. cmu.mux_clks = disp_mux_clks;
  409. cmu.nr_mux_clks = ARRAY_SIZE(disp_mux_clks);
  410. cmu.div_clks = disp_div_clks;
  411. cmu.nr_div_clks = ARRAY_SIZE(disp_div_clks);
  412. cmu.gate_clks = disp_gate_clks;
  413. cmu.nr_gate_clks = ARRAY_SIZE(disp_gate_clks);
  414. cmu.nr_clk_ids = DISP_NR_CLK;
  415. cmu.clk_regs = disp_clk_regs;
  416. cmu.nr_clk_regs = ARRAY_SIZE(disp_clk_regs);
  417. exynos5260_cmu_register_one(np, &cmu);
  418. }
  419. CLK_OF_DECLARE(exynos5260_clk_disp, "samsung,exynos5260-clock-disp",
  420. exynos5260_clk_disp_init);
  421. /* CMU_EGL */
  422. static unsigned long egl_clk_regs[] __initdata = {
  423. EGL_PLL_LOCK,
  424. EGL_PLL_CON0,
  425. EGL_PLL_CON1,
  426. EGL_PLL_FREQ_DET,
  427. MUX_SEL_EGL,
  428. MUX_ENABLE_EGL,
  429. DIV_EGL,
  430. DIV_EGL_PLL_FDET,
  431. EN_ACLK_EGL,
  432. EN_PCLK_EGL,
  433. EN_SCLK_EGL,
  434. };
  435. PNAME(mout_egl_b_p) = {"mout_egl_pll", "dout_bus_pll"};
  436. PNAME(mout_egl_pll_p) = {"fin_pll", "fout_egl_pll"};
  437. struct samsung_mux_clock egl_mux_clks[] __initdata = {
  438. MUX(EGL_MOUT_EGL_PLL, "mout_egl_pll", mout_egl_pll_p,
  439. MUX_SEL_EGL, 4, 1),
  440. MUX(EGL_MOUT_EGL_B, "mout_egl_b", mout_egl_b_p, MUX_SEL_EGL, 16, 1),
  441. };
  442. struct samsung_div_clock egl_div_clks[] __initdata = {
  443. DIV(EGL_DOUT_EGL1, "dout_egl1", "mout_egl_b", DIV_EGL, 0, 3),
  444. DIV(EGL_DOUT_EGL2, "dout_egl2", "dout_egl1", DIV_EGL, 4, 3),
  445. DIV(EGL_DOUT_ACLK_EGL, "dout_aclk_egl", "dout_egl2", DIV_EGL, 8, 3),
  446. DIV(EGL_DOUT_PCLK_EGL, "dout_pclk_egl", "dout_egl_atclk",
  447. DIV_EGL, 12, 3),
  448. DIV(EGL_DOUT_EGL_ATCLK, "dout_egl_atclk", "dout_egl2", DIV_EGL, 16, 3),
  449. DIV(EGL_DOUT_EGL_PCLK_DBG, "dout_egl_pclk_dbg", "dout_egl_atclk",
  450. DIV_EGL, 20, 3),
  451. DIV(EGL_DOUT_EGL_PLL, "dout_egl_pll", "mout_egl_b", DIV_EGL, 24, 3),
  452. };
  453. static struct samsung_pll_clock egl_pll_clks[] __initdata = {
  454. PLL(pll_2550xx, EGL_FOUT_EGL_PLL, "fout_egl_pll", "fin_pll",
  455. EGL_PLL_LOCK, EGL_PLL_CON0,
  456. pll2550_24mhz_tbl),
  457. };
  458. static void __init exynos5260_clk_egl_init(struct device_node *np)
  459. {
  460. struct exynos5260_cmu_info cmu = {0};
  461. cmu.pll_clks = egl_pll_clks;
  462. cmu.nr_pll_clks = ARRAY_SIZE(egl_pll_clks);
  463. cmu.mux_clks = egl_mux_clks;
  464. cmu.nr_mux_clks = ARRAY_SIZE(egl_mux_clks);
  465. cmu.div_clks = egl_div_clks;
  466. cmu.nr_div_clks = ARRAY_SIZE(egl_div_clks);
  467. cmu.nr_clk_ids = EGL_NR_CLK;
  468. cmu.clk_regs = egl_clk_regs;
  469. cmu.nr_clk_regs = ARRAY_SIZE(egl_clk_regs);
  470. exynos5260_cmu_register_one(np, &cmu);
  471. }
  472. CLK_OF_DECLARE(exynos5260_clk_egl, "samsung,exynos5260-clock-egl",
  473. exynos5260_clk_egl_init);
  474. /* CMU_FSYS */
  475. static unsigned long fsys_clk_regs[] __initdata = {
  476. MUX_SEL_FSYS0,
  477. MUX_SEL_FSYS1,
  478. EN_ACLK_FSYS,
  479. EN_ACLK_FSYS_SECURE_RTIC,
  480. EN_ACLK_FSYS_SECURE_SMMU_RTIC,
  481. EN_SCLK_FSYS,
  482. EN_IP_FSYS,
  483. EN_IP_FSYS_SECURE_RTIC,
  484. EN_IP_FSYS_SECURE_SMMU_RTIC,
  485. };
  486. PNAME(mout_phyclk_usbhost20_phyclk_user_p) = {"fin_pll",
  487. "phyclk_usbhost20_phy_phyclock"};
  488. PNAME(mout_phyclk_usbhost20_freeclk_user_p) = {"fin_pll",
  489. "phyclk_usbhost20_phy_freeclk"};
  490. PNAME(mout_phyclk_usbhost20_clk48mohci_user_p) = {"fin_pll",
  491. "phyclk_usbhost20_phy_clk48mohci"};
  492. PNAME(mout_phyclk_usbdrd30_pipe_pclk_user_p) = {"fin_pll",
  493. "phyclk_usbdrd30_udrd30_pipe_pclk"};
  494. PNAME(mout_phyclk_usbdrd30_phyclock_user_p) = {"fin_pll",
  495. "phyclk_usbdrd30_udrd30_phyclock"};
  496. struct samsung_mux_clock fsys_mux_clks[] __initdata = {
  497. MUX(FSYS_MOUT_PHYCLK_USBDRD30_PHYCLOCK_USER,
  498. "mout_phyclk_usbdrd30_phyclock_user",
  499. mout_phyclk_usbdrd30_phyclock_user_p,
  500. MUX_SEL_FSYS1, 0, 1),
  501. MUX(FSYS_MOUT_PHYCLK_USBDRD30_PIPE_PCLK_USER,
  502. "mout_phyclk_usbdrd30_pipe_pclk_user",
  503. mout_phyclk_usbdrd30_pipe_pclk_user_p,
  504. MUX_SEL_FSYS1, 4, 1),
  505. MUX(FSYS_MOUT_PHYCLK_USBHOST20_CLK48MOHCI_USER,
  506. "mout_phyclk_usbhost20_clk48mohci_user",
  507. mout_phyclk_usbhost20_clk48mohci_user_p,
  508. MUX_SEL_FSYS1, 8, 1),
  509. MUX(FSYS_MOUT_PHYCLK_USBHOST20_FREECLK_USER,
  510. "mout_phyclk_usbhost20_freeclk_user",
  511. mout_phyclk_usbhost20_freeclk_user_p,
  512. MUX_SEL_FSYS1, 12, 1),
  513. MUX(FSYS_MOUT_PHYCLK_USBHOST20_PHYCLK_USER,
  514. "mout_phyclk_usbhost20_phyclk_user",
  515. mout_phyclk_usbhost20_phyclk_user_p,
  516. MUX_SEL_FSYS1, 16, 1),
  517. };
  518. struct samsung_gate_clock fsys_gate_clks[] __initdata = {
  519. GATE(FSYS_PHYCLK_USBHOST20, "phyclk_usbhost20_phyclock",
  520. "mout_phyclk_usbdrd30_phyclock_user",
  521. EN_SCLK_FSYS, 1, 0, 0),
  522. GATE(FSYS_PHYCLK_USBDRD30, "phyclk_usbdrd30_udrd30_phyclock_g",
  523. "mout_phyclk_usbdrd30_phyclock_user",
  524. EN_SCLK_FSYS, 7, 0, 0),
  525. GATE(FSYS_CLK_MMC0, "clk_mmc0", "dout_aclk_fsys_200",
  526. EN_IP_FSYS, 6, 0, 0),
  527. GATE(FSYS_CLK_MMC1, "clk_mmc1", "dout_aclk_fsys_200",
  528. EN_IP_FSYS, 7, 0, 0),
  529. GATE(FSYS_CLK_MMC2, "clk_mmc2", "dout_aclk_fsys_200",
  530. EN_IP_FSYS, 8, 0, 0),
  531. GATE(FSYS_CLK_PDMA, "clk_pdma", "dout_aclk_fsys_200",
  532. EN_IP_FSYS, 9, 0, 0),
  533. GATE(FSYS_CLK_SROMC, "clk_sromc", "dout_aclk_fsys_200",
  534. EN_IP_FSYS, 13, 0, 0),
  535. GATE(FSYS_CLK_USBDRD30, "clk_usbdrd30", "dout_aclk_fsys_200",
  536. EN_IP_FSYS, 14, 0, 0),
  537. GATE(FSYS_CLK_USBHOST20, "clk_usbhost20", "dout_aclk_fsys_200",
  538. EN_IP_FSYS, 15, 0, 0),
  539. GATE(FSYS_CLK_USBLINK, "clk_usblink", "dout_aclk_fsys_200",
  540. EN_IP_FSYS, 18, 0, 0),
  541. GATE(FSYS_CLK_TSI, "clk_tsi", "dout_aclk_fsys_200",
  542. EN_IP_FSYS, 20, 0, 0),
  543. GATE(FSYS_CLK_RTIC, "clk_rtic", "dout_aclk_fsys_200",
  544. EN_IP_FSYS_SECURE_RTIC, 11, 0, 0),
  545. GATE(FSYS_CLK_SMMU_RTIC, "clk_smmu_rtic", "dout_aclk_fsys_200",
  546. EN_IP_FSYS_SECURE_SMMU_RTIC, 12, 0, 0),
  547. };
  548. static void __init exynos5260_clk_fsys_init(struct device_node *np)
  549. {
  550. struct exynos5260_cmu_info cmu = {0};
  551. cmu.mux_clks = fsys_mux_clks;
  552. cmu.nr_mux_clks = ARRAY_SIZE(fsys_mux_clks);
  553. cmu.gate_clks = fsys_gate_clks;
  554. cmu.nr_gate_clks = ARRAY_SIZE(fsys_gate_clks);
  555. cmu.nr_clk_ids = FSYS_NR_CLK;
  556. cmu.clk_regs = fsys_clk_regs;
  557. cmu.nr_clk_regs = ARRAY_SIZE(fsys_clk_regs);
  558. exynos5260_cmu_register_one(np, &cmu);
  559. }
  560. CLK_OF_DECLARE(exynos5260_clk_fsys, "samsung,exynos5260-clock-fsys",
  561. exynos5260_clk_fsys_init);
  562. /* CMU_G2D */
  563. static unsigned long g2d_clk_regs[] __initdata = {
  564. MUX_SEL_G2D,
  565. MUX_STAT_G2D,
  566. DIV_G2D,
  567. EN_ACLK_G2D,
  568. EN_ACLK_G2D_SECURE_SSS,
  569. EN_ACLK_G2D_SECURE_SLIM_SSS,
  570. EN_ACLK_G2D_SECURE_SMMU_SLIM_SSS,
  571. EN_ACLK_G2D_SECURE_SMMU_SSS,
  572. EN_ACLK_G2D_SECURE_SMMU_MDMA,
  573. EN_ACLK_G2D_SECURE_SMMU_G2D,
  574. EN_PCLK_G2D,
  575. EN_PCLK_G2D_SECURE_SMMU_SLIM_SSS,
  576. EN_PCLK_G2D_SECURE_SMMU_SSS,
  577. EN_PCLK_G2D_SECURE_SMMU_MDMA,
  578. EN_PCLK_G2D_SECURE_SMMU_G2D,
  579. EN_IP_G2D,
  580. EN_IP_G2D_SECURE_SSS,
  581. EN_IP_G2D_SECURE_SLIM_SSS,
  582. EN_IP_G2D_SECURE_SMMU_SLIM_SSS,
  583. EN_IP_G2D_SECURE_SMMU_SSS,
  584. EN_IP_G2D_SECURE_SMMU_MDMA,
  585. EN_IP_G2D_SECURE_SMMU_G2D,
  586. };
  587. PNAME(mout_aclk_g2d_333_user_p) = {"fin_pll", "dout_aclk_g2d_333"};
  588. struct samsung_mux_clock g2d_mux_clks[] __initdata = {
  589. MUX(G2D_MOUT_ACLK_G2D_333_USER, "mout_aclk_g2d_333_user",
  590. mout_aclk_g2d_333_user_p,
  591. MUX_SEL_G2D, 0, 1),
  592. };
  593. struct samsung_div_clock g2d_div_clks[] __initdata = {
  594. DIV(G2D_DOUT_PCLK_G2D_83, "dout_pclk_g2d_83", "mout_aclk_g2d_333_user",
  595. DIV_G2D, 0, 3),
  596. };
  597. struct samsung_gate_clock g2d_gate_clks[] __initdata = {
  598. GATE(G2D_CLK_G2D, "clk_g2d", "mout_aclk_g2d_333_user",
  599. EN_IP_G2D, 4, 0, 0),
  600. GATE(G2D_CLK_JPEG, "clk_jpeg", "mout_aclk_g2d_333_user",
  601. EN_IP_G2D, 5, 0, 0),
  602. GATE(G2D_CLK_MDMA, "clk_mdma", "mout_aclk_g2d_333_user",
  603. EN_IP_G2D, 6, 0, 0),
  604. GATE(G2D_CLK_SMMU3_JPEG, "clk_smmu3_jpeg", "mout_aclk_g2d_333_user",
  605. EN_IP_G2D, 16, 0, 0),
  606. GATE(G2D_CLK_SSS, "clk_sss", "mout_aclk_g2d_333_user",
  607. EN_IP_G2D_SECURE_SSS, 17, 0, 0),
  608. GATE(G2D_CLK_SLIM_SSS, "clk_slim_sss", "mout_aclk_g2d_333_user",
  609. EN_IP_G2D_SECURE_SLIM_SSS, 11, 0, 0),
  610. GATE(G2D_CLK_SMMU_SLIM_SSS, "clk_smmu_slim_sss",
  611. "mout_aclk_g2d_333_user",
  612. EN_IP_G2D_SECURE_SMMU_SLIM_SSS, 13, 0, 0),
  613. GATE(G2D_CLK_SMMU_SSS, "clk_smmu_sss", "mout_aclk_g2d_333_user",
  614. EN_IP_G2D_SECURE_SMMU_SSS, 14, 0, 0),
  615. GATE(G2D_CLK_SMMU_MDMA, "clk_smmu_mdma", "mout_aclk_g2d_333_user",
  616. EN_IP_G2D_SECURE_SMMU_MDMA, 12, 0, 0),
  617. GATE(G2D_CLK_SMMU3_G2D, "clk_smmu3_g2d", "mout_aclk_g2d_333_user",
  618. EN_IP_G2D_SECURE_SMMU_G2D, 15, 0, 0),
  619. };
  620. static void __init exynos5260_clk_g2d_init(struct device_node *np)
  621. {
  622. struct exynos5260_cmu_info cmu = {0};
  623. cmu.mux_clks = g2d_mux_clks;
  624. cmu.nr_mux_clks = ARRAY_SIZE(g2d_mux_clks);
  625. cmu.div_clks = g2d_div_clks;
  626. cmu.nr_div_clks = ARRAY_SIZE(g2d_div_clks);
  627. cmu.gate_clks = g2d_gate_clks;
  628. cmu.nr_gate_clks = ARRAY_SIZE(g2d_gate_clks);
  629. cmu.nr_clk_ids = G2D_NR_CLK;
  630. cmu.clk_regs = g2d_clk_regs;
  631. cmu.nr_clk_regs = ARRAY_SIZE(g2d_clk_regs);
  632. exynos5260_cmu_register_one(np, &cmu);
  633. }
  634. CLK_OF_DECLARE(exynos5260_clk_g2d, "samsung,exynos5260-clock-g2d",
  635. exynos5260_clk_g2d_init);
  636. /* CMU_G3D */
  637. static unsigned long g3d_clk_regs[] __initdata = {
  638. G3D_PLL_LOCK,
  639. G3D_PLL_CON0,
  640. G3D_PLL_CON1,
  641. G3D_PLL_FDET,
  642. MUX_SEL_G3D,
  643. DIV_G3D,
  644. DIV_G3D_PLL_FDET,
  645. EN_ACLK_G3D,
  646. EN_PCLK_G3D,
  647. EN_SCLK_G3D,
  648. EN_IP_G3D,
  649. };
  650. PNAME(mout_g3d_pll_p) = {"fin_pll", "fout_g3d_pll"};
  651. struct samsung_mux_clock g3d_mux_clks[] __initdata = {
  652. MUX(G3D_MOUT_G3D_PLL, "mout_g3d_pll", mout_g3d_pll_p,
  653. MUX_SEL_G3D, 0, 1),
  654. };
  655. struct samsung_div_clock g3d_div_clks[] __initdata = {
  656. DIV(G3D_DOUT_PCLK_G3D, "dout_pclk_g3d", "dout_aclk_g3d", DIV_G3D, 0, 3),
  657. DIV(G3D_DOUT_ACLK_G3D, "dout_aclk_g3d", "mout_g3d_pll", DIV_G3D, 4, 3),
  658. };
  659. struct samsung_gate_clock g3d_gate_clks[] __initdata = {
  660. GATE(G3D_CLK_G3D, "clk_g3d", "dout_aclk_g3d", EN_IP_G3D, 2, 0, 0),
  661. GATE(G3D_CLK_G3D_HPM, "clk_g3d_hpm", "dout_aclk_g3d",
  662. EN_IP_G3D, 3, 0, 0),
  663. };
  664. static struct samsung_pll_clock g3d_pll_clks[] __initdata = {
  665. PLL(pll_2550, G3D_FOUT_G3D_PLL, "fout_g3d_pll", "fin_pll",
  666. G3D_PLL_LOCK, G3D_PLL_CON0,
  667. pll2550_24mhz_tbl),
  668. };
  669. static void __init exynos5260_clk_g3d_init(struct device_node *np)
  670. {
  671. struct exynos5260_cmu_info cmu = {0};
  672. cmu.pll_clks = g3d_pll_clks;
  673. cmu.nr_pll_clks = ARRAY_SIZE(g3d_pll_clks);
  674. cmu.mux_clks = g3d_mux_clks;
  675. cmu.nr_mux_clks = ARRAY_SIZE(g3d_mux_clks);
  676. cmu.div_clks = g3d_div_clks;
  677. cmu.nr_div_clks = ARRAY_SIZE(g3d_div_clks);
  678. cmu.gate_clks = g3d_gate_clks;
  679. cmu.nr_gate_clks = ARRAY_SIZE(g3d_gate_clks);
  680. cmu.nr_clk_ids = G3D_NR_CLK;
  681. cmu.clk_regs = g3d_clk_regs;
  682. cmu.nr_clk_regs = ARRAY_SIZE(g3d_clk_regs);
  683. exynos5260_cmu_register_one(np, &cmu);
  684. }
  685. CLK_OF_DECLARE(exynos5260_clk_g3d, "samsung,exynos5260-clock-g3d",
  686. exynos5260_clk_g3d_init);
  687. /* CMU_GSCL */
  688. static unsigned long gscl_clk_regs[] __initdata = {
  689. MUX_SEL_GSCL,
  690. DIV_GSCL,
  691. EN_ACLK_GSCL,
  692. EN_ACLK_GSCL_FIMC,
  693. EN_ACLK_GSCL_SECURE_SMMU_GSCL0,
  694. EN_ACLK_GSCL_SECURE_SMMU_GSCL1,
  695. EN_ACLK_GSCL_SECURE_SMMU_MSCL0,
  696. EN_ACLK_GSCL_SECURE_SMMU_MSCL1,
  697. EN_PCLK_GSCL,
  698. EN_PCLK_GSCL_FIMC,
  699. EN_PCLK_GSCL_SECURE_SMMU_GSCL0,
  700. EN_PCLK_GSCL_SECURE_SMMU_GSCL1,
  701. EN_PCLK_GSCL_SECURE_SMMU_MSCL0,
  702. EN_PCLK_GSCL_SECURE_SMMU_MSCL1,
  703. EN_SCLK_GSCL,
  704. EN_SCLK_GSCL_FIMC,
  705. EN_IP_GSCL,
  706. EN_IP_GSCL_FIMC,
  707. EN_IP_GSCL_SECURE_SMMU_GSCL0,
  708. EN_IP_GSCL_SECURE_SMMU_GSCL1,
  709. EN_IP_GSCL_SECURE_SMMU_MSCL0,
  710. EN_IP_GSCL_SECURE_SMMU_MSCL1,
  711. };
  712. PNAME(mout_aclk_gscl_333_user_p) = {"fin_pll", "dout_aclk_gscl_333"};
  713. PNAME(mout_aclk_m2m_400_user_p) = {"fin_pll", "dout_aclk_gscl_400"};
  714. PNAME(mout_aclk_gscl_fimc_user_p) = {"fin_pll", "dout_aclk_gscl_400"};
  715. PNAME(mout_aclk_csis_p) = {"dout_aclk_csis_200", "mout_aclk_gscl_fimc_user"};
  716. struct samsung_mux_clock gscl_mux_clks[] __initdata = {
  717. MUX(GSCL_MOUT_ACLK_GSCL_333_USER, "mout_aclk_gscl_333_user",
  718. mout_aclk_gscl_333_user_p,
  719. MUX_SEL_GSCL, 0, 1),
  720. MUX(GSCL_MOUT_ACLK_M2M_400_USER, "mout_aclk_m2m_400_user",
  721. mout_aclk_m2m_400_user_p,
  722. MUX_SEL_GSCL, 4, 1),
  723. MUX(GSCL_MOUT_ACLK_GSCL_FIMC_USER, "mout_aclk_gscl_fimc_user",
  724. mout_aclk_gscl_fimc_user_p,
  725. MUX_SEL_GSCL, 8, 1),
  726. MUX(GSCL_MOUT_ACLK_CSIS, "mout_aclk_csis", mout_aclk_csis_p,
  727. MUX_SEL_GSCL, 24, 1),
  728. };
  729. struct samsung_div_clock gscl_div_clks[] __initdata = {
  730. DIV(GSCL_DOUT_PCLK_M2M_100, "dout_pclk_m2m_100",
  731. "mout_aclk_m2m_400_user",
  732. DIV_GSCL, 0, 3),
  733. DIV(GSCL_DOUT_ACLK_CSIS_200, "dout_aclk_csis_200",
  734. "mout_aclk_m2m_400_user",
  735. DIV_GSCL, 4, 3),
  736. };
  737. struct samsung_gate_clock gscl_gate_clks[] __initdata = {
  738. GATE(GSCL_SCLK_CSIS0_WRAP, "sclk_csis0_wrap", "dout_aclk_csis_200",
  739. EN_SCLK_GSCL_FIMC, 0, CLK_SET_RATE_PARENT, 0),
  740. GATE(GSCL_SCLK_CSIS1_WRAP, "sclk_csis1_wrap", "dout_aclk_csis_200",
  741. EN_SCLK_GSCL_FIMC, 1, CLK_SET_RATE_PARENT, 0),
  742. GATE(GSCL_CLK_GSCL0, "clk_gscl0", "mout_aclk_gscl_333_user",
  743. EN_IP_GSCL, 2, 0, 0),
  744. GATE(GSCL_CLK_GSCL1, "clk_gscl1", "mout_aclk_gscl_333_user",
  745. EN_IP_GSCL, 3, 0, 0),
  746. GATE(GSCL_CLK_MSCL0, "clk_mscl0", "mout_aclk_gscl_333_user",
  747. EN_IP_GSCL, 4, 0, 0),
  748. GATE(GSCL_CLK_MSCL1, "clk_mscl1", "mout_aclk_gscl_333_user",
  749. EN_IP_GSCL, 5, 0, 0),
  750. GATE(GSCL_CLK_PIXEL_GSCL0, "clk_pixel_gscl0",
  751. "mout_aclk_gscl_333_user",
  752. EN_IP_GSCL, 8, 0, 0),
  753. GATE(GSCL_CLK_PIXEL_GSCL1, "clk_pixel_gscl1",
  754. "mout_aclk_gscl_333_user",
  755. EN_IP_GSCL, 9, 0, 0),
  756. GATE(GSCL_CLK_SMMU3_LITE_A, "clk_smmu3_lite_a",
  757. "mout_aclk_gscl_fimc_user",
  758. EN_IP_GSCL_FIMC, 5, 0, 0),
  759. GATE(GSCL_CLK_SMMU3_LITE_B, "clk_smmu3_lite_b",
  760. "mout_aclk_gscl_fimc_user",
  761. EN_IP_GSCL_FIMC, 6, 0, 0),
  762. GATE(GSCL_CLK_SMMU3_LITE_D, "clk_smmu3_lite_d",
  763. "mout_aclk_gscl_fimc_user",
  764. EN_IP_GSCL_FIMC, 7, 0, 0),
  765. GATE(GSCL_CLK_CSIS0, "clk_csis0", "mout_aclk_gscl_fimc_user",
  766. EN_IP_GSCL_FIMC, 8, 0, 0),
  767. GATE(GSCL_CLK_CSIS1, "clk_csis1", "mout_aclk_gscl_fimc_user",
  768. EN_IP_GSCL_FIMC, 9, 0, 0),
  769. GATE(GSCL_CLK_FIMC_LITE_A, "clk_fimc_lite_a",
  770. "mout_aclk_gscl_fimc_user",
  771. EN_IP_GSCL_FIMC, 10, 0, 0),
  772. GATE(GSCL_CLK_FIMC_LITE_B, "clk_fimc_lite_b",
  773. "mout_aclk_gscl_fimc_user",
  774. EN_IP_GSCL_FIMC, 11, 0, 0),
  775. GATE(GSCL_CLK_FIMC_LITE_D, "clk_fimc_lite_d",
  776. "mout_aclk_gscl_fimc_user",
  777. EN_IP_GSCL_FIMC, 12, 0, 0),
  778. GATE(GSCL_CLK_SMMU3_GSCL0, "clk_smmu3_gscl0",
  779. "mout_aclk_gscl_333_user",
  780. EN_IP_GSCL_SECURE_SMMU_GSCL0, 17, 0, 0),
  781. GATE(GSCL_CLK_SMMU3_GSCL1, "clk_smmu3_gscl1", "mout_aclk_gscl_333_user",
  782. EN_IP_GSCL_SECURE_SMMU_GSCL1, 18, 0, 0),
  783. GATE(GSCL_CLK_SMMU3_MSCL0, "clk_smmu3_mscl0",
  784. "mout_aclk_m2m_400_user",
  785. EN_IP_GSCL_SECURE_SMMU_MSCL0, 19, 0, 0),
  786. GATE(GSCL_CLK_SMMU3_MSCL1, "clk_smmu3_mscl1",
  787. "mout_aclk_m2m_400_user",
  788. EN_IP_GSCL_SECURE_SMMU_MSCL1, 20, 0, 0),
  789. };
  790. static void __init exynos5260_clk_gscl_init(struct device_node *np)
  791. {
  792. struct exynos5260_cmu_info cmu = {0};
  793. cmu.mux_clks = gscl_mux_clks;
  794. cmu.nr_mux_clks = ARRAY_SIZE(gscl_mux_clks);
  795. cmu.div_clks = gscl_div_clks;
  796. cmu.nr_div_clks = ARRAY_SIZE(gscl_div_clks);
  797. cmu.gate_clks = gscl_gate_clks;
  798. cmu.nr_gate_clks = ARRAY_SIZE(gscl_gate_clks);
  799. cmu.nr_clk_ids = GSCL_NR_CLK;
  800. cmu.clk_regs = gscl_clk_regs;
  801. cmu.nr_clk_regs = ARRAY_SIZE(gscl_clk_regs);
  802. exynos5260_cmu_register_one(np, &cmu);
  803. }
  804. CLK_OF_DECLARE(exynos5260_clk_gscl, "samsung,exynos5260-clock-gscl",
  805. exynos5260_clk_gscl_init);
  806. /* CMU_ISP */
  807. static unsigned long isp_clk_regs[] __initdata = {
  808. MUX_SEL_ISP0,
  809. MUX_SEL_ISP1,
  810. DIV_ISP,
  811. EN_ACLK_ISP0,
  812. EN_ACLK_ISP1,
  813. EN_PCLK_ISP0,
  814. EN_PCLK_ISP1,
  815. EN_SCLK_ISP,
  816. EN_IP_ISP0,
  817. EN_IP_ISP1,
  818. };
  819. PNAME(mout_isp_400_user_p) = {"fin_pll", "dout_aclk_isp1_400"};
  820. PNAME(mout_isp_266_user_p) = {"fin_pll", "dout_aclk_isp1_266"};
  821. struct samsung_mux_clock isp_mux_clks[] __initdata = {
  822. MUX(ISP_MOUT_ISP_266_USER, "mout_isp_266_user", mout_isp_266_user_p,
  823. MUX_SEL_ISP0, 0, 1),
  824. MUX(ISP_MOUT_ISP_400_USER, "mout_isp_400_user", mout_isp_400_user_p,
  825. MUX_SEL_ISP0, 4, 1),
  826. };
  827. struct samsung_div_clock isp_div_clks[] __initdata = {
  828. DIV(ISP_DOUT_PCLK_ISP_66, "dout_pclk_isp_66", "mout_kfc",
  829. DIV_ISP, 0, 3),
  830. DIV(ISP_DOUT_PCLK_ISP_133, "dout_pclk_isp_133", "mout_kfc",
  831. DIV_ISP, 4, 4),
  832. DIV(ISP_DOUT_CA5_ATCLKIN, "dout_ca5_atclkin", "mout_kfc",
  833. DIV_ISP, 12, 3),
  834. DIV(ISP_DOUT_CA5_PCLKDBG, "dout_ca5_pclkdbg", "mout_kfc",
  835. DIV_ISP, 16, 4),
  836. DIV(ISP_DOUT_SCLK_MPWM, "dout_sclk_mpwm", "mout_kfc", DIV_ISP, 20, 2),
  837. };
  838. struct samsung_gate_clock isp_gate_clks[] __initdata = {
  839. GATE(ISP_CLK_GIC, "clk_isp_gic", "mout_aclk_isp1_266",
  840. EN_IP_ISP0, 15, 0, 0),
  841. GATE(ISP_CLK_CA5, "clk_isp_ca5", "mout_aclk_isp1_266",
  842. EN_IP_ISP1, 1, 0, 0),
  843. GATE(ISP_CLK_FIMC_DRC, "clk_isp_fimc_drc", "mout_aclk_isp1_266",
  844. EN_IP_ISP1, 2, 0, 0),
  845. GATE(ISP_CLK_FIMC_FD, "clk_isp_fimc_fd", "mout_aclk_isp1_266",
  846. EN_IP_ISP1, 3, 0, 0),
  847. GATE(ISP_CLK_FIMC, "clk_isp_fimc", "mout_aclk_isp1_266",
  848. EN_IP_ISP1, 4, 0, 0),
  849. GATE(ISP_CLK_FIMC_SCALERC, "clk_isp_fimc_scalerc",
  850. "mout_aclk_isp1_266",
  851. EN_IP_ISP1, 5, 0, 0),
  852. GATE(ISP_CLK_FIMC_SCALERP, "clk_isp_fimc_scalerp",
  853. "mout_aclk_isp1_266",
  854. EN_IP_ISP1, 6, 0, 0),
  855. GATE(ISP_CLK_I2C0, "clk_isp_i2c0", "mout_aclk_isp1_266",
  856. EN_IP_ISP1, 7, 0, 0),
  857. GATE(ISP_CLK_I2C1, "clk_isp_i2c1", "mout_aclk_isp1_266",
  858. EN_IP_ISP1, 8, 0, 0),
  859. GATE(ISP_CLK_MCUCTL, "clk_isp_mcuctl", "mout_aclk_isp1_266",
  860. EN_IP_ISP1, 9, 0, 0),
  861. GATE(ISP_CLK_MPWM, "clk_isp_mpwm", "mout_aclk_isp1_266",
  862. EN_IP_ISP1, 10, 0, 0),
  863. GATE(ISP_CLK_MTCADC, "clk_isp_mtcadc", "mout_aclk_isp1_266",
  864. EN_IP_ISP1, 11, 0, 0),
  865. GATE(ISP_CLK_PWM, "clk_isp_pwm", "mout_aclk_isp1_266",
  866. EN_IP_ISP1, 14, 0, 0),
  867. GATE(ISP_CLK_SMMU_DRC, "clk_smmu_drc", "mout_aclk_isp1_266",
  868. EN_IP_ISP1, 21, 0, 0),
  869. GATE(ISP_CLK_SMMU_FD, "clk_smmu_fd", "mout_aclk_isp1_266",
  870. EN_IP_ISP1, 22, 0, 0),
  871. GATE(ISP_CLK_SMMU_ISP, "clk_smmu_isp", "mout_aclk_isp1_266",
  872. EN_IP_ISP1, 23, 0, 0),
  873. GATE(ISP_CLK_SMMU_ISPCX, "clk_smmu_ispcx", "mout_aclk_isp1_266",
  874. EN_IP_ISP1, 24, 0, 0),
  875. GATE(ISP_CLK_SMMU_SCALERC, "clk_isp_smmu_scalerc",
  876. "mout_aclk_isp1_266",
  877. EN_IP_ISP1, 25, 0, 0),
  878. GATE(ISP_CLK_SMMU_SCALERP, "clk_isp_smmu_scalerp",
  879. "mout_aclk_isp1_266",
  880. EN_IP_ISP1, 26, 0, 0),
  881. GATE(ISP_CLK_SPI0, "clk_isp_spi0", "mout_aclk_isp1_266",
  882. EN_IP_ISP1, 27, 0, 0),
  883. GATE(ISP_CLK_SPI1, "clk_isp_spi1", "mout_aclk_isp1_266",
  884. EN_IP_ISP1, 28, 0, 0),
  885. GATE(ISP_CLK_WDT, "clk_isp_wdt", "mout_aclk_isp1_266",
  886. EN_IP_ISP1, 31, 0, 0),
  887. GATE(ISP_CLK_UART, "clk_isp_uart", "mout_aclk_isp1_266",
  888. EN_IP_ISP1, 30, 0, 0),
  889. GATE(ISP_SCLK_UART_EXT, "sclk_isp_uart_ext", "fin_pll",
  890. EN_SCLK_ISP, 7, CLK_SET_RATE_PARENT, 0),
  891. GATE(ISP_SCLK_SPI1_EXT, "sclk_isp_spi1_ext", "fin_pll",
  892. EN_SCLK_ISP, 8, CLK_SET_RATE_PARENT, 0),
  893. GATE(ISP_SCLK_SPI0_EXT, "sclk_isp_spi0_ext", "fin_pll",
  894. EN_SCLK_ISP, 9, CLK_SET_RATE_PARENT, 0),
  895. };
  896. static void __init exynos5260_clk_isp_init(struct device_node *np)
  897. {
  898. struct exynos5260_cmu_info cmu = {0};
  899. cmu.mux_clks = isp_mux_clks;
  900. cmu.nr_mux_clks = ARRAY_SIZE(isp_mux_clks);
  901. cmu.div_clks = isp_div_clks;
  902. cmu.nr_div_clks = ARRAY_SIZE(isp_div_clks);
  903. cmu.gate_clks = isp_gate_clks;
  904. cmu.nr_gate_clks = ARRAY_SIZE(isp_gate_clks);
  905. cmu.nr_clk_ids = ISP_NR_CLK;
  906. cmu.clk_regs = isp_clk_regs;
  907. cmu.nr_clk_regs = ARRAY_SIZE(isp_clk_regs);
  908. exynos5260_cmu_register_one(np, &cmu);
  909. }
  910. CLK_OF_DECLARE(exynos5260_clk_isp, "samsung,exynos5260-clock-isp",
  911. exynos5260_clk_isp_init);
  912. /* CMU_KFC */
  913. static unsigned long kfc_clk_regs[] __initdata = {
  914. KFC_PLL_LOCK,
  915. KFC_PLL_CON0,
  916. KFC_PLL_CON1,
  917. KFC_PLL_FDET,
  918. MUX_SEL_KFC0,
  919. MUX_SEL_KFC2,
  920. DIV_KFC,
  921. DIV_KFC_PLL_FDET,
  922. EN_ACLK_KFC,
  923. EN_PCLK_KFC,
  924. EN_SCLK_KFC,
  925. EN_IP_KFC,
  926. };
  927. PNAME(mout_kfc_pll_p) = {"fin_pll", "fout_kfc_pll"};
  928. PNAME(mout_kfc_p) = {"mout_kfc_pll", "dout_media_pll"};
  929. struct samsung_mux_clock kfc_mux_clks[] __initdata = {
  930. MUX(KFC_MOUT_KFC_PLL, "mout_kfc_pll", mout_kfc_pll_p,
  931. MUX_SEL_KFC0, 0, 1),
  932. MUX(KFC_MOUT_KFC, "mout_kfc", mout_kfc_p, MUX_SEL_KFC2, 0, 1),
  933. };
  934. struct samsung_div_clock kfc_div_clks[] __initdata = {
  935. DIV(KFC_DOUT_KFC1, "dout_kfc1", "mout_kfc", DIV_KFC, 0, 3),
  936. DIV(KFC_DOUT_KFC2, "dout_kfc2", "dout_kfc1", DIV_KFC, 4, 3),
  937. DIV(KFC_DOUT_KFC_ATCLK, "dout_kfc_atclk", "dout_kfc2", DIV_KFC, 8, 3),
  938. DIV(KFC_DOUT_KFC_PCLK_DBG, "dout_kfc_pclk_dbg", "dout_kfc2",
  939. DIV_KFC, 12, 3),
  940. DIV(KFC_DOUT_ACLK_KFC, "dout_aclk_kfc", "dout_kfc2", DIV_KFC, 16, 3),
  941. DIV(KFC_DOUT_PCLK_KFC, "dout_pclk_kfc", "dout_kfc2", DIV_KFC, 20, 3),
  942. DIV(KFC_DOUT_KFC_PLL, "dout_kfc_pll", "mout_kfc", DIV_KFC, 24, 3),
  943. };
  944. static struct samsung_pll_clock kfc_pll_clks[] __initdata = {
  945. PLL(pll_2550xx, KFC_FOUT_KFC_PLL, "fout_kfc_pll", "fin_pll",
  946. KFC_PLL_LOCK, KFC_PLL_CON0,
  947. pll2550_24mhz_tbl),
  948. };
  949. static void __init exynos5260_clk_kfc_init(struct device_node *np)
  950. {
  951. struct exynos5260_cmu_info cmu = {0};
  952. cmu.pll_clks = kfc_pll_clks;
  953. cmu.nr_pll_clks = ARRAY_SIZE(kfc_pll_clks);
  954. cmu.mux_clks = kfc_mux_clks;
  955. cmu.nr_mux_clks = ARRAY_SIZE(kfc_mux_clks);
  956. cmu.div_clks = kfc_div_clks;
  957. cmu.nr_div_clks = ARRAY_SIZE(kfc_div_clks);
  958. cmu.nr_clk_ids = KFC_NR_CLK;
  959. cmu.clk_regs = kfc_clk_regs;
  960. cmu.nr_clk_regs = ARRAY_SIZE(kfc_clk_regs);
  961. exynos5260_cmu_register_one(np, &cmu);
  962. }
  963. CLK_OF_DECLARE(exynos5260_clk_kfc, "samsung,exynos5260-clock-kfc",
  964. exynos5260_clk_kfc_init);
  965. /* CMU_MFC */
  966. static unsigned long mfc_clk_regs[] __initdata = {
  967. MUX_SEL_MFC,
  968. DIV_MFC,
  969. EN_ACLK_MFC,
  970. EN_ACLK_SECURE_SMMU2_MFC,
  971. EN_PCLK_MFC,
  972. EN_PCLK_SECURE_SMMU2_MFC,
  973. EN_IP_MFC,
  974. EN_IP_MFC_SECURE_SMMU2_MFC,
  975. };
  976. PNAME(mout_aclk_mfc_333_user_p) = {"fin_pll", "dout_aclk_mfc_333"};
  977. struct samsung_mux_clock mfc_mux_clks[] __initdata = {
  978. MUX(MFC_MOUT_ACLK_MFC_333_USER, "mout_aclk_mfc_333_user",
  979. mout_aclk_mfc_333_user_p,
  980. MUX_SEL_MFC, 0, 1),
  981. };
  982. struct samsung_div_clock mfc_div_clks[] __initdata = {
  983. DIV(MFC_DOUT_PCLK_MFC_83, "dout_pclk_mfc_83", "mout_aclk_mfc_333_user",
  984. DIV_MFC, 0, 3),
  985. };
  986. struct samsung_gate_clock mfc_gate_clks[] __initdata = {
  987. GATE(MFC_CLK_MFC, "clk_mfc", "mout_aclk_mfc_333_user",
  988. EN_IP_MFC, 1, 0, 0),
  989. GATE(MFC_CLK_SMMU2_MFCM0, "clk_smmu2_mfcm0", "mout_aclk_mfc_333_user",
  990. EN_IP_MFC_SECURE_SMMU2_MFC, 6, 0, 0),
  991. GATE(MFC_CLK_SMMU2_MFCM1, "clk_smmu2_mfcm1", "mout_aclk_mfc_333_user",
  992. EN_IP_MFC_SECURE_SMMU2_MFC, 7, 0, 0),
  993. };
  994. static void __init exynos5260_clk_mfc_init(struct device_node *np)
  995. {
  996. struct exynos5260_cmu_info cmu = {0};
  997. cmu.mux_clks = mfc_mux_clks;
  998. cmu.nr_mux_clks = ARRAY_SIZE(mfc_mux_clks);
  999. cmu.div_clks = mfc_div_clks;
  1000. cmu.nr_div_clks = ARRAY_SIZE(mfc_div_clks);
  1001. cmu.gate_clks = mfc_gate_clks;
  1002. cmu.nr_gate_clks = ARRAY_SIZE(mfc_gate_clks);
  1003. cmu.nr_clk_ids = MFC_NR_CLK;
  1004. cmu.clk_regs = mfc_clk_regs;
  1005. cmu.nr_clk_regs = ARRAY_SIZE(mfc_clk_regs);
  1006. exynos5260_cmu_register_one(np, &cmu);
  1007. }
  1008. CLK_OF_DECLARE(exynos5260_clk_mfc, "samsung,exynos5260-clock-mfc",
  1009. exynos5260_clk_mfc_init);
  1010. /* CMU_MIF */
  1011. static unsigned long mif_clk_regs[] __initdata = {
  1012. MEM_PLL_LOCK,
  1013. BUS_PLL_LOCK,
  1014. MEDIA_PLL_LOCK,
  1015. MEM_PLL_CON0,
  1016. MEM_PLL_CON1,
  1017. MEM_PLL_FDET,
  1018. BUS_PLL_CON0,
  1019. BUS_PLL_CON1,
  1020. BUS_PLL_FDET,
  1021. MEDIA_PLL_CON0,
  1022. MEDIA_PLL_CON1,
  1023. MEDIA_PLL_FDET,
  1024. MUX_SEL_MIF,
  1025. DIV_MIF,
  1026. DIV_MIF_PLL_FDET,
  1027. EN_ACLK_MIF,
  1028. EN_ACLK_MIF_SECURE_DREX1_TZ,
  1029. EN_ACLK_MIF_SECURE_DREX0_TZ,
  1030. EN_ACLK_MIF_SECURE_INTMEM,
  1031. EN_PCLK_MIF,
  1032. EN_PCLK_MIF_SECURE_MONOCNT,
  1033. EN_PCLK_MIF_SECURE_RTC_APBIF,
  1034. EN_PCLK_MIF_SECURE_DREX1_TZ,
  1035. EN_PCLK_MIF_SECURE_DREX0_TZ,
  1036. EN_SCLK_MIF,
  1037. EN_IP_MIF,
  1038. EN_IP_MIF_SECURE_MONOCNT,
  1039. EN_IP_MIF_SECURE_RTC_APBIF,
  1040. EN_IP_MIF_SECURE_DREX1_TZ,
  1041. EN_IP_MIF_SECURE_DREX0_TZ,
  1042. EN_IP_MIF_SECURE_INTEMEM,
  1043. };
  1044. PNAME(mout_mem_pll_p) = {"fin_pll", "fout_mem_pll"};
  1045. PNAME(mout_bus_pll_p) = {"fin_pll", "fout_bus_pll"};
  1046. PNAME(mout_media_pll_p) = {"fin_pll", "fout_media_pll"};
  1047. PNAME(mout_mif_drex_p) = {"dout_mem_pll", "dout_bus_pll"};
  1048. PNAME(mout_mif_drex2x_p) = {"dout_mem_pll", "dout_bus_pll"};
  1049. PNAME(mout_clkm_phy_p) = {"mout_mif_drex", "dout_media_pll"};
  1050. PNAME(mout_clk2x_phy_p) = {"mout_mif_drex2x", "dout_media_pll"};
  1051. struct samsung_mux_clock mif_mux_clks[] __initdata = {
  1052. MUX(MIF_MOUT_MEM_PLL, "mout_mem_pll", mout_mem_pll_p,
  1053. MUX_SEL_MIF, 0, 1),
  1054. MUX(MIF_MOUT_BUS_PLL, "mout_bus_pll", mout_bus_pll_p,
  1055. MUX_SEL_MIF, 4, 1),
  1056. MUX(MIF_MOUT_MEDIA_PLL, "mout_media_pll", mout_media_pll_p,
  1057. MUX_SEL_MIF, 8, 1),
  1058. MUX(MIF_MOUT_MIF_DREX, "mout_mif_drex", mout_mif_drex_p,
  1059. MUX_SEL_MIF, 12, 1),
  1060. MUX(MIF_MOUT_CLKM_PHY, "mout_clkm_phy", mout_clkm_phy_p,
  1061. MUX_SEL_MIF, 16, 1),
  1062. MUX(MIF_MOUT_MIF_DREX2X, "mout_mif_drex2x", mout_mif_drex2x_p,
  1063. MUX_SEL_MIF, 20, 1),
  1064. MUX(MIF_MOUT_CLK2X_PHY, "mout_clk2x_phy", mout_clk2x_phy_p,
  1065. MUX_SEL_MIF, 24, 1),
  1066. };
  1067. struct samsung_div_clock mif_div_clks[] __initdata = {
  1068. DIV(MIF_DOUT_MEDIA_PLL, "dout_media_pll", "mout_media_pll",
  1069. DIV_MIF, 0, 3),
  1070. DIV(MIF_DOUT_MEM_PLL, "dout_mem_pll", "mout_mem_pll",
  1071. DIV_MIF, 4, 3),
  1072. DIV(MIF_DOUT_BUS_PLL, "dout_bus_pll", "mout_bus_pll",
  1073. DIV_MIF, 8, 3),
  1074. DIV(MIF_DOUT_CLKM_PHY, "dout_clkm_phy", "mout_clkm_phy",
  1075. DIV_MIF, 12, 3),
  1076. DIV(MIF_DOUT_CLK2X_PHY, "dout_clk2x_phy", "mout_clk2x_phy",
  1077. DIV_MIF, 16, 4),
  1078. DIV(MIF_DOUT_ACLK_MIF_466, "dout_aclk_mif_466", "dout_clk2x_phy",
  1079. DIV_MIF, 20, 3),
  1080. DIV(MIF_DOUT_ACLK_BUS_200, "dout_aclk_bus_200", "dout_bus_pll",
  1081. DIV_MIF, 24, 3),
  1082. DIV(MIF_DOUT_ACLK_BUS_100, "dout_aclk_bus_100", "dout_bus_pll",
  1083. DIV_MIF, 28, 4),
  1084. };
  1085. struct samsung_gate_clock mif_gate_clks[] __initdata = {
  1086. GATE(MIF_CLK_LPDDR3PHY_WRAP0, "clk_lpddr3phy_wrap0", "dout_clk2x_phy",
  1087. EN_IP_MIF, 12, CLK_IGNORE_UNUSED, 0),
  1088. GATE(MIF_CLK_LPDDR3PHY_WRAP1, "clk_lpddr3phy_wrap1", "dout_clk2x_phy",
  1089. EN_IP_MIF, 13, CLK_IGNORE_UNUSED, 0),
  1090. GATE(MIF_CLK_MONOCNT, "clk_monocnt", "dout_aclk_bus_100",
  1091. EN_IP_MIF_SECURE_MONOCNT, 22,
  1092. CLK_IGNORE_UNUSED, 0),
  1093. GATE(MIF_CLK_MIF_RTC, "clk_mif_rtc", "dout_aclk_bus_100",
  1094. EN_IP_MIF_SECURE_RTC_APBIF, 23,
  1095. CLK_IGNORE_UNUSED, 0),
  1096. GATE(MIF_CLK_DREX1, "clk_drex1", "dout_aclk_mif_466",
  1097. EN_IP_MIF_SECURE_DREX1_TZ, 9,
  1098. CLK_IGNORE_UNUSED, 0),
  1099. GATE(MIF_CLK_DREX0, "clk_drex0", "dout_aclk_mif_466",
  1100. EN_IP_MIF_SECURE_DREX0_TZ, 9,
  1101. CLK_IGNORE_UNUSED, 0),
  1102. GATE(MIF_CLK_INTMEM, "clk_intmem", "dout_aclk_bus_200",
  1103. EN_IP_MIF_SECURE_INTEMEM, 11,
  1104. CLK_IGNORE_UNUSED, 0),
  1105. GATE(MIF_SCLK_LPDDR3PHY_WRAP_U0, "sclk_lpddr3phy_wrap_u0",
  1106. "dout_clkm_phy", EN_SCLK_MIF, 0,
  1107. CLK_IGNORE_UNUSED | CLK_SET_RATE_PARENT, 0),
  1108. GATE(MIF_SCLK_LPDDR3PHY_WRAP_U1, "sclk_lpddr3phy_wrap_u1",
  1109. "dout_clkm_phy", EN_SCLK_MIF, 1,
  1110. CLK_IGNORE_UNUSED | CLK_SET_RATE_PARENT, 0),
  1111. };
  1112. static struct samsung_pll_clock mif_pll_clks[] __initdata = {
  1113. PLL(pll_2550xx, MIF_FOUT_MEM_PLL, "fout_mem_pll", "fin_pll",
  1114. MEM_PLL_LOCK, MEM_PLL_CON0,
  1115. pll2550_24mhz_tbl),
  1116. PLL(pll_2550xx, MIF_FOUT_BUS_PLL, "fout_bus_pll", "fin_pll",
  1117. BUS_PLL_LOCK, BUS_PLL_CON0,
  1118. pll2550_24mhz_tbl),
  1119. PLL(pll_2550xx, MIF_FOUT_MEDIA_PLL, "fout_media_pll", "fin_pll",
  1120. MEDIA_PLL_LOCK, MEDIA_PLL_CON0,
  1121. pll2550_24mhz_tbl),
  1122. };
  1123. static void __init exynos5260_clk_mif_init(struct device_node *np)
  1124. {
  1125. struct exynos5260_cmu_info cmu = {0};
  1126. cmu.pll_clks = mif_pll_clks;
  1127. cmu.nr_pll_clks = ARRAY_SIZE(mif_pll_clks);
  1128. cmu.mux_clks = mif_mux_clks;
  1129. cmu.nr_mux_clks = ARRAY_SIZE(mif_mux_clks);
  1130. cmu.div_clks = mif_div_clks;
  1131. cmu.nr_div_clks = ARRAY_SIZE(mif_div_clks);
  1132. cmu.gate_clks = mif_gate_clks;
  1133. cmu.nr_gate_clks = ARRAY_SIZE(mif_gate_clks);
  1134. cmu.nr_clk_ids = MIF_NR_CLK;
  1135. cmu.clk_regs = mif_clk_regs;
  1136. cmu.nr_clk_regs = ARRAY_SIZE(mif_clk_regs);
  1137. exynos5260_cmu_register_one(np, &cmu);
  1138. }
  1139. CLK_OF_DECLARE(exynos5260_clk_mif, "samsung,exynos5260-clock-mif",
  1140. exynos5260_clk_mif_init);
  1141. /* CMU_PERI */
  1142. static unsigned long peri_clk_regs[] __initdata = {
  1143. MUX_SEL_PERI,
  1144. MUX_SEL_PERI1,
  1145. DIV_PERI,
  1146. EN_PCLK_PERI0,
  1147. EN_PCLK_PERI1,
  1148. EN_PCLK_PERI2,
  1149. EN_PCLK_PERI3,
  1150. EN_PCLK_PERI_SECURE_CHIPID,
  1151. EN_PCLK_PERI_SECURE_PROVKEY0,
  1152. EN_PCLK_PERI_SECURE_PROVKEY1,
  1153. EN_PCLK_PERI_SECURE_SECKEY,
  1154. EN_PCLK_PERI_SECURE_ANTIRBKCNT,
  1155. EN_PCLK_PERI_SECURE_TOP_RTC,
  1156. EN_PCLK_PERI_SECURE_TZPC,
  1157. EN_SCLK_PERI,
  1158. EN_SCLK_PERI_SECURE_TOP_RTC,
  1159. EN_IP_PERI0,
  1160. EN_IP_PERI1,
  1161. EN_IP_PERI2,
  1162. EN_IP_PERI_SECURE_CHIPID,
  1163. EN_IP_PERI_SECURE_PROVKEY0,
  1164. EN_IP_PERI_SECURE_PROVKEY1,
  1165. EN_IP_PERI_SECURE_SECKEY,
  1166. EN_IP_PERI_SECURE_ANTIRBKCNT,
  1167. EN_IP_PERI_SECURE_TOP_RTC,
  1168. EN_IP_PERI_SECURE_TZPC,
  1169. };
  1170. PNAME(mout_sclk_pcm_p) = {"ioclk_pcm_extclk", "fin_pll", "dout_aclk_peri_aud",
  1171. "phyclk_hdmi_phy_ref_cko"};
  1172. PNAME(mout_sclk_i2scod_p) = {"ioclk_i2s_cdclk", "fin_pll", "dout_aclk_peri_aud",
  1173. "phyclk_hdmi_phy_ref_cko"};
  1174. PNAME(mout_sclk_spdif_p) = {"ioclk_spdif_extclk", "fin_pll",
  1175. "dout_aclk_peri_aud", "phyclk_hdmi_phy_ref_cko"};
  1176. struct samsung_mux_clock peri_mux_clks[] __initdata = {
  1177. MUX(PERI_MOUT_SCLK_PCM, "mout_sclk_pcm", mout_sclk_pcm_p,
  1178. MUX_SEL_PERI1, 4, 2),
  1179. MUX(PERI_MOUT_SCLK_I2SCOD, "mout_sclk_i2scod", mout_sclk_i2scod_p,
  1180. MUX_SEL_PERI1, 12, 2),
  1181. MUX(PERI_MOUT_SCLK_SPDIF, "mout_sclk_spdif", mout_sclk_spdif_p,
  1182. MUX_SEL_PERI1, 20, 2),
  1183. };
  1184. struct samsung_div_clock peri_div_clks[] __initdata = {
  1185. DIV(PERI_DOUT_PCM, "dout_pcm", "mout_sclk_pcm", DIV_PERI, 0, 8),
  1186. DIV(PERI_DOUT_I2S, "dout_i2s", "mout_sclk_i2scod", DIV_PERI, 8, 6),
  1187. };
  1188. struct samsung_gate_clock peri_gate_clks[] __initdata = {
  1189. GATE(PERI_SCLK_PCM1, "sclk_pcm1", "dout_pcm", EN_SCLK_PERI, 0,
  1190. CLK_SET_RATE_PARENT, 0),
  1191. GATE(PERI_SCLK_I2S, "sclk_i2s", "dout_i2s", EN_SCLK_PERI, 1,
  1192. CLK_SET_RATE_PARENT, 0),
  1193. GATE(PERI_SCLK_SPDIF, "sclk_spdif", "dout_sclk_peri_spi0_b",
  1194. EN_SCLK_PERI, 2, CLK_SET_RATE_PARENT, 0),
  1195. GATE(PERI_SCLK_SPI0, "sclk_spi0", "dout_sclk_peri_spi0_b",
  1196. EN_SCLK_PERI, 7, CLK_SET_RATE_PARENT, 0),
  1197. GATE(PERI_SCLK_SPI1, "sclk_spi1", "dout_sclk_peri_spi1_b",
  1198. EN_SCLK_PERI, 8, CLK_SET_RATE_PARENT, 0),
  1199. GATE(PERI_SCLK_SPI2, "sclk_spi2", "dout_sclk_peri_spi2_b",
  1200. EN_SCLK_PERI, 9, CLK_SET_RATE_PARENT, 0),
  1201. GATE(PERI_SCLK_UART0, "sclk_uart0", "dout_sclk_peri_uart0",
  1202. EN_SCLK_PERI, 10, CLK_SET_RATE_PARENT, 0),
  1203. GATE(PERI_SCLK_UART1, "sclk_uart1", "dout_sclk_peri_uart1",
  1204. EN_SCLK_PERI, 11, CLK_SET_RATE_PARENT, 0),
  1205. GATE(PERI_SCLK_UART2, "sclk_uart2", "dout_sclk_peri_uart2",
  1206. EN_SCLK_PERI, 12, CLK_SET_RATE_PARENT, 0),
  1207. GATE(PERI_CLK_ABB, "clk_abb", "dout_aclk_peri_66",
  1208. EN_IP_PERI0, 1, 0, 0),
  1209. GATE(PERI_CLK_EFUSE_WRITER, "clk_efuse_writer", "dout_aclk_peri_66",
  1210. EN_IP_PERI0, 5, 0, 0),
  1211. GATE(PERI_CLK_HDMICEC, "clk_hdmicec", "dout_aclk_peri_66",
  1212. EN_IP_PERI0, 6, 0, 0),
  1213. GATE(PERI_CLK_I2C10, "clk_i2c10", "dout_aclk_peri_66",
  1214. EN_IP_PERI0, 7, 0, 0),
  1215. GATE(PERI_CLK_I2C11, "clk_i2c11", "dout_aclk_peri_66",
  1216. EN_IP_PERI0, 8, 0, 0),
  1217. GATE(PERI_CLK_I2C8, "clk_i2c8", "dout_aclk_peri_66",
  1218. EN_IP_PERI0, 9, 0, 0),
  1219. GATE(PERI_CLK_I2C9, "clk_i2c9", "dout_aclk_peri_66",
  1220. EN_IP_PERI0, 10, 0, 0),
  1221. GATE(PERI_CLK_I2C4, "clk_i2c4", "dout_aclk_peri_66",
  1222. EN_IP_PERI0, 11, 0, 0),
  1223. GATE(PERI_CLK_I2C5, "clk_i2c5", "dout_aclk_peri_66",
  1224. EN_IP_PERI0, 12, 0, 0),
  1225. GATE(PERI_CLK_I2C6, "clk_i2c6", "dout_aclk_peri_66",
  1226. EN_IP_PERI0, 13, 0, 0),
  1227. GATE(PERI_CLK_I2C7, "clk_i2c7", "dout_aclk_peri_66",
  1228. EN_IP_PERI0, 14, 0, 0),
  1229. GATE(PERI_CLK_I2CHDMI, "clk_i2chdmi", "dout_aclk_peri_66",
  1230. EN_IP_PERI0, 15, 0, 0),
  1231. GATE(PERI_CLK_I2S, "clk_peri_i2s", "dout_aclk_peri_66",
  1232. EN_IP_PERI0, 16, 0, 0),
  1233. GATE(PERI_CLK_MCT, "clk_mct", "dout_aclk_peri_66",
  1234. EN_IP_PERI0, 17, 0, 0),
  1235. GATE(PERI_CLK_PCM, "clk_peri_pcm", "dout_aclk_peri_66",
  1236. EN_IP_PERI0, 18, 0, 0),
  1237. GATE(PERI_CLK_HSIC0, "clk_hsic0", "dout_aclk_peri_66",
  1238. EN_IP_PERI0, 20, 0, 0),
  1239. GATE(PERI_CLK_HSIC1, "clk_hsic1", "dout_aclk_peri_66",
  1240. EN_IP_PERI0, 21, 0, 0),
  1241. GATE(PERI_CLK_HSIC2, "clk_hsic2", "dout_aclk_peri_66",
  1242. EN_IP_PERI0, 22, 0, 0),
  1243. GATE(PERI_CLK_HSIC3, "clk_hsic3", "dout_aclk_peri_66",
  1244. EN_IP_PERI0, 23, 0, 0),
  1245. GATE(PERI_CLK_WDT_EGL, "clk_wdt_egl", "dout_aclk_peri_66",
  1246. EN_IP_PERI0, 24, 0, 0),
  1247. GATE(PERI_CLK_WDT_KFC, "clk_wdt_kfc", "dout_aclk_peri_66",
  1248. EN_IP_PERI0, 25, 0, 0),
  1249. GATE(PERI_CLK_UART4, "clk_uart4", "dout_aclk_peri_66",
  1250. EN_IP_PERI2, 0, 0, 0),
  1251. GATE(PERI_CLK_PWM, "clk_pwm", "dout_aclk_peri_66",
  1252. EN_IP_PERI2, 3, 0, 0),
  1253. GATE(PERI_CLK_SPDIF, "clk_spdif", "dout_aclk_peri_66",
  1254. EN_IP_PERI2, 6, 0, 0),
  1255. GATE(PERI_CLK_SPI0, "clk_spi0", "dout_aclk_peri_66",
  1256. EN_IP_PERI2, 7, 0, 0),
  1257. GATE(PERI_CLK_SPI1, "clk_spi1", "dout_aclk_peri_66",
  1258. EN_IP_PERI2, 8, 0, 0),
  1259. GATE(PERI_CLK_SPI2, "clk_spi2", "dout_aclk_peri_66",
  1260. EN_IP_PERI2, 9, 0, 0),
  1261. GATE(PERI_CLK_TMU0, "clk_tmu0", "dout_aclk_peri_66",
  1262. EN_IP_PERI2, 10, 0, 0),
  1263. GATE(PERI_CLK_TMU1, "clk_tmu1", "dout_aclk_peri_66",
  1264. EN_IP_PERI2, 11, 0, 0),
  1265. GATE(PERI_CLK_TMU2, "clk_tmu2", "dout_aclk_peri_66",
  1266. EN_IP_PERI2, 12, 0, 0),
  1267. GATE(PERI_CLK_TMU3, "clk_tmu3", "dout_aclk_peri_66",
  1268. EN_IP_PERI2, 13, 0, 0),
  1269. GATE(PERI_CLK_TMU4, "clk_tmu4", "dout_aclk_peri_66",
  1270. EN_IP_PERI2, 14, 0, 0),
  1271. GATE(PERI_CLK_ADC, "clk_adc", "dout_aclk_peri_66",
  1272. EN_IP_PERI2, 18, 0, 0),
  1273. GATE(PERI_CLK_UART0, "clk_uart0", "dout_aclk_peri_66",
  1274. EN_IP_PERI2, 19, 0, 0),
  1275. GATE(PERI_CLK_UART1, "clk_uart1", "dout_aclk_peri_66",
  1276. EN_IP_PERI2, 20, 0, 0),
  1277. GATE(PERI_CLK_UART2, "clk_uart2", "dout_aclk_peri_66",
  1278. EN_IP_PERI2, 21, 0, 0),
  1279. GATE(PERI_CLK_CHIPID, "clk_chipid", "dout_aclk_peri_66",
  1280. EN_IP_PERI_SECURE_CHIPID, 2, 0, 0),
  1281. GATE(PERI_CLK_PROVKEY0, "clk_provkey0", "dout_aclk_peri_66",
  1282. EN_IP_PERI_SECURE_PROVKEY0, 1, 0, 0),
  1283. GATE(PERI_CLK_PROVKEY1, "clk_provkey1", "dout_aclk_peri_66",
  1284. EN_IP_PERI_SECURE_PROVKEY1, 2, 0, 0),
  1285. GATE(PERI_CLK_SECKEY, "clk_seckey", "dout_aclk_peri_66",
  1286. EN_IP_PERI_SECURE_SECKEY, 5, 0, 0),
  1287. GATE(PERI_CLK_TOP_RTC, "clk_top_rtc", "dout_aclk_peri_66",
  1288. EN_IP_PERI_SECURE_TOP_RTC, 5, 0, 0),
  1289. GATE(PERI_CLK_TZPC0, "clk_tzpc0", "dout_aclk_peri_66",
  1290. EN_IP_PERI_SECURE_TZPC, 10, 0, 0),
  1291. GATE(PERI_CLK_TZPC1, "clk_tzpc1", "dout_aclk_peri_66",
  1292. EN_IP_PERI_SECURE_TZPC, 11, 0, 0),
  1293. GATE(PERI_CLK_TZPC2, "clk_tzpc2", "dout_aclk_peri_66",
  1294. EN_IP_PERI_SECURE_TZPC, 12, 0, 0),
  1295. GATE(PERI_CLK_TZPC3, "clk_tzpc3", "dout_aclk_peri_66",
  1296. EN_IP_PERI_SECURE_TZPC, 13, 0, 0),
  1297. GATE(PERI_CLK_TZPC4, "clk_tzpc4", "dout_aclk_peri_66",
  1298. EN_IP_PERI_SECURE_TZPC, 14, 0, 0),
  1299. GATE(PERI_CLK_TZPC5, "clk_tzpc5", "dout_aclk_peri_66",
  1300. EN_IP_PERI_SECURE_TZPC, 15, 0, 0),
  1301. GATE(PERI_CLK_TZPC6, "clk_tzpc6", "dout_aclk_peri_66",
  1302. EN_IP_PERI_SECURE_TZPC, 16, 0, 0),
  1303. GATE(PERI_CLK_TZPC7, "clk_tzpc7", "dout_aclk_peri_66",
  1304. EN_IP_PERI_SECURE_TZPC, 17, 0, 0),
  1305. GATE(PERI_CLK_TZPC8, "clk_tzpc8", "dout_aclk_peri_66",
  1306. EN_IP_PERI_SECURE_TZPC, 18, 0, 0),
  1307. GATE(PERI_CLK_TZPC9, "clk_tzpc9", "dout_aclk_peri_66",
  1308. EN_IP_PERI_SECURE_TZPC, 19, 0, 0),
  1309. GATE(PERI_CLK_TZPC10, "clk_tzpc10", "dout_aclk_peri_66",
  1310. EN_IP_PERI_SECURE_TZPC, 20, 0, 0),
  1311. };
  1312. static void __init exynos5260_clk_peri_init(struct device_node *np)
  1313. {
  1314. struct exynos5260_cmu_info cmu = {0};
  1315. cmu.mux_clks = peri_mux_clks;
  1316. cmu.nr_mux_clks = ARRAY_SIZE(peri_mux_clks);
  1317. cmu.div_clks = peri_div_clks;
  1318. cmu.nr_div_clks = ARRAY_SIZE(peri_div_clks);
  1319. cmu.gate_clks = peri_gate_clks;
  1320. cmu.nr_gate_clks = ARRAY_SIZE(peri_gate_clks);
  1321. cmu.nr_clk_ids = PERI_NR_CLK;
  1322. cmu.clk_regs = peri_clk_regs;
  1323. cmu.nr_clk_regs = ARRAY_SIZE(peri_clk_regs);
  1324. exynos5260_cmu_register_one(np, &cmu);
  1325. }
  1326. CLK_OF_DECLARE(exynos5260_clk_peri, "samsung,exynos5260-clock-peri",
  1327. exynos5260_clk_peri_init);
  1328. /* CMU_TOP */
  1329. static unsigned long top_clk_regs[] __initdata = {
  1330. DISP_PLL_LOCK,
  1331. AUD_PLL_LOCK,
  1332. DISP_PLL_CON0,
  1333. DISP_PLL_CON1,
  1334. DISP_PLL_FDET,
  1335. AUD_PLL_CON0,
  1336. AUD_PLL_CON1,
  1337. AUD_PLL_CON2,
  1338. AUD_PLL_FDET,
  1339. MUX_SEL_TOP_PLL0,
  1340. MUX_SEL_TOP_MFC,
  1341. MUX_SEL_TOP_G2D,
  1342. MUX_SEL_TOP_GSCL,
  1343. MUX_SEL_TOP_ISP10,
  1344. MUX_SEL_TOP_ISP11,
  1345. MUX_SEL_TOP_DISP0,
  1346. MUX_SEL_TOP_DISP1,
  1347. MUX_SEL_TOP_BUS,
  1348. MUX_SEL_TOP_PERI0,
  1349. MUX_SEL_TOP_PERI1,
  1350. MUX_SEL_TOP_FSYS,
  1351. DIV_TOP_G2D_MFC,
  1352. DIV_TOP_GSCL_ISP0,
  1353. DIV_TOP_ISP10,
  1354. DIV_TOP_ISP11,
  1355. DIV_TOP_DISP,
  1356. DIV_TOP_BUS,
  1357. DIV_TOP_PERI0,
  1358. DIV_TOP_PERI1,
  1359. DIV_TOP_PERI2,
  1360. DIV_TOP_FSYS0,
  1361. DIV_TOP_FSYS1,
  1362. DIV_TOP_HPM,
  1363. DIV_TOP_PLL_FDET,
  1364. EN_ACLK_TOP,
  1365. EN_SCLK_TOP,
  1366. EN_IP_TOP,
  1367. };
  1368. /* fixed rate clocks generated inside the soc */
  1369. struct samsung_fixed_rate_clock fixed_rate_clks[] __initdata = {
  1370. FRATE(PHYCLK_DPTX_PHY_CH3_TXD_CLK, "phyclk_dptx_phy_ch3_txd_clk", NULL,
  1371. CLK_IS_ROOT, 270000000),
  1372. FRATE(PHYCLK_DPTX_PHY_CH2_TXD_CLK, "phyclk_dptx_phy_ch2_txd_clk", NULL,
  1373. CLK_IS_ROOT, 270000000),
  1374. FRATE(PHYCLK_DPTX_PHY_CH1_TXD_CLK, "phyclk_dptx_phy_ch1_txd_clk", NULL,
  1375. CLK_IS_ROOT, 270000000),
  1376. FRATE(PHYCLK_DPTX_PHY_CH0_TXD_CLK, "phyclk_dptx_phy_ch0_txd_clk", NULL,
  1377. CLK_IS_ROOT, 270000000),
  1378. FRATE(phyclk_hdmi_phy_tmds_clko, "phyclk_hdmi_phy_tmds_clko", NULL,
  1379. CLK_IS_ROOT, 250000000),
  1380. FRATE(PHYCLK_HDMI_PHY_PIXEL_CLKO, "phyclk_hdmi_phy_pixel_clko", NULL,
  1381. CLK_IS_ROOT, 1660000000),
  1382. FRATE(PHYCLK_HDMI_LINK_O_TMDS_CLKHI, "phyclk_hdmi_link_o_tmds_clkhi",
  1383. NULL, CLK_IS_ROOT, 125000000),
  1384. FRATE(PHYCLK_MIPI_DPHY_4L_M_TXBYTECLKHS,
  1385. "phyclk_mipi_dphy_4l_m_txbyte_clkhs" , NULL,
  1386. CLK_IS_ROOT, 187500000),
  1387. FRATE(PHYCLK_DPTX_PHY_O_REF_CLK_24M, "phyclk_dptx_phy_o_ref_clk_24m",
  1388. NULL, CLK_IS_ROOT, 24000000),
  1389. FRATE(PHYCLK_DPTX_PHY_CLK_DIV2, "phyclk_dptx_phy_clk_div2", NULL,
  1390. CLK_IS_ROOT, 135000000),
  1391. FRATE(PHYCLK_MIPI_DPHY_4L_M_RXCLKESC0,
  1392. "phyclk_mipi_dphy_4l_m_rxclkesc0", NULL,
  1393. CLK_IS_ROOT, 20000000),
  1394. FRATE(PHYCLK_USBHOST20_PHY_PHYCLOCK, "phyclk_usbhost20_phy_phyclock",
  1395. NULL, CLK_IS_ROOT, 60000000),
  1396. FRATE(PHYCLK_USBHOST20_PHY_FREECLK, "phyclk_usbhost20_phy_freeclk",
  1397. NULL, CLK_IS_ROOT, 60000000),
  1398. FRATE(PHYCLK_USBHOST20_PHY_CLK48MOHCI,
  1399. "phyclk_usbhost20_phy_clk48mohci",
  1400. NULL, CLK_IS_ROOT, 48000000),
  1401. FRATE(PHYCLK_USBDRD30_UDRD30_PIPE_PCLK,
  1402. "phyclk_usbdrd30_udrd30_pipe_pclk", NULL,
  1403. CLK_IS_ROOT, 125000000),
  1404. FRATE(PHYCLK_USBDRD30_UDRD30_PHYCLOCK,
  1405. "phyclk_usbdrd30_udrd30_phyclock", NULL,
  1406. CLK_IS_ROOT, 60000000),
  1407. };
  1408. PNAME(mout_memtop_pll_user_p) = {"fin_pll", "dout_mem_pll"};
  1409. PNAME(mout_bustop_pll_user_p) = {"fin_pll", "dout_bus_pll"};
  1410. PNAME(mout_mediatop_pll_user_p) = {"fin_pll", "dout_media_pll"};
  1411. PNAME(mout_audtop_pll_user_p) = {"fin_pll", "mout_aud_pll"};
  1412. PNAME(mout_aud_pll_p) = {"fin_pll", "fout_aud_pll"};
  1413. PNAME(mout_disp_pll_p) = {"fin_pll", "fout_disp_pll"};
  1414. PNAME(mout_mfc_bustop_333_p) = {"mout_bustop_pll_user", "mout_disp_pll"};
  1415. PNAME(mout_aclk_mfc_333_p) = {"mout_mediatop_pll_user", "mout_mfc_bustop_333"};
  1416. PNAME(mout_g2d_bustop_333_p) = {"mout_bustop_pll_user", "mout_disp_pll"};
  1417. PNAME(mout_aclk_g2d_333_p) = {"mout_mediatop_pll_user", "mout_g2d_bustop_333"};
  1418. PNAME(mout_gscl_bustop_333_p) = {"mout_bustop_pll_user", "mout_disp_pll"};
  1419. PNAME(mout_aclk_gscl_333_p) = {"mout_mediatop_pll_user",
  1420. "mout_gscl_bustop_333"};
  1421. PNAME(mout_m2m_mediatop_400_p) = {"mout_mediatop_pll_user", "mout_disp_pll"};
  1422. PNAME(mout_aclk_gscl_400_p) = {"mout_bustop_pll_user",
  1423. "mout_m2m_mediatop_400"};
  1424. PNAME(mout_gscl_bustop_fimc_p) = {"mout_bustop_pll_user", "mout_disp_pll"};
  1425. PNAME(mout_aclk_gscl_fimc_p) = {"mout_mediatop_pll_user",
  1426. "mout_gscl_bustop_fimc"};
  1427. PNAME(mout_isp1_media_266_p) = {"mout_mediatop_pll_user",
  1428. "mout_memtop_pll_user"};
  1429. PNAME(mout_aclk_isp1_266_p) = {"mout_bustop_pll_user", "mout_isp1_media_266"};
  1430. PNAME(mout_isp1_media_400_p) = {"mout_mediatop_pll_user", "mout_disp_pll"};
  1431. PNAME(mout_aclk_isp1_400_p) = {"mout_bustop_pll_user", "mout_isp1_media_400"};
  1432. PNAME(mout_sclk_isp_spi_p) = {"fin_pll", "mout_bustop_pll_user"};
  1433. PNAME(mout_sclk_isp_uart_p) = {"fin_pll", "mout_bustop_pll_user"};
  1434. PNAME(mout_sclk_isp_sensor_p) = {"fin_pll", "mout_bustop_pll_user"};
  1435. PNAME(mout_disp_disp_333_p) = {"mout_disp_pll", "mout_bustop_pll_user"};
  1436. PNAME(mout_aclk_disp_333_p) = {"mout_mediatop_pll_user", "mout_disp_disp_333"};
  1437. PNAME(mout_disp_disp_222_p) = {"mout_disp_pll", "mout_bustop_pll_user"};
  1438. PNAME(mout_aclk_disp_222_p) = {"mout_mediatop_pll_user", "mout_disp_disp_222"};
  1439. PNAME(mout_disp_media_pixel_p) = {"mout_mediatop_pll_user",
  1440. "mout_bustop_pll_user"};
  1441. PNAME(mout_sclk_disp_pixel_p) = {"mout_disp_pll", "mout_disp_media_pixel"};
  1442. PNAME(mout_bus_bustop_400_p) = {"mout_bustop_pll_user", "mout_memtop_pll_user"};
  1443. PNAME(mout_bus_bustop_100_p) = {"mout_bustop_pll_user", "mout_memtop_pll_user"};
  1444. PNAME(mout_sclk_peri_spi_clk_p) = {"fin_pll", "mout_bustop_pll_user"};
  1445. PNAME(mout_sclk_peri_uart_uclk_p) = {"fin_pll", "mout_bustop_pll_user"};
  1446. PNAME(mout_sclk_fsys_usb_p) = {"fin_pll", "mout_bustop_pll_user"};
  1447. PNAME(mout_sclk_fsys_mmc_sdclkin_a_p) = {"fin_pll", "mout_bustop_pll_user"};
  1448. PNAME(mout_sclk_fsys_mmc0_sdclkin_b_p) = {"mout_sclk_fsys_mmc0_sdclkin_a",
  1449. "mout_mediatop_pll_user"};
  1450. PNAME(mout_sclk_fsys_mmc1_sdclkin_b_p) = {"mout_sclk_fsys_mmc1_sdclkin_a",
  1451. "mout_mediatop_pll_user"};
  1452. PNAME(mout_sclk_fsys_mmc2_sdclkin_b_p) = {"mout_sclk_fsys_mmc2_sdclkin_a",
  1453. "mout_mediatop_pll_user"};
  1454. struct samsung_mux_clock top_mux_clks[] __initdata = {
  1455. MUX(TOP_MOUT_MEDIATOP_PLL_USER, "mout_mediatop_pll_user",
  1456. mout_mediatop_pll_user_p,
  1457. MUX_SEL_TOP_PLL0, 0, 1),
  1458. MUX(TOP_MOUT_MEMTOP_PLL_USER, "mout_memtop_pll_user",
  1459. mout_memtop_pll_user_p,
  1460. MUX_SEL_TOP_PLL0, 4, 1),
  1461. MUX(TOP_MOUT_BUSTOP_PLL_USER, "mout_bustop_pll_user",
  1462. mout_bustop_pll_user_p,
  1463. MUX_SEL_TOP_PLL0, 8, 1),
  1464. MUX(TOP_MOUT_DISP_PLL, "mout_disp_pll", mout_disp_pll_p,
  1465. MUX_SEL_TOP_PLL0, 12, 1),
  1466. MUX(TOP_MOUT_AUD_PLL, "mout_aud_pll", mout_aud_pll_p,
  1467. MUX_SEL_TOP_PLL0, 16, 1),
  1468. MUX(TOP_MOUT_AUDTOP_PLL_USER, "mout_audtop_pll_user",
  1469. mout_audtop_pll_user_p,
  1470. MUX_SEL_TOP_PLL0, 24, 1),
  1471. MUX(TOP_MOUT_DISP_DISP_333, "mout_disp_disp_333", mout_disp_disp_333_p,
  1472. MUX_SEL_TOP_DISP0, 0, 1),
  1473. MUX(TOP_MOUT_ACLK_DISP_333, "mout_aclk_disp_333", mout_aclk_disp_333_p,
  1474. MUX_SEL_TOP_DISP0, 8, 1),
  1475. MUX(TOP_MOUT_DISP_DISP_222, "mout_disp_disp_222", mout_disp_disp_222_p,
  1476. MUX_SEL_TOP_DISP0, 12, 1),
  1477. MUX(TOP_MOUT_ACLK_DISP_222, "mout_aclk_disp_222", mout_aclk_disp_222_p,
  1478. MUX_SEL_TOP_DISP0, 20, 1),
  1479. MUX(TOP_MOUT_FIMD1, "mout_sclk_disp_pixel", mout_sclk_disp_pixel_p,
  1480. MUX_SEL_TOP_DISP1, 0, 1),
  1481. MUX(TOP_MOUT_DISP_MEDIA_PIXEL, "mout_disp_media_pixel",
  1482. mout_disp_media_pixel_p,
  1483. MUX_SEL_TOP_DISP1, 8, 1),
  1484. MUX(TOP_MOUT_SCLK_PERI_SPI2_CLK, "mout_sclk_peri_spi2_clk",
  1485. mout_sclk_peri_spi_clk_p,
  1486. MUX_SEL_TOP_PERI1, 0, 1),
  1487. MUX(TOP_MOUT_SCLK_PERI_SPI1_CLK, "mout_sclk_peri_spi1_clk",
  1488. mout_sclk_peri_spi_clk_p,
  1489. MUX_SEL_TOP_PERI1, 4, 1),
  1490. MUX(TOP_MOUT_SCLK_PERI_SPI0_CLK, "mout_sclk_peri_spi0_clk",
  1491. mout_sclk_peri_spi_clk_p,
  1492. MUX_SEL_TOP_PERI1, 8, 1),
  1493. MUX(TOP_MOUT_SCLK_PERI_UART1_UCLK, "mout_sclk_peri_uart1_uclk",
  1494. mout_sclk_peri_uart_uclk_p,
  1495. MUX_SEL_TOP_PERI1, 12, 1),
  1496. MUX(TOP_MOUT_SCLK_PERI_UART2_UCLK, "mout_sclk_peri_uart2_uclk",
  1497. mout_sclk_peri_uart_uclk_p,
  1498. MUX_SEL_TOP_PERI1, 16, 1),
  1499. MUX(TOP_MOUT_SCLK_PERI_UART0_UCLK, "mout_sclk_peri_uart0_uclk",
  1500. mout_sclk_peri_uart_uclk_p,
  1501. MUX_SEL_TOP_PERI1, 20, 1),
  1502. MUX(TOP_MOUT_BUS1_BUSTOP_400, "mout_bus1_bustop_400",
  1503. mout_bus_bustop_400_p,
  1504. MUX_SEL_TOP_BUS, 0, 1),
  1505. MUX(TOP_MOUT_BUS1_BUSTOP_100, "mout_bus1_bustop_100",
  1506. mout_bus_bustop_100_p,
  1507. MUX_SEL_TOP_BUS, 4, 1),
  1508. MUX(TOP_MOUT_BUS2_BUSTOP_100, "mout_bus2_bustop_100",
  1509. mout_bus_bustop_100_p,
  1510. MUX_SEL_TOP_BUS, 8, 1),
  1511. MUX(TOP_MOUT_BUS2_BUSTOP_400, "mout_bus2_bustop_400",
  1512. mout_bus_bustop_400_p,
  1513. MUX_SEL_TOP_BUS, 12, 1),
  1514. MUX(TOP_MOUT_BUS3_BUSTOP_400, "mout_bus3_bustop_400",
  1515. mout_bus_bustop_400_p,
  1516. MUX_SEL_TOP_BUS, 16, 1),
  1517. MUX(TOP_MOUT_BUS3_BUSTOP_100, "mout_bus3_bustop_100",
  1518. mout_bus_bustop_100_p,
  1519. MUX_SEL_TOP_BUS, 20, 1),
  1520. MUX(TOP_MOUT_BUS4_BUSTOP_400, "mout_bus4_bustop_400",
  1521. mout_bus_bustop_400_p,
  1522. MUX_SEL_TOP_BUS, 24, 1),
  1523. MUX(TOP_MOUT_BUS4_BUSTOP_100, "mout_bus4_bustop_100",
  1524. mout_bus_bustop_100_p,
  1525. MUX_SEL_TOP_BUS, 28, 1),
  1526. MUX(TOP_MOUT_SCLK_FSYS_USB, "mout_sclk_fsys_usb",
  1527. mout_sclk_fsys_usb_p,
  1528. MUX_SEL_TOP_FSYS, 0, 1),
  1529. MUX(TOP_MOUT_SCLK_FSYS_MMC2_SDCLKIN_A, "mout_sclk_fsys_mmc2_sdclkin_a",
  1530. mout_sclk_fsys_mmc_sdclkin_a_p,
  1531. MUX_SEL_TOP_FSYS, 4, 1),
  1532. MUX(TOP_MOUT_SCLK_FSYS_MMC2_SDCLKIN_B, "mout_sclk_fsys_mmc2_sdclkin_b",
  1533. mout_sclk_fsys_mmc2_sdclkin_b_p,
  1534. MUX_SEL_TOP_FSYS, 8, 1),
  1535. MUX(TOP_MOUT_SCLK_FSYS_MMC1_SDCLKIN_A, "mout_sclk_fsys_mmc1_sdclkin_a",
  1536. mout_sclk_fsys_mmc_sdclkin_a_p,
  1537. MUX_SEL_TOP_FSYS, 12, 1),
  1538. MUX(TOP_MOUT_SCLK_FSYS_MMC1_SDCLKIN_B, "mout_sclk_fsys_mmc1_sdclkin_b",
  1539. mout_sclk_fsys_mmc1_sdclkin_b_p,
  1540. MUX_SEL_TOP_FSYS, 16, 1),
  1541. MUX(TOP_MOUT_SCLK_FSYS_MMC0_SDCLKIN_A, "mout_sclk_fsys_mmc0_sdclkin_a",
  1542. mout_sclk_fsys_mmc_sdclkin_a_p,
  1543. MUX_SEL_TOP_FSYS, 20, 1),
  1544. MUX(TOP_MOUT_SCLK_FSYS_MMC0_SDCLKIN_B, "mout_sclk_fsys_mmc0_sdclkin_b",
  1545. mout_sclk_fsys_mmc0_sdclkin_b_p,
  1546. MUX_SEL_TOP_FSYS, 24, 1),
  1547. MUX(TOP_MOUT_ISP1_MEDIA_400, "mout_isp1_media_400",
  1548. mout_isp1_media_400_p,
  1549. MUX_SEL_TOP_ISP10, 4, 1),
  1550. MUX(TOP_MOUT_ACLK_ISP1_400, "mout_aclk_isp1_400", mout_aclk_isp1_400_p,
  1551. MUX_SEL_TOP_ISP10, 8 , 1),
  1552. MUX(TOP_MOUT_ISP1_MEDIA_266, "mout_isp1_media_266",
  1553. mout_isp1_media_266_p,
  1554. MUX_SEL_TOP_ISP10, 16, 1),
  1555. MUX(TOP_MOUT_ACLK_ISP1_266, "mout_aclk_isp1_266", mout_aclk_isp1_266_p,
  1556. MUX_SEL_TOP_ISP10, 20, 1),
  1557. MUX(TOP_MOUT_SCLK_ISP1_SPI0, "mout_sclk_isp1_spi0", mout_sclk_isp_spi_p,
  1558. MUX_SEL_TOP_ISP11, 4, 1),
  1559. MUX(TOP_MOUT_SCLK_ISP1_SPI1, "mout_sclk_isp1_spi1", mout_sclk_isp_spi_p,
  1560. MUX_SEL_TOP_ISP11, 8, 1),
  1561. MUX(TOP_MOUT_SCLK_ISP1_UART, "mout_sclk_isp1_uart",
  1562. mout_sclk_isp_uart_p,
  1563. MUX_SEL_TOP_ISP11, 12, 1),
  1564. MUX(TOP_MOUT_SCLK_ISP1_SENSOR0, "mout_sclk_isp1_sensor0",
  1565. mout_sclk_isp_sensor_p,
  1566. MUX_SEL_TOP_ISP11, 16, 1),
  1567. MUX(TOP_MOUT_SCLK_ISP1_SENSOR1, "mout_sclk_isp1_sensor1",
  1568. mout_sclk_isp_sensor_p,
  1569. MUX_SEL_TOP_ISP11, 20, 1),
  1570. MUX(TOP_MOUT_SCLK_ISP1_SENSOR2, "mout_sclk_isp1_sensor2",
  1571. mout_sclk_isp_sensor_p,
  1572. MUX_SEL_TOP_ISP11, 24, 1),
  1573. MUX(TOP_MOUT_MFC_BUSTOP_333, "mout_mfc_bustop_333",
  1574. mout_mfc_bustop_333_p,
  1575. MUX_SEL_TOP_MFC, 4, 1),
  1576. MUX(TOP_MOUT_ACLK_MFC_333, "mout_aclk_mfc_333", mout_aclk_mfc_333_p,
  1577. MUX_SEL_TOP_MFC, 8, 1),
  1578. MUX(TOP_MOUT_G2D_BUSTOP_333, "mout_g2d_bustop_333",
  1579. mout_g2d_bustop_333_p,
  1580. MUX_SEL_TOP_G2D, 4, 1),
  1581. MUX(TOP_MOUT_ACLK_G2D_333, "mout_aclk_g2d_333", mout_aclk_g2d_333_p,
  1582. MUX_SEL_TOP_G2D, 8, 1),
  1583. MUX(TOP_MOUT_M2M_MEDIATOP_400, "mout_m2m_mediatop_400",
  1584. mout_m2m_mediatop_400_p,
  1585. MUX_SEL_TOP_GSCL, 0, 1),
  1586. MUX(TOP_MOUT_ACLK_GSCL_400, "mout_aclk_gscl_400",
  1587. mout_aclk_gscl_400_p,
  1588. MUX_SEL_TOP_GSCL, 4, 1),
  1589. MUX(TOP_MOUT_GSCL_BUSTOP_333, "mout_gscl_bustop_333",
  1590. mout_gscl_bustop_333_p,
  1591. MUX_SEL_TOP_GSCL, 8, 1),
  1592. MUX(TOP_MOUT_ACLK_GSCL_333, "mout_aclk_gscl_333",
  1593. mout_aclk_gscl_333_p,
  1594. MUX_SEL_TOP_GSCL, 12, 1),
  1595. MUX(TOP_MOUT_GSCL_BUSTOP_FIMC, "mout_gscl_bustop_fimc",
  1596. mout_gscl_bustop_fimc_p,
  1597. MUX_SEL_TOP_GSCL, 16, 1),
  1598. MUX(TOP_MOUT_ACLK_GSCL_FIMC, "mout_aclk_gscl_fimc",
  1599. mout_aclk_gscl_fimc_p,
  1600. MUX_SEL_TOP_GSCL, 20, 1),
  1601. };
  1602. struct samsung_div_clock top_div_clks[] __initdata = {
  1603. DIV(TOP_DOUT_ACLK_G2D_333, "dout_aclk_g2d_333", "mout_aclk_g2d_333",
  1604. DIV_TOP_G2D_MFC, 0, 3),
  1605. DIV(TOP_DOUT_ACLK_MFC_333, "dout_aclk_mfc_333", "mout_aclk_mfc_333",
  1606. DIV_TOP_G2D_MFC, 4, 3),
  1607. DIV(TOP_DOUT_ACLK_GSCL_333, "dout_aclk_gscl_333", "mout_aclk_gscl_333",
  1608. DIV_TOP_GSCL_ISP0, 0, 3),
  1609. DIV(TOP_DOUT_ACLK_GSCL_400, "dout_aclk_gscl_400", "mout_aclk_gscl_400",
  1610. DIV_TOP_GSCL_ISP0, 4, 3),
  1611. DIV(TOP_DOUT_ACLK_GSCL_FIMC, "dout_aclk_gscl_fimc",
  1612. "mout_aclk_gscl_fimc", DIV_TOP_GSCL_ISP0, 8, 3),
  1613. DIV(TOP_DOUT_SCLK_ISP1_SENSOR0_A, "dout_sclk_isp1_sensor0_a",
  1614. "mout_aclk_gscl_fimc", DIV_TOP_GSCL_ISP0, 16, 4),
  1615. DIV(TOP_DOUT_SCLK_ISP1_SENSOR1_A, "dout_sclk_isp1_sensor1_a",
  1616. "mout_aclk_gscl_400", DIV_TOP_GSCL_ISP0, 20, 4),
  1617. DIV(TOP_DOUT_SCLK_ISP1_SENSOR2_A, "dout_sclk_isp1_sensor2_a",
  1618. "mout_aclk_gscl_fimc", DIV_TOP_GSCL_ISP0, 24, 4),
  1619. DIV(TOP_DOUT_ACLK_ISP1_266, "dout_aclk_isp1_266", "mout_aclk_isp1_266",
  1620. DIV_TOP_ISP10, 0, 3),
  1621. DIV(TOP_DOUT_ACLK_ISP1_400, "dout_aclk_isp1_400", "mout_aclk_isp1_400",
  1622. DIV_TOP_ISP10, 4, 3),
  1623. DIV(TOP_DOUT_SCLK_ISP1_SPI0_A, "dout_sclk_isp1_spi0_a",
  1624. "mout_sclk_isp1_spi0", DIV_TOP_ISP10, 12, 4),
  1625. DIV(TOP_DOUT_SCLK_ISP1_SPI0_B, "dout_sclk_isp1_spi0_b",
  1626. "dout_sclk_isp1_spi0_a", DIV_TOP_ISP10, 16, 8),
  1627. DIV(TOP_DOUT_SCLK_ISP1_SPI1_A, "dout_sclk_isp1_spi1_a",
  1628. "mout_sclk_isp1_spi1", DIV_TOP_ISP11, 0, 4),
  1629. DIV(TOP_DOUT_SCLK_ISP1_SPI1_B, "dout_sclk_isp1_spi1_b",
  1630. "dout_sclk_isp1_spi1_a", DIV_TOP_ISP11, 4, 8),
  1631. DIV(TOP_DOUT_SCLK_ISP1_UART, "dout_sclk_isp1_uart",
  1632. "mout_sclk_isp1_uart", DIV_TOP_ISP11, 12, 4),
  1633. DIV(TOP_DOUT_SCLK_ISP1_SENSOR0_B, "dout_sclk_isp1_sensor0_b",
  1634. "dout_sclk_isp1_sensor0_a", DIV_TOP_ISP11, 16, 4),
  1635. DIV(TOP_DOUT_SCLK_ISP1_SENSOR1_B, "dout_sclk_isp1_sensor1_b",
  1636. "dout_sclk_isp1_sensor1_a", DIV_TOP_ISP11, 20, 4),
  1637. DIV(TOP_DOUT_SCLK_ISP1_SENSOR2_B, "dout_sclk_isp1_sensor2_b",
  1638. "dout_sclk_isp1_sensor2_a", DIV_TOP_ISP11, 24, 4),
  1639. DIV(TOP_DOUTTOP__SCLK_HPM_TARGETCLK, "dout_sclk_hpm_targetclk",
  1640. "mout_bustop_pll_user", DIV_TOP_HPM, 0, 3),
  1641. DIV(TOP_DOUT_ACLK_DISP_333, "dout_aclk_disp_333", "mout_aclk_disp_333",
  1642. DIV_TOP_DISP, 0, 3),
  1643. DIV(TOP_DOUT_ACLK_DISP_222, "dout_aclk_disp_222", "mout_aclk_disp_222",
  1644. DIV_TOP_DISP, 4, 3),
  1645. DIV(TOP_DOUT_SCLK_DISP_PIXEL, "dout_sclk_disp_pixel",
  1646. "mout_sclk_disp_pixel", DIV_TOP_DISP, 8, 3),
  1647. DIV(TOP_DOUT_ACLK_BUS1_400, "dout_aclk_bus1_400",
  1648. "mout_bus1_bustop_400", DIV_TOP_BUS, 0, 3),
  1649. DIV(TOP_DOUT_ACLK_BUS1_100, "dout_aclk_bus1_100",
  1650. "mout_bus1_bustop_100", DIV_TOP_BUS, 4, 4),
  1651. DIV(TOP_DOUT_ACLK_BUS2_400, "dout_aclk_bus2_400",
  1652. "mout_bus2_bustop_400", DIV_TOP_BUS, 8, 3),
  1653. DIV(TOP_DOUT_ACLK_BUS2_100, "dout_aclk_bus2_100",
  1654. "mout_bus2_bustop_100", DIV_TOP_BUS, 12, 4),
  1655. DIV(TOP_DOUT_ACLK_BUS3_400, "dout_aclk_bus3_400",
  1656. "mout_bus3_bustop_400", DIV_TOP_BUS, 16, 3),
  1657. DIV(TOP_DOUT_ACLK_BUS3_100, "dout_aclk_bus3_100",
  1658. "mout_bus3_bustop_100", DIV_TOP_BUS, 20, 4),
  1659. DIV(TOP_DOUT_ACLK_BUS4_400, "dout_aclk_bus4_400",
  1660. "mout_bus4_bustop_400", DIV_TOP_BUS, 24, 3),
  1661. DIV(TOP_DOUT_ACLK_BUS4_100, "dout_aclk_bus4_100",
  1662. "mout_bus4_bustop_100", DIV_TOP_BUS, 28, 4),
  1663. DIV(TOP_DOUT_SCLK_PERI_SPI0_A, "dout_sclk_peri_spi0_a",
  1664. "mout_sclk_peri_spi0_clk", DIV_TOP_PERI0, 4, 4),
  1665. DIV(TOP_DOUT_SCLK_PERI_SPI0_B, "dout_sclk_peri_spi0_b",
  1666. "dout_sclk_peri_spi0_a", DIV_TOP_PERI0, 8, 8),
  1667. DIV(TOP_DOUT_SCLK_PERI_SPI1_A, "dout_sclk_peri_spi1_a",
  1668. "mout_sclk_peri_spi1_clk", DIV_TOP_PERI0, 16, 4),
  1669. DIV(TOP_DOUT_SCLK_PERI_SPI1_B, "dout_sclk_peri_spi1_b",
  1670. "dout_sclk_peri_spi1_a", DIV_TOP_PERI0, 20, 8),
  1671. DIV(TOP_DOUT_SCLK_PERI_SPI2_A, "dout_sclk_peri_spi2_a",
  1672. "mout_sclk_peri_spi2_clk", DIV_TOP_PERI1, 0, 4),
  1673. DIV(TOP_DOUT_SCLK_PERI_SPI2_B, "dout_sclk_peri_spi2_b",
  1674. "dout_sclk_peri_spi2_a", DIV_TOP_PERI1, 4, 8),
  1675. DIV(TOP_DOUT_SCLK_PERI_UART1, "dout_sclk_peri_uart1",
  1676. "mout_sclk_peri_uart1_uclk", DIV_TOP_PERI1, 16, 4),
  1677. DIV(TOP_DOUT_SCLK_PERI_UART2, "dout_sclk_peri_uart2",
  1678. "mout_sclk_peri_uart2_uclk", DIV_TOP_PERI1, 20, 4),
  1679. DIV(TOP_DOUT_SCLK_PERI_UART0, "dout_sclk_peri_uart0",
  1680. "mout_sclk_peri_uart0_uclk", DIV_TOP_PERI1, 24, 4),
  1681. DIV(TOP_DOUT_ACLK_PERI_66, "dout_aclk_peri_66", "mout_bustop_pll_user",
  1682. DIV_TOP_PERI2, 20, 4),
  1683. DIV(TOP_DOUT_ACLK_PERI_AUD, "dout_aclk_peri_aud",
  1684. "mout_audtop_pll_user", DIV_TOP_PERI2, 24, 3),
  1685. DIV(TOP_DOUT_ACLK_FSYS_200, "dout_aclk_fsys_200",
  1686. "mout_bustop_pll_user", DIV_TOP_FSYS0, 0, 3),
  1687. DIV(TOP_DOUT_SCLK_FSYS_USBDRD30_SUSPEND_CLK,
  1688. "dout_sclk_fsys_usbdrd30_suspend_clk",
  1689. "mout_sclk_fsys_usb", DIV_TOP_FSYS0, 4, 4),
  1690. DIV(TOP_DOUT_SCLK_FSYS_MMC0_SDCLKIN_A, "dout_sclk_fsys_mmc0_sdclkin_a",
  1691. "mout_sclk_fsys_mmc0_sdclkin_b",
  1692. DIV_TOP_FSYS0, 12, 4),
  1693. DIV(TOP_DOUT_SCLK_FSYS_MMC0_SDCLKIN_B, "dout_sclk_fsys_mmc0_sdclkin_b",
  1694. "dout_sclk_fsys_mmc0_sdclkin_a",
  1695. DIV_TOP_FSYS0, 16, 8),
  1696. DIV(TOP_DOUT_SCLK_FSYS_MMC1_SDCLKIN_A, "dout_sclk_fsys_mmc1_sdclkin_a",
  1697. "mout_sclk_fsys_mmc1_sdclkin_b",
  1698. DIV_TOP_FSYS1, 0, 4),
  1699. DIV(TOP_DOUT_SCLK_FSYS_MMC1_SDCLKIN_B, "dout_sclk_fsys_mmc1_sdclkin_b",
  1700. "dout_sclk_fsys_mmc1_sdclkin_a",
  1701. DIV_TOP_FSYS1, 4, 8),
  1702. DIV(TOP_DOUT_SCLK_FSYS_MMC2_SDCLKIN_A, "dout_sclk_fsys_mmc2_sdclkin_a",
  1703. "mout_sclk_fsys_mmc2_sdclkin_b",
  1704. DIV_TOP_FSYS1, 12, 4),
  1705. DIV(TOP_DOUT_SCLK_FSYS_MMC2_SDCLKIN_B, "dout_sclk_fsys_mmc2_sdclkin_b",
  1706. "dout_sclk_fsys_mmc2_sdclkin_a",
  1707. DIV_TOP_FSYS1, 16, 8),
  1708. };
  1709. struct samsung_gate_clock top_gate_clks[] __initdata = {
  1710. GATE(TOP_SCLK_MMC0, "sclk_fsys_mmc0_sdclkin",
  1711. "dout_sclk_fsys_mmc0_sdclkin_b",
  1712. EN_SCLK_TOP, 7, CLK_SET_RATE_PARENT, 0),
  1713. GATE(TOP_SCLK_MMC1, "sclk_fsys_mmc1_sdclkin",
  1714. "dout_sclk_fsys_mmc1_sdclkin_b",
  1715. EN_SCLK_TOP, 8, CLK_SET_RATE_PARENT, 0),
  1716. GATE(TOP_SCLK_MMC2, "sclk_fsys_mmc2_sdclkin",
  1717. "dout_sclk_fsys_mmc2_sdclkin_b",
  1718. EN_SCLK_TOP, 9, CLK_SET_RATE_PARENT, 0),
  1719. GATE(TOP_SCLK_FIMD1, "sclk_disp_pixel", "dout_sclk_disp_pixel",
  1720. EN_ACLK_TOP, 10, CLK_IGNORE_UNUSED |
  1721. CLK_SET_RATE_PARENT, 0),
  1722. };
  1723. static struct samsung_pll_clock top_pll_clks[] __initdata = {
  1724. PLL(pll_2550xx, TOP_FOUT_DISP_PLL, "fout_disp_pll", "fin_pll",
  1725. DISP_PLL_LOCK, DISP_PLL_CON0,
  1726. pll2550_24mhz_tbl),
  1727. PLL(pll_2650xx, TOP_FOUT_AUD_PLL, "fout_aud_pll", "fin_pll",
  1728. AUD_PLL_LOCK, AUD_PLL_CON0,
  1729. pll2650_24mhz_tbl),
  1730. };
  1731. static void __init exynos5260_clk_top_init(struct device_node *np)
  1732. {
  1733. struct exynos5260_cmu_info cmu = {0};
  1734. cmu.pll_clks = top_pll_clks;
  1735. cmu.nr_pll_clks = ARRAY_SIZE(top_pll_clks);
  1736. cmu.mux_clks = top_mux_clks;
  1737. cmu.nr_mux_clks = ARRAY_SIZE(top_mux_clks);
  1738. cmu.div_clks = top_div_clks;
  1739. cmu.nr_div_clks = ARRAY_SIZE(top_div_clks);
  1740. cmu.gate_clks = top_gate_clks;
  1741. cmu.nr_gate_clks = ARRAY_SIZE(top_gate_clks);
  1742. cmu.fixed_clks = fixed_rate_clks;
  1743. cmu.nr_fixed_clks = ARRAY_SIZE(fixed_rate_clks);
  1744. cmu.nr_clk_ids = TOP_NR_CLK;
  1745. cmu.clk_regs = top_clk_regs;
  1746. cmu.nr_clk_regs = ARRAY_SIZE(top_clk_regs);
  1747. exynos5260_cmu_register_one(np, &cmu);
  1748. }
  1749. CLK_OF_DECLARE(exynos5260_clk_top, "samsung,exynos5260-clock-top",
  1750. exynos5260_clk_top_init);