clk-s3c2410.c 14 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489
  1. /*
  2. * Copyright (c) 2013 Heiko Stuebner <heiko@sntech.de>
  3. *
  4. * This program is free software; you can redistribute it and/or modify
  5. * it under the terms of the GNU General Public License version 2 as
  6. * published by the Free Software Foundation.
  7. *
  8. * Common Clock Framework support for S3C2410 and following SoCs.
  9. */
  10. #include <linux/clk.h>
  11. #include <linux/clkdev.h>
  12. #include <linux/clk-provider.h>
  13. #include <linux/of.h>
  14. #include <linux/of_address.h>
  15. #include <linux/syscore_ops.h>
  16. #include <dt-bindings/clock/s3c2410.h>
  17. #include "clk.h"
  18. #include "clk-pll.h"
  19. #define LOCKTIME 0x00
  20. #define MPLLCON 0x04
  21. #define UPLLCON 0x08
  22. #define CLKCON 0x0c
  23. #define CLKSLOW 0x10
  24. #define CLKDIVN 0x14
  25. #define CAMDIVN 0x18
  26. /* the soc types */
  27. enum supported_socs {
  28. S3C2410,
  29. S3C2440,
  30. S3C2442,
  31. };
  32. /* list of PLLs to be registered */
  33. enum s3c2410_plls {
  34. mpll, upll,
  35. };
  36. static void __iomem *reg_base;
  37. #ifdef CONFIG_PM_SLEEP
  38. static struct samsung_clk_reg_dump *s3c2410_save;
  39. /*
  40. * list of controller registers to be saved and restored during a
  41. * suspend/resume cycle.
  42. */
  43. static unsigned long s3c2410_clk_regs[] __initdata = {
  44. LOCKTIME,
  45. MPLLCON,
  46. UPLLCON,
  47. CLKCON,
  48. CLKSLOW,
  49. CLKDIVN,
  50. CAMDIVN,
  51. };
  52. static int s3c2410_clk_suspend(void)
  53. {
  54. samsung_clk_save(reg_base, s3c2410_save,
  55. ARRAY_SIZE(s3c2410_clk_regs));
  56. return 0;
  57. }
  58. static void s3c2410_clk_resume(void)
  59. {
  60. samsung_clk_restore(reg_base, s3c2410_save,
  61. ARRAY_SIZE(s3c2410_clk_regs));
  62. }
  63. static struct syscore_ops s3c2410_clk_syscore_ops = {
  64. .suspend = s3c2410_clk_suspend,
  65. .resume = s3c2410_clk_resume,
  66. };
  67. static void s3c2410_clk_sleep_init(void)
  68. {
  69. s3c2410_save = samsung_clk_alloc_reg_dump(s3c2410_clk_regs,
  70. ARRAY_SIZE(s3c2410_clk_regs));
  71. if (!s3c2410_save) {
  72. pr_warn("%s: failed to allocate sleep save data, no sleep support!\n",
  73. __func__);
  74. return;
  75. }
  76. register_syscore_ops(&s3c2410_clk_syscore_ops);
  77. return;
  78. }
  79. #else
  80. static void s3c2410_clk_sleep_init(void) {}
  81. #endif
  82. PNAME(fclk_p) = { "mpll", "div_slow" };
  83. struct samsung_mux_clock s3c2410_common_muxes[] __initdata = {
  84. MUX(FCLK, "fclk", fclk_p, CLKSLOW, 4, 1),
  85. };
  86. static struct clk_div_table divslow_d[] = {
  87. { .val = 0, .div = 1 },
  88. { .val = 1, .div = 2 },
  89. { .val = 2, .div = 4 },
  90. { .val = 3, .div = 6 },
  91. { .val = 4, .div = 8 },
  92. { .val = 5, .div = 10 },
  93. { .val = 6, .div = 12 },
  94. { .val = 7, .div = 14 },
  95. { /* sentinel */ },
  96. };
  97. struct samsung_div_clock s3c2410_common_dividers[] __initdata = {
  98. DIV_T(0, "div_slow", "xti", CLKSLOW, 0, 3, divslow_d),
  99. DIV(PCLK, "pclk", "hclk", CLKDIVN, 0, 1),
  100. };
  101. struct samsung_gate_clock s3c2410_common_gates[] __initdata = {
  102. GATE(PCLK_SPI, "spi", "pclk", CLKCON, 18, 0, 0),
  103. GATE(PCLK_I2S, "i2s", "pclk", CLKCON, 17, 0, 0),
  104. GATE(PCLK_I2C, "i2c", "pclk", CLKCON, 16, 0, 0),
  105. GATE(PCLK_ADC, "adc", "pclk", CLKCON, 15, 0, 0),
  106. GATE(PCLK_RTC, "rtc", "pclk", CLKCON, 14, 0, 0),
  107. GATE(PCLK_GPIO, "gpio", "pclk", CLKCON, 13, CLK_IGNORE_UNUSED, 0),
  108. GATE(PCLK_UART2, "uart2", "pclk", CLKCON, 12, 0, 0),
  109. GATE(PCLK_UART1, "uart1", "pclk", CLKCON, 11, 0, 0),
  110. GATE(PCLK_UART0, "uart0", "pclk", CLKCON, 10, 0, 0),
  111. GATE(PCLK_SDI, "sdi", "pclk", CLKCON, 9, 0, 0),
  112. GATE(PCLK_PWM, "pwm", "pclk", CLKCON, 8, 0, 0),
  113. GATE(HCLK_USBD, "usb-device", "hclk", CLKCON, 7, 0, 0),
  114. GATE(HCLK_USBH, "usb-host", "hclk", CLKCON, 6, 0, 0),
  115. GATE(HCLK_LCD, "lcd", "hclk", CLKCON, 5, 0, 0),
  116. GATE(HCLK_NAND, "nand", "hclk", CLKCON, 4, 0, 0),
  117. };
  118. /* should be added _after_ the soc-specific clocks are created */
  119. struct samsung_clock_alias s3c2410_common_aliases[] __initdata = {
  120. ALIAS(PCLK_I2C, "s3c2410-i2c.0", "i2c"),
  121. ALIAS(PCLK_ADC, NULL, "adc"),
  122. ALIAS(PCLK_RTC, NULL, "rtc"),
  123. ALIAS(PCLK_PWM, NULL, "timers"),
  124. ALIAS(HCLK_LCD, NULL, "lcd"),
  125. ALIAS(HCLK_USBD, NULL, "usb-device"),
  126. ALIAS(HCLK_USBH, NULL, "usb-host"),
  127. ALIAS(UCLK, NULL, "usb-bus-host"),
  128. ALIAS(UCLK, NULL, "usb-bus-gadget"),
  129. ALIAS(ARMCLK, NULL, "armclk"),
  130. ALIAS(UCLK, NULL, "uclk"),
  131. ALIAS(HCLK, NULL, "hclk"),
  132. ALIAS(MPLL, NULL, "mpll"),
  133. ALIAS(FCLK, NULL, "fclk"),
  134. ALIAS(PCLK, NULL, "watchdog"),
  135. ALIAS(PCLK_SDI, NULL, "sdi"),
  136. ALIAS(HCLK_NAND, NULL, "nand"),
  137. ALIAS(PCLK_I2S, NULL, "iis"),
  138. ALIAS(PCLK_I2C, NULL, "i2c"),
  139. };
  140. /* S3C2410 specific clocks */
  141. static struct samsung_pll_rate_table pll_s3c2410_12mhz_tbl[] __initdata = {
  142. /* sorted in descending order */
  143. /* 2410A extras */
  144. PLL_35XX_RATE(270000000, 127, 1, 1),
  145. PLL_35XX_RATE(268000000, 126, 1, 1),
  146. PLL_35XX_RATE(266000000, 125, 1, 1),
  147. PLL_35XX_RATE(226000000, 105, 1, 1),
  148. PLL_35XX_RATE(210000000, 132, 2, 1),
  149. /* 2410 common */
  150. PLL_35XX_RATE(203000000, 161, 3, 1),
  151. PLL_35XX_RATE(192000000, 88, 1, 1),
  152. PLL_35XX_RATE(186000000, 85, 1, 1),
  153. PLL_35XX_RATE(180000000, 82, 1, 1),
  154. PLL_35XX_RATE(170000000, 77, 1, 1),
  155. PLL_35XX_RATE(158000000, 71, 1, 1),
  156. PLL_35XX_RATE(152000000, 68, 1, 1),
  157. PLL_35XX_RATE(147000000, 90, 2, 1),
  158. PLL_35XX_RATE(135000000, 82, 2, 1),
  159. PLL_35XX_RATE(124000000, 116, 1, 2),
  160. PLL_35XX_RATE(118000000, 150, 2, 2),
  161. PLL_35XX_RATE(113000000, 105, 1, 2),
  162. PLL_35XX_RATE(101000000, 127, 2, 2),
  163. PLL_35XX_RATE(90000000, 112, 2, 2),
  164. PLL_35XX_RATE(85000000, 105, 2, 2),
  165. PLL_35XX_RATE(79000000, 71, 1, 2),
  166. PLL_35XX_RATE(68000000, 82, 2, 2),
  167. PLL_35XX_RATE(56000000, 142, 2, 3),
  168. PLL_35XX_RATE(48000000, 120, 2, 3),
  169. PLL_35XX_RATE(51000000, 161, 3, 3),
  170. PLL_35XX_RATE(45000000, 82, 1, 3),
  171. PLL_35XX_RATE(34000000, 82, 2, 3),
  172. { /* sentinel */ },
  173. };
  174. static struct samsung_pll_clock s3c2410_plls[] __initdata = {
  175. [mpll] = PLL(pll_s3c2410_mpll, MPLL, "mpll", "xti",
  176. LOCKTIME, MPLLCON, NULL),
  177. [upll] = PLL(pll_s3c2410_upll, UPLL, "upll", "xti",
  178. LOCKTIME, UPLLCON, NULL),
  179. };
  180. struct samsung_div_clock s3c2410_dividers[] __initdata = {
  181. DIV(HCLK, "hclk", "mpll", CLKDIVN, 1, 1),
  182. };
  183. struct samsung_fixed_factor_clock s3c2410_ffactor[] __initdata = {
  184. /*
  185. * armclk is directly supplied by the fclk, without
  186. * switching possibility like on the s3c244x below.
  187. */
  188. FFACTOR(ARMCLK, "armclk", "fclk", 1, 1, 0),
  189. /* uclk is fed from the unmodified upll */
  190. FFACTOR(UCLK, "uclk", "upll", 1, 1, 0),
  191. };
  192. struct samsung_clock_alias s3c2410_aliases[] __initdata = {
  193. ALIAS(PCLK_UART0, "s3c2410-uart.0", "uart"),
  194. ALIAS(PCLK_UART1, "s3c2410-uart.1", "uart"),
  195. ALIAS(PCLK_UART2, "s3c2410-uart.2", "uart"),
  196. ALIAS(PCLK_UART0, "s3c2410-uart.0", "clk_uart_baud0"),
  197. ALIAS(PCLK_UART1, "s3c2410-uart.1", "clk_uart_baud0"),
  198. ALIAS(PCLK_UART2, "s3c2410-uart.2", "clk_uart_baud0"),
  199. ALIAS(UCLK, NULL, "clk_uart_baud1"),
  200. };
  201. /* S3C244x specific clocks */
  202. static struct samsung_pll_rate_table pll_s3c244x_12mhz_tbl[] __initdata = {
  203. /* sorted in descending order */
  204. PLL_35XX_RATE(400000000, 0x5c, 1, 1),
  205. PLL_35XX_RATE(390000000, 0x7a, 2, 1),
  206. PLL_35XX_RATE(380000000, 0x57, 1, 1),
  207. PLL_35XX_RATE(370000000, 0xb1, 4, 1),
  208. PLL_35XX_RATE(360000000, 0x70, 2, 1),
  209. PLL_35XX_RATE(350000000, 0xa7, 4, 1),
  210. PLL_35XX_RATE(340000000, 0x4d, 1, 1),
  211. PLL_35XX_RATE(330000000, 0x66, 2, 1),
  212. PLL_35XX_RATE(320000000, 0x98, 4, 1),
  213. PLL_35XX_RATE(310000000, 0x93, 4, 1),
  214. PLL_35XX_RATE(300000000, 0x75, 3, 1),
  215. PLL_35XX_RATE(240000000, 0x70, 1, 2),
  216. PLL_35XX_RATE(230000000, 0x6b, 1, 2),
  217. PLL_35XX_RATE(220000000, 0x66, 1, 2),
  218. PLL_35XX_RATE(210000000, 0x84, 2, 2),
  219. PLL_35XX_RATE(200000000, 0x5c, 1, 2),
  220. PLL_35XX_RATE(190000000, 0x57, 1, 2),
  221. PLL_35XX_RATE(180000000, 0x70, 2, 2),
  222. PLL_35XX_RATE(170000000, 0x4d, 1, 2),
  223. PLL_35XX_RATE(160000000, 0x98, 4, 2),
  224. PLL_35XX_RATE(150000000, 0x75, 3, 2),
  225. PLL_35XX_RATE(120000000, 0x70, 1, 3),
  226. PLL_35XX_RATE(110000000, 0x66, 1, 3),
  227. PLL_35XX_RATE(100000000, 0x5c, 1, 3),
  228. PLL_35XX_RATE(90000000, 0x70, 2, 3),
  229. PLL_35XX_RATE(80000000, 0x98, 4, 3),
  230. PLL_35XX_RATE(75000000, 0x75, 3, 3),
  231. { /* sentinel */ },
  232. };
  233. static struct samsung_pll_clock s3c244x_common_plls[] __initdata = {
  234. [mpll] = PLL(pll_s3c2440_mpll, MPLL, "mpll", "xti",
  235. LOCKTIME, MPLLCON, NULL),
  236. [upll] = PLL(pll_s3c2410_upll, UPLL, "upll", "xti",
  237. LOCKTIME, UPLLCON, NULL),
  238. };
  239. PNAME(hclk_p) = { "fclk", "div_hclk_2", "div_hclk_4", "div_hclk_3" };
  240. PNAME(armclk_p) = { "fclk", "hclk" };
  241. struct samsung_mux_clock s3c244x_common_muxes[] __initdata = {
  242. MUX(HCLK, "hclk", hclk_p, CLKDIVN, 1, 2),
  243. MUX(ARMCLK, "armclk", armclk_p, CAMDIVN, 12, 1),
  244. };
  245. struct samsung_fixed_factor_clock s3c244x_common_ffactor[] __initdata = {
  246. FFACTOR(0, "div_hclk_2", "fclk", 1, 2, 0),
  247. FFACTOR(0, "ff_cam", "div_cam", 2, 1, CLK_SET_RATE_PARENT),
  248. };
  249. static struct clk_div_table div_hclk_4_d[] = {
  250. { .val = 0, .div = 4 },
  251. { .val = 1, .div = 8 },
  252. { /* sentinel */ },
  253. };
  254. static struct clk_div_table div_hclk_3_d[] = {
  255. { .val = 0, .div = 3 },
  256. { .val = 1, .div = 6 },
  257. { /* sentinel */ },
  258. };
  259. struct samsung_div_clock s3c244x_common_dividers[] __initdata = {
  260. DIV(UCLK, "uclk", "upll", CLKDIVN, 3, 1),
  261. DIV(0, "div_hclk", "fclk", CLKDIVN, 1, 1),
  262. DIV_T(0, "div_hclk_4", "fclk", CAMDIVN, 9, 1, div_hclk_4_d),
  263. DIV_T(0, "div_hclk_3", "fclk", CAMDIVN, 8, 1, div_hclk_3_d),
  264. DIV(0, "div_cam", "upll", CAMDIVN, 0, 3),
  265. };
  266. struct samsung_gate_clock s3c244x_common_gates[] __initdata = {
  267. GATE(HCLK_CAM, "cam", "hclk", CLKCON, 19, 0, 0),
  268. };
  269. struct samsung_clock_alias s3c244x_common_aliases[] __initdata = {
  270. ALIAS(PCLK_UART0, "s3c2440-uart.0", "uart"),
  271. ALIAS(PCLK_UART1, "s3c2440-uart.1", "uart"),
  272. ALIAS(PCLK_UART2, "s3c2440-uart.2", "uart"),
  273. ALIAS(PCLK_UART0, "s3c2440-uart.0", "clk_uart_baud2"),
  274. ALIAS(PCLK_UART1, "s3c2440-uart.1", "clk_uart_baud2"),
  275. ALIAS(PCLK_UART2, "s3c2440-uart.2", "clk_uart_baud2"),
  276. ALIAS(HCLK_CAM, NULL, "camif"),
  277. ALIAS(CAMIF, NULL, "camif-upll"),
  278. };
  279. /* S3C2440 specific clocks */
  280. PNAME(s3c2440_camif_p) = { "upll", "ff_cam" };
  281. struct samsung_mux_clock s3c2440_muxes[] __initdata = {
  282. MUX(CAMIF, "camif", s3c2440_camif_p, CAMDIVN, 4, 1),
  283. };
  284. struct samsung_gate_clock s3c2440_gates[] __initdata = {
  285. GATE(PCLK_AC97, "ac97", "pclk", CLKCON, 20, 0, 0),
  286. };
  287. /* S3C2442 specific clocks */
  288. struct samsung_fixed_factor_clock s3c2442_ffactor[] __initdata = {
  289. FFACTOR(0, "upll_3", "upll", 1, 3, 0),
  290. };
  291. PNAME(s3c2442_camif_p) = { "upll", "ff_cam", "upll", "upll_3" };
  292. struct samsung_mux_clock s3c2442_muxes[] __initdata = {
  293. MUX(CAMIF, "camif", s3c2442_camif_p, CAMDIVN, 4, 2),
  294. };
  295. /*
  296. * fixed rate clocks generated outside the soc
  297. * Only necessary until the devicetree-move is complete
  298. */
  299. #define XTI 1
  300. struct samsung_fixed_rate_clock s3c2410_common_frate_clks[] __initdata = {
  301. FRATE(XTI, "xti", NULL, CLK_IS_ROOT, 0),
  302. };
  303. static void __init s3c2410_common_clk_register_fixed_ext(
  304. struct samsung_clk_provider *ctx,
  305. unsigned long xti_f)
  306. {
  307. struct samsung_clock_alias xti_alias = ALIAS(XTI, NULL, "xtal");
  308. s3c2410_common_frate_clks[0].fixed_rate = xti_f;
  309. samsung_clk_register_fixed_rate(ctx, s3c2410_common_frate_clks,
  310. ARRAY_SIZE(s3c2410_common_frate_clks));
  311. samsung_clk_register_alias(ctx, &xti_alias, 1);
  312. }
  313. void __init s3c2410_common_clk_init(struct device_node *np, unsigned long xti_f,
  314. int current_soc,
  315. void __iomem *base)
  316. {
  317. struct samsung_clk_provider *ctx;
  318. reg_base = base;
  319. if (np) {
  320. reg_base = of_iomap(np, 0);
  321. if (!reg_base)
  322. panic("%s: failed to map registers\n", __func__);
  323. }
  324. ctx = samsung_clk_init(np, reg_base, NR_CLKS);
  325. if (!ctx)
  326. panic("%s: unable to allocate context.\n", __func__);
  327. /* Register external clocks only in non-dt cases */
  328. if (!np)
  329. s3c2410_common_clk_register_fixed_ext(ctx, xti_f);
  330. if (current_soc == S3C2410) {
  331. if (_get_rate("xti") == 12 * MHZ) {
  332. s3c2410_plls[mpll].rate_table = pll_s3c2410_12mhz_tbl;
  333. s3c2410_plls[upll].rate_table = pll_s3c2410_12mhz_tbl;
  334. }
  335. /* Register PLLs. */
  336. samsung_clk_register_pll(ctx, s3c2410_plls,
  337. ARRAY_SIZE(s3c2410_plls), reg_base);
  338. } else { /* S3C2440, S3C2442 */
  339. if (_get_rate("xti") == 12 * MHZ) {
  340. /*
  341. * plls follow different calculation schemes, with the
  342. * upll following the same scheme as the s3c2410 plls
  343. */
  344. s3c244x_common_plls[mpll].rate_table =
  345. pll_s3c244x_12mhz_tbl;
  346. s3c244x_common_plls[upll].rate_table =
  347. pll_s3c2410_12mhz_tbl;
  348. }
  349. /* Register PLLs. */
  350. samsung_clk_register_pll(ctx, s3c244x_common_plls,
  351. ARRAY_SIZE(s3c244x_common_plls), reg_base);
  352. }
  353. /* Register common internal clocks. */
  354. samsung_clk_register_mux(ctx, s3c2410_common_muxes,
  355. ARRAY_SIZE(s3c2410_common_muxes));
  356. samsung_clk_register_div(ctx, s3c2410_common_dividers,
  357. ARRAY_SIZE(s3c2410_common_dividers));
  358. samsung_clk_register_gate(ctx, s3c2410_common_gates,
  359. ARRAY_SIZE(s3c2410_common_gates));
  360. if (current_soc == S3C2440 || current_soc == S3C2442) {
  361. samsung_clk_register_div(ctx, s3c244x_common_dividers,
  362. ARRAY_SIZE(s3c244x_common_dividers));
  363. samsung_clk_register_gate(ctx, s3c244x_common_gates,
  364. ARRAY_SIZE(s3c244x_common_gates));
  365. samsung_clk_register_mux(ctx, s3c244x_common_muxes,
  366. ARRAY_SIZE(s3c244x_common_muxes));
  367. samsung_clk_register_fixed_factor(ctx, s3c244x_common_ffactor,
  368. ARRAY_SIZE(s3c244x_common_ffactor));
  369. }
  370. /* Register SoC-specific clocks. */
  371. switch (current_soc) {
  372. case S3C2410:
  373. samsung_clk_register_div(ctx, s3c2410_dividers,
  374. ARRAY_SIZE(s3c2410_dividers));
  375. samsung_clk_register_fixed_factor(ctx, s3c2410_ffactor,
  376. ARRAY_SIZE(s3c2410_ffactor));
  377. samsung_clk_register_alias(ctx, s3c2410_aliases,
  378. ARRAY_SIZE(s3c2410_aliases));
  379. break;
  380. case S3C2440:
  381. samsung_clk_register_mux(ctx, s3c2440_muxes,
  382. ARRAY_SIZE(s3c2440_muxes));
  383. samsung_clk_register_gate(ctx, s3c2440_gates,
  384. ARRAY_SIZE(s3c2440_gates));
  385. break;
  386. case S3C2442:
  387. samsung_clk_register_mux(ctx, s3c2442_muxes,
  388. ARRAY_SIZE(s3c2442_muxes));
  389. samsung_clk_register_fixed_factor(ctx, s3c2442_ffactor,
  390. ARRAY_SIZE(s3c2442_ffactor));
  391. break;
  392. }
  393. /*
  394. * Register common aliases at the end, as some of the aliased clocks
  395. * are SoC specific.
  396. */
  397. samsung_clk_register_alias(ctx, s3c2410_common_aliases,
  398. ARRAY_SIZE(s3c2410_common_aliases));
  399. if (current_soc == S3C2440 || current_soc == S3C2442) {
  400. samsung_clk_register_alias(ctx, s3c244x_common_aliases,
  401. ARRAY_SIZE(s3c244x_common_aliases));
  402. }
  403. s3c2410_clk_sleep_init();
  404. samsung_clk_of_add_provider(np, ctx);
  405. }
  406. static void __init s3c2410_clk_init(struct device_node *np)
  407. {
  408. s3c2410_common_clk_init(np, 0, S3C2410, 0);
  409. }
  410. CLK_OF_DECLARE(s3c2410_clk, "samsung,s3c2410-clock", s3c2410_clk_init);
  411. static void __init s3c2440_clk_init(struct device_node *np)
  412. {
  413. s3c2410_common_clk_init(np, 0, S3C2440, 0);
  414. }
  415. CLK_OF_DECLARE(s3c2440_clk, "samsung,s3c2440-clock", s3c2440_clk_init);
  416. static void __init s3c2442_clk_init(struct device_node *np)
  417. {
  418. s3c2410_common_clk_init(np, 0, S3C2442, 0);
  419. }
  420. CLK_OF_DECLARE(s3c2442_clk, "samsung,s3c2442-clock", s3c2442_clk_init);