clk-s3c2443.c 16 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487
  1. /*
  2. * Copyright (c) 2013 Heiko Stuebner <heiko@sntech.de>
  3. *
  4. * This program is free software; you can redistribute it and/or modify
  5. * it under the terms of the GNU General Public License version 2 as
  6. * published by the Free Software Foundation.
  7. *
  8. * Common Clock Framework support for S3C2443 and following SoCs.
  9. */
  10. #include <linux/clk.h>
  11. #include <linux/clkdev.h>
  12. #include <linux/clk-provider.h>
  13. #include <linux/of.h>
  14. #include <linux/of_address.h>
  15. #include <linux/syscore_ops.h>
  16. #include <linux/reboot.h>
  17. #include <dt-bindings/clock/s3c2443.h>
  18. #include "clk.h"
  19. #include "clk-pll.h"
  20. /* S3C2416 clock controller register offsets */
  21. #define LOCKCON0 0x00
  22. #define LOCKCON1 0x04
  23. #define MPLLCON 0x10
  24. #define EPLLCON 0x18
  25. #define EPLLCON_K 0x1C
  26. #define CLKSRC 0x20
  27. #define CLKDIV0 0x24
  28. #define CLKDIV1 0x28
  29. #define CLKDIV2 0x2C
  30. #define HCLKCON 0x30
  31. #define PCLKCON 0x34
  32. #define SCLKCON 0x38
  33. #define SWRST 0x44
  34. /* the soc types */
  35. enum supported_socs {
  36. S3C2416,
  37. S3C2443,
  38. S3C2450,
  39. };
  40. /* list of PLLs to be registered */
  41. enum s3c2443_plls {
  42. mpll, epll,
  43. };
  44. static void __iomem *reg_base;
  45. #ifdef CONFIG_PM_SLEEP
  46. static struct samsung_clk_reg_dump *s3c2443_save;
  47. /*
  48. * list of controller registers to be saved and restored during a
  49. * suspend/resume cycle.
  50. */
  51. static unsigned long s3c2443_clk_regs[] __initdata = {
  52. LOCKCON0,
  53. LOCKCON1,
  54. MPLLCON,
  55. EPLLCON,
  56. EPLLCON_K,
  57. CLKSRC,
  58. CLKDIV0,
  59. CLKDIV1,
  60. CLKDIV2,
  61. PCLKCON,
  62. HCLKCON,
  63. SCLKCON,
  64. };
  65. static int s3c2443_clk_suspend(void)
  66. {
  67. samsung_clk_save(reg_base, s3c2443_save,
  68. ARRAY_SIZE(s3c2443_clk_regs));
  69. return 0;
  70. }
  71. static void s3c2443_clk_resume(void)
  72. {
  73. samsung_clk_restore(reg_base, s3c2443_save,
  74. ARRAY_SIZE(s3c2443_clk_regs));
  75. }
  76. static struct syscore_ops s3c2443_clk_syscore_ops = {
  77. .suspend = s3c2443_clk_suspend,
  78. .resume = s3c2443_clk_resume,
  79. };
  80. static void s3c2443_clk_sleep_init(void)
  81. {
  82. s3c2443_save = samsung_clk_alloc_reg_dump(s3c2443_clk_regs,
  83. ARRAY_SIZE(s3c2443_clk_regs));
  84. if (!s3c2443_save) {
  85. pr_warn("%s: failed to allocate sleep save data, no sleep support!\n",
  86. __func__);
  87. return;
  88. }
  89. register_syscore_ops(&s3c2443_clk_syscore_ops);
  90. return;
  91. }
  92. #else
  93. static void s3c2443_clk_sleep_init(void) {}
  94. #endif
  95. PNAME(epllref_p) = { "mpllref", "mpllref", "xti", "ext" };
  96. PNAME(esysclk_p) = { "epllref", "epll" };
  97. PNAME(mpllref_p) = { "xti", "mdivclk" };
  98. PNAME(msysclk_p) = { "mpllref", "mpll" };
  99. PNAME(armclk_p) = { "armdiv" , "hclk" };
  100. PNAME(i2s0_p) = { "div_i2s0", "ext_i2s", "epllref", "epllref" };
  101. struct samsung_mux_clock s3c2443_common_muxes[] __initdata = {
  102. MUX(0, "epllref", epllref_p, CLKSRC, 7, 2),
  103. MUX(ESYSCLK, "esysclk", esysclk_p, CLKSRC, 6, 1),
  104. MUX(0, "mpllref", mpllref_p, CLKSRC, 3, 1),
  105. MUX_A(MSYSCLK, "msysclk", msysclk_p, CLKSRC, 4, 1, "msysclk"),
  106. MUX_A(ARMCLK, "armclk", armclk_p, CLKDIV0, 13, 1, "armclk"),
  107. MUX(0, "mux_i2s0", i2s0_p, CLKSRC, 14, 2),
  108. };
  109. static struct clk_div_table hclk_d[] = {
  110. { .val = 0, .div = 1 },
  111. { .val = 1, .div = 2 },
  112. { .val = 3, .div = 4 },
  113. { /* sentinel */ },
  114. };
  115. static struct clk_div_table mdivclk_d[] = {
  116. { .val = 0, .div = 1 },
  117. { .val = 1, .div = 3 },
  118. { .val = 2, .div = 5 },
  119. { .val = 3, .div = 7 },
  120. { .val = 4, .div = 9 },
  121. { .val = 5, .div = 11 },
  122. { .val = 6, .div = 13 },
  123. { .val = 7, .div = 15 },
  124. { /* sentinel */ },
  125. };
  126. struct samsung_div_clock s3c2443_common_dividers[] __initdata = {
  127. DIV_T(0, "mdivclk", "xti", CLKDIV0, 6, 3, mdivclk_d),
  128. DIV(0, "prediv", "msysclk", CLKDIV0, 4, 2),
  129. DIV_T(HCLK, "hclk", "prediv", CLKDIV0, 0, 2, hclk_d),
  130. DIV(PCLK, "pclk", "hclk", CLKDIV0, 2, 1),
  131. DIV(0, "div_hsspi0_epll", "esysclk", CLKDIV1, 24, 2),
  132. DIV(0, "div_fimd", "esysclk", CLKDIV1, 16, 8),
  133. DIV(0, "div_i2s0", "esysclk", CLKDIV1, 12, 4),
  134. DIV(0, "div_uart", "esysclk", CLKDIV1, 8, 4),
  135. DIV(0, "div_hsmmc1", "esysclk", CLKDIV1, 6, 2),
  136. DIV(0, "div_usbhost", "esysclk", CLKDIV1, 4, 2),
  137. };
  138. struct samsung_gate_clock s3c2443_common_gates[] __initdata = {
  139. GATE(SCLK_HSMMC_EXT, "sclk_hsmmcext", "ext", SCLKCON, 13, 0, 0),
  140. GATE(SCLK_HSMMC1, "sclk_hsmmc1", "div_hsmmc1", SCLKCON, 12, 0, 0),
  141. GATE(SCLK_FIMD, "sclk_fimd", "div_fimd", SCLKCON, 10, 0, 0),
  142. GATE(SCLK_I2S0, "sclk_i2s0", "mux_i2s0", SCLKCON, 9, 0, 0),
  143. GATE(SCLK_UART, "sclk_uart", "div_uart", SCLKCON, 8, 0, 0),
  144. GATE(SCLK_USBH, "sclk_usbhost", "div_usbhost", SCLKCON, 1, 0, 0),
  145. GATE(HCLK_DRAM, "dram", "hclk", HCLKCON, 19, CLK_IGNORE_UNUSED, 0),
  146. GATE(HCLK_SSMC, "ssmc", "hclk", HCLKCON, 18, CLK_IGNORE_UNUSED, 0),
  147. GATE(HCLK_HSMMC1, "hsmmc1", "hclk", HCLKCON, 16, 0, 0),
  148. GATE(HCLK_USBD, "usb-device", "hclk", HCLKCON, 12, 0, 0),
  149. GATE(HCLK_USBH, "usb-host", "hclk", HCLKCON, 11, 0, 0),
  150. GATE(HCLK_LCD, "lcd", "hclk", HCLKCON, 9, 0, 0),
  151. GATE(HCLK_DMA5, "dma5", "hclk", HCLKCON, 5, CLK_IGNORE_UNUSED, 0),
  152. GATE(HCLK_DMA4, "dma4", "hclk", HCLKCON, 4, CLK_IGNORE_UNUSED, 0),
  153. GATE(HCLK_DMA3, "dma3", "hclk", HCLKCON, 3, CLK_IGNORE_UNUSED, 0),
  154. GATE(HCLK_DMA2, "dma2", "hclk", HCLKCON, 2, CLK_IGNORE_UNUSED, 0),
  155. GATE(HCLK_DMA1, "dma1", "hclk", HCLKCON, 1, CLK_IGNORE_UNUSED, 0),
  156. GATE(HCLK_DMA0, "dma0", "hclk", HCLKCON, 0, CLK_IGNORE_UNUSED, 0),
  157. GATE(PCLK_GPIO, "gpio", "pclk", PCLKCON, 13, CLK_IGNORE_UNUSED, 0),
  158. GATE(PCLK_RTC, "rtc", "pclk", PCLKCON, 12, 0, 0),
  159. GATE(PCLK_WDT, "wdt", "pclk", PCLKCON, 11, 0, 0),
  160. GATE(PCLK_PWM, "pwm", "pclk", PCLKCON, 10, 0, 0),
  161. GATE(PCLK_I2S0, "i2s0", "pclk", PCLKCON, 9, 0, 0),
  162. GATE(PCLK_AC97, "ac97", "pclk", PCLKCON, 8, 0, 0),
  163. GATE(PCLK_ADC, "adc", "pclk", PCLKCON, 7, 0, 0),
  164. GATE(PCLK_SPI0, "spi0", "pclk", PCLKCON, 6, 0, 0),
  165. GATE(PCLK_I2C0, "i2c0", "pclk", PCLKCON, 4, 0, 0),
  166. GATE(PCLK_UART3, "uart3", "pclk", PCLKCON, 3, 0, 0),
  167. GATE(PCLK_UART2, "uart2", "pclk", PCLKCON, 2, 0, 0),
  168. GATE(PCLK_UART1, "uart1", "pclk", PCLKCON, 1, 0, 0),
  169. GATE(PCLK_UART0, "uart0", "pclk", PCLKCON, 0, 0, 0),
  170. };
  171. struct samsung_clock_alias s3c2443_common_aliases[] __initdata = {
  172. ALIAS(HCLK, NULL, "hclk"),
  173. ALIAS(HCLK_SSMC, NULL, "nand"),
  174. ALIAS(PCLK_UART0, "s3c2440-uart.0", "uart"),
  175. ALIAS(PCLK_UART1, "s3c2440-uart.1", "uart"),
  176. ALIAS(PCLK_UART2, "s3c2440-uart.2", "uart"),
  177. ALIAS(PCLK_UART3, "s3c2440-uart.3", "uart"),
  178. ALIAS(PCLK_UART0, "s3c2440-uart.0", "clk_uart_baud2"),
  179. ALIAS(PCLK_UART1, "s3c2440-uart.1", "clk_uart_baud2"),
  180. ALIAS(PCLK_UART2, "s3c2440-uart.2", "clk_uart_baud2"),
  181. ALIAS(PCLK_UART3, "s3c2440-uart.3", "clk_uart_baud2"),
  182. ALIAS(SCLK_UART, NULL, "clk_uart_baud3"),
  183. ALIAS(PCLK_PWM, NULL, "timers"),
  184. ALIAS(PCLK_RTC, NULL, "rtc"),
  185. ALIAS(PCLK_WDT, NULL, "watchdog"),
  186. ALIAS(PCLK_ADC, NULL, "adc"),
  187. ALIAS(PCLK_I2C0, "s3c2410-i2c.0", "i2c"),
  188. ALIAS(HCLK_USBD, NULL, "usb-device"),
  189. ALIAS(HCLK_USBH, NULL, "usb-host"),
  190. ALIAS(SCLK_USBH, NULL, "usb-bus-host"),
  191. ALIAS(PCLK_SPI0, "s3c2443-spi.0", "spi"),
  192. ALIAS(PCLK_SPI0, "s3c2443-spi.0", "spi_busclk0"),
  193. ALIAS(HCLK_HSMMC1, "s3c-sdhci.1", "hsmmc"),
  194. ALIAS(HCLK_HSMMC1, "s3c-sdhci.1", "mmc_busclk.0"),
  195. ALIAS(PCLK_I2S0, "samsung-i2s.0", "iis"),
  196. ALIAS(SCLK_I2S0, NULL, "i2s-if"),
  197. ALIAS(HCLK_LCD, NULL, "lcd"),
  198. ALIAS(SCLK_FIMD, NULL, "sclk_fimd"),
  199. };
  200. /* S3C2416 specific clocks */
  201. static struct samsung_pll_clock s3c2416_pll_clks[] __initdata = {
  202. [mpll] = PLL(pll_6552_s3c2416, 0, "mpll", "mpllref",
  203. LOCKCON0, MPLLCON, NULL),
  204. [epll] = PLL(pll_6553, 0, "epll", "epllref",
  205. LOCKCON1, EPLLCON, NULL),
  206. };
  207. PNAME(s3c2416_hsmmc0_p) = { "sclk_hsmmc0", "sclk_hsmmcext" };
  208. PNAME(s3c2416_hsmmc1_p) = { "sclk_hsmmc1", "sclk_hsmmcext" };
  209. PNAME(s3c2416_hsspi0_p) = { "hsspi0_epll", "hsspi0_mpll" };
  210. static struct clk_div_table armdiv_s3c2416_d[] = {
  211. { .val = 0, .div = 1 },
  212. { .val = 1, .div = 2 },
  213. { .val = 2, .div = 3 },
  214. { .val = 3, .div = 4 },
  215. { .val = 5, .div = 6 },
  216. { .val = 7, .div = 8 },
  217. { /* sentinel */ },
  218. };
  219. struct samsung_div_clock s3c2416_dividers[] __initdata = {
  220. DIV_T(ARMDIV, "armdiv", "msysclk", CLKDIV0, 9, 3, armdiv_s3c2416_d),
  221. DIV(0, "div_hsspi0_mpll", "msysclk", CLKDIV2, 0, 4),
  222. DIV(0, "div_hsmmc0", "esysclk", CLKDIV2, 6, 2),
  223. };
  224. struct samsung_mux_clock s3c2416_muxes[] __initdata = {
  225. MUX(MUX_HSMMC0, "mux_hsmmc0", s3c2416_hsmmc0_p, CLKSRC, 16, 1),
  226. MUX(MUX_HSMMC1, "mux_hsmmc1", s3c2416_hsmmc1_p, CLKSRC, 17, 1),
  227. MUX(MUX_HSSPI0, "mux_hsspi0", s3c2416_hsspi0_p, CLKSRC, 18, 1),
  228. };
  229. struct samsung_gate_clock s3c2416_gates[] __initdata = {
  230. GATE(0, "hsspi0_mpll", "div_hsspi0_mpll", SCLKCON, 19, 0, 0),
  231. GATE(0, "hsspi0_epll", "div_hsspi0_epll", SCLKCON, 14, 0, 0),
  232. GATE(0, "sclk_hsmmc0", "div_hsmmc0", SCLKCON, 6, 0, 0),
  233. GATE(HCLK_2D, "2d", "hclk", HCLKCON, 20, 0, 0),
  234. GATE(HCLK_HSMMC0, "hsmmc0", "hclk", HCLKCON, 15, 0, 0),
  235. GATE(HCLK_IROM, "irom", "hclk", HCLKCON, 13, CLK_IGNORE_UNUSED, 0),
  236. GATE(PCLK_PCM, "pcm", "pclk", PCLKCON, 19, 0, 0),
  237. };
  238. struct samsung_clock_alias s3c2416_aliases[] __initdata = {
  239. ALIAS(HCLK_HSMMC0, "s3c-sdhci.0", "hsmmc"),
  240. ALIAS(HCLK_HSMMC0, "s3c-sdhci.0", "mmc_busclk.0"),
  241. ALIAS(MUX_HSMMC0, "s3c-sdhci.0", "mmc_busclk.2"),
  242. ALIAS(MUX_HSMMC1, "s3c-sdhci.1", "mmc_busclk.2"),
  243. ALIAS(MUX_HSSPI0, "s3c2443-spi.0", "spi_busclk2"),
  244. ALIAS(ARMDIV, NULL, "armdiv"),
  245. };
  246. /* S3C2443 specific clocks */
  247. static struct samsung_pll_clock s3c2443_pll_clks[] __initdata = {
  248. [mpll] = PLL(pll_3000, 0, "mpll", "mpllref",
  249. LOCKCON0, MPLLCON, NULL),
  250. [epll] = PLL(pll_2126, 0, "epll", "epllref",
  251. LOCKCON1, EPLLCON, NULL),
  252. };
  253. static struct clk_div_table armdiv_s3c2443_d[] = {
  254. { .val = 0, .div = 1 },
  255. { .val = 8, .div = 2 },
  256. { .val = 2, .div = 3 },
  257. { .val = 9, .div = 4 },
  258. { .val = 10, .div = 6 },
  259. { .val = 11, .div = 8 },
  260. { .val = 13, .div = 12 },
  261. { .val = 15, .div = 16 },
  262. { /* sentinel */ },
  263. };
  264. struct samsung_div_clock s3c2443_dividers[] __initdata = {
  265. DIV_T(ARMDIV, "armdiv", "msysclk", CLKDIV0, 9, 4, armdiv_s3c2443_d),
  266. DIV(0, "div_cam", "esysclk", CLKDIV1, 26, 4),
  267. };
  268. struct samsung_gate_clock s3c2443_gates[] __initdata = {
  269. GATE(SCLK_HSSPI0, "sclk_hsspi0", "div_hsspi0_epll", SCLKCON, 14, 0, 0),
  270. GATE(SCLK_CAM, "sclk_cam", "div_cam", SCLKCON, 11, 0, 0),
  271. GATE(HCLK_CFC, "cfc", "hclk", HCLKCON, 17, CLK_IGNORE_UNUSED, 0),
  272. GATE(HCLK_CAM, "cam", "hclk", HCLKCON, 8, 0, 0),
  273. GATE(PCLK_SPI1, "spi1", "pclk", PCLKCON, 15, 0, 0),
  274. GATE(PCLK_SDI, "sdi", "pclk", PCLKCON, 5, 0, 0),
  275. };
  276. struct samsung_clock_alias s3c2443_aliases[] __initdata = {
  277. ALIAS(SCLK_HSSPI0, "s3c2443-spi.0", "spi_busclk2"),
  278. ALIAS(SCLK_HSMMC1, "s3c-sdhci.1", "mmc_busclk.2"),
  279. ALIAS(SCLK_CAM, NULL, "camif-upll"),
  280. ALIAS(PCLK_SPI1, "s3c2410-spi.0", "spi"),
  281. ALIAS(PCLK_SDI, NULL, "sdi"),
  282. ALIAS(HCLK_CFC, NULL, "cfc"),
  283. ALIAS(ARMDIV, NULL, "armdiv"),
  284. };
  285. /* S3C2450 specific clocks */
  286. PNAME(s3c2450_cam_p) = { "div_cam", "hclk" };
  287. PNAME(s3c2450_hsspi1_p) = { "hsspi1_epll", "hsspi1_mpll" };
  288. PNAME(i2s1_p) = { "div_i2s1", "ext_i2s", "epllref", "epllref" };
  289. struct samsung_div_clock s3c2450_dividers[] __initdata = {
  290. DIV(0, "div_cam", "esysclk", CLKDIV1, 26, 4),
  291. DIV(0, "div_hsspi1_epll", "esysclk", CLKDIV2, 24, 2),
  292. DIV(0, "div_hsspi1_mpll", "msysclk", CLKDIV2, 16, 4),
  293. DIV(0, "div_i2s1", "esysclk", CLKDIV2, 12, 4),
  294. };
  295. struct samsung_mux_clock s3c2450_muxes[] __initdata = {
  296. MUX(0, "mux_cam", s3c2450_cam_p, CLKSRC, 20, 1),
  297. MUX(MUX_HSSPI1, "mux_hsspi1", s3c2450_hsspi1_p, CLKSRC, 19, 1),
  298. MUX(0, "mux_i2s1", i2s1_p, CLKSRC, 12, 2),
  299. };
  300. struct samsung_gate_clock s3c2450_gates[] __initdata = {
  301. GATE(SCLK_I2S1, "sclk_i2s1", "div_i2s1", SCLKCON, 5, 0, 0),
  302. GATE(HCLK_CFC, "cfc", "hclk", HCLKCON, 17, 0, 0),
  303. GATE(HCLK_CAM, "cam", "hclk", HCLKCON, 8, 0, 0),
  304. GATE(HCLK_DMA7, "dma7", "hclk", HCLKCON, 7, CLK_IGNORE_UNUSED, 0),
  305. GATE(HCLK_DMA6, "dma6", "hclk", HCLKCON, 6, CLK_IGNORE_UNUSED, 0),
  306. GATE(PCLK_I2S1, "i2s1", "pclk", PCLKCON, 17, 0, 0),
  307. GATE(PCLK_I2C1, "i2c1", "pclk", PCLKCON, 16, 0, 0),
  308. GATE(PCLK_SPI1, "spi1", "pclk", PCLKCON, 14, 0, 0),
  309. };
  310. struct samsung_clock_alias s3c2450_aliases[] __initdata = {
  311. ALIAS(PCLK_SPI1, "s3c2443-spi.1", "spi"),
  312. ALIAS(PCLK_SPI1, "s3c2443-spi.1", "spi_busclk0"),
  313. ALIAS(MUX_HSSPI1, "s3c2443-spi.1", "spi_busclk2"),
  314. ALIAS(PCLK_I2C1, "s3c2410-i2c.1", "i2c"),
  315. };
  316. static int s3c2443_restart(struct notifier_block *this,
  317. unsigned long mode, void *cmd)
  318. {
  319. __raw_writel(0x533c2443, reg_base + SWRST);
  320. return NOTIFY_DONE;
  321. }
  322. static struct notifier_block s3c2443_restart_handler = {
  323. .notifier_call = s3c2443_restart,
  324. .priority = 129,
  325. };
  326. /*
  327. * fixed rate clocks generated outside the soc
  328. * Only necessary until the devicetree-move is complete
  329. */
  330. struct samsung_fixed_rate_clock s3c2443_common_frate_clks[] __initdata = {
  331. FRATE(0, "xti", NULL, CLK_IS_ROOT, 0),
  332. FRATE(0, "ext", NULL, CLK_IS_ROOT, 0),
  333. FRATE(0, "ext_i2s", NULL, CLK_IS_ROOT, 0),
  334. FRATE(0, "ext_uart", NULL, CLK_IS_ROOT, 0),
  335. };
  336. static void __init s3c2443_common_clk_register_fixed_ext(
  337. struct samsung_clk_provider *ctx, unsigned long xti_f)
  338. {
  339. s3c2443_common_frate_clks[0].fixed_rate = xti_f;
  340. samsung_clk_register_fixed_rate(ctx, s3c2443_common_frate_clks,
  341. ARRAY_SIZE(s3c2443_common_frate_clks));
  342. }
  343. void __init s3c2443_common_clk_init(struct device_node *np, unsigned long xti_f,
  344. int current_soc,
  345. void __iomem *base)
  346. {
  347. struct samsung_clk_provider *ctx;
  348. int ret;
  349. reg_base = base;
  350. if (np) {
  351. reg_base = of_iomap(np, 0);
  352. if (!reg_base)
  353. panic("%s: failed to map registers\n", __func__);
  354. }
  355. ctx = samsung_clk_init(np, reg_base, NR_CLKS);
  356. if (!ctx)
  357. panic("%s: unable to allocate context.\n", __func__);
  358. /* Register external clocks only in non-dt cases */
  359. if (!np)
  360. s3c2443_common_clk_register_fixed_ext(ctx, xti_f);
  361. /* Register PLLs. */
  362. if (current_soc == S3C2416 || current_soc == S3C2450)
  363. samsung_clk_register_pll(ctx, s3c2416_pll_clks,
  364. ARRAY_SIZE(s3c2416_pll_clks), reg_base);
  365. else
  366. samsung_clk_register_pll(ctx, s3c2443_pll_clks,
  367. ARRAY_SIZE(s3c2443_pll_clks), reg_base);
  368. /* Register common internal clocks. */
  369. samsung_clk_register_mux(ctx, s3c2443_common_muxes,
  370. ARRAY_SIZE(s3c2443_common_muxes));
  371. samsung_clk_register_div(ctx, s3c2443_common_dividers,
  372. ARRAY_SIZE(s3c2443_common_dividers));
  373. samsung_clk_register_gate(ctx, s3c2443_common_gates,
  374. ARRAY_SIZE(s3c2443_common_gates));
  375. samsung_clk_register_alias(ctx, s3c2443_common_aliases,
  376. ARRAY_SIZE(s3c2443_common_aliases));
  377. /* Register SoC-specific clocks. */
  378. switch (current_soc) {
  379. case S3C2450:
  380. samsung_clk_register_div(ctx, s3c2450_dividers,
  381. ARRAY_SIZE(s3c2450_dividers));
  382. samsung_clk_register_mux(ctx, s3c2450_muxes,
  383. ARRAY_SIZE(s3c2450_muxes));
  384. samsung_clk_register_gate(ctx, s3c2450_gates,
  385. ARRAY_SIZE(s3c2450_gates));
  386. samsung_clk_register_alias(ctx, s3c2450_aliases,
  387. ARRAY_SIZE(s3c2450_aliases));
  388. /* fall through, as s3c2450 extends the s3c2416 clocks */
  389. case S3C2416:
  390. samsung_clk_register_div(ctx, s3c2416_dividers,
  391. ARRAY_SIZE(s3c2416_dividers));
  392. samsung_clk_register_mux(ctx, s3c2416_muxes,
  393. ARRAY_SIZE(s3c2416_muxes));
  394. samsung_clk_register_gate(ctx, s3c2416_gates,
  395. ARRAY_SIZE(s3c2416_gates));
  396. samsung_clk_register_alias(ctx, s3c2416_aliases,
  397. ARRAY_SIZE(s3c2416_aliases));
  398. break;
  399. case S3C2443:
  400. samsung_clk_register_div(ctx, s3c2443_dividers,
  401. ARRAY_SIZE(s3c2443_dividers));
  402. samsung_clk_register_gate(ctx, s3c2443_gates,
  403. ARRAY_SIZE(s3c2443_gates));
  404. samsung_clk_register_alias(ctx, s3c2443_aliases,
  405. ARRAY_SIZE(s3c2443_aliases));
  406. break;
  407. }
  408. s3c2443_clk_sleep_init();
  409. samsung_clk_of_add_provider(np, ctx);
  410. ret = register_restart_handler(&s3c2443_restart_handler);
  411. if (ret)
  412. pr_warn("cannot register restart handler, %d\n", ret);
  413. }
  414. static void __init s3c2416_clk_init(struct device_node *np)
  415. {
  416. s3c2443_common_clk_init(np, 0, S3C2416, 0);
  417. }
  418. CLK_OF_DECLARE(s3c2416_clk, "samsung,s3c2416-clock", s3c2416_clk_init);
  419. static void __init s3c2443_clk_init(struct device_node *np)
  420. {
  421. s3c2443_common_clk_init(np, 0, S3C2443, 0);
  422. }
  423. CLK_OF_DECLARE(s3c2443_clk, "samsung,s3c2443-clock", s3c2443_clk_init);
  424. static void __init s3c2450_clk_init(struct device_node *np)
  425. {
  426. s3c2443_common_clk_init(np, 0, S3C2450, 0);
  427. }
  428. CLK_OF_DECLARE(s3c2450_clk, "samsung,s3c2450-clock", s3c2450_clk_init);