clk-s3c64xx.c 20 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540
  1. /*
  2. * Copyright (c) 2013 Tomasz Figa <tomasz.figa at gmail.com>
  3. *
  4. * This program is free software; you can redistribute it and/or modify
  5. * it under the terms of the GNU General Public License version 2 as
  6. * published by the Free Software Foundation.
  7. *
  8. * Common Clock Framework support for all S3C64xx SoCs.
  9. */
  10. #include <linux/clk.h>
  11. #include <linux/clkdev.h>
  12. #include <linux/clk-provider.h>
  13. #include <linux/of.h>
  14. #include <linux/of_address.h>
  15. #include <linux/syscore_ops.h>
  16. #include <dt-bindings/clock/samsung,s3c64xx-clock.h>
  17. #include "clk.h"
  18. #include "clk-pll.h"
  19. /* S3C64xx clock controller register offsets. */
  20. #define APLL_LOCK 0x000
  21. #define MPLL_LOCK 0x004
  22. #define EPLL_LOCK 0x008
  23. #define APLL_CON 0x00c
  24. #define MPLL_CON 0x010
  25. #define EPLL_CON0 0x014
  26. #define EPLL_CON1 0x018
  27. #define CLK_SRC 0x01c
  28. #define CLK_DIV0 0x020
  29. #define CLK_DIV1 0x024
  30. #define CLK_DIV2 0x028
  31. #define HCLK_GATE 0x030
  32. #define PCLK_GATE 0x034
  33. #define SCLK_GATE 0x038
  34. #define MEM0_GATE 0x03c
  35. #define CLK_SRC2 0x10c
  36. #define OTHERS 0x900
  37. /* Helper macros to define clock arrays. */
  38. #define FIXED_RATE_CLOCKS(name) \
  39. static struct samsung_fixed_rate_clock name[]
  40. #define MUX_CLOCKS(name) \
  41. static struct samsung_mux_clock name[]
  42. #define DIV_CLOCKS(name) \
  43. static struct samsung_div_clock name[]
  44. #define GATE_CLOCKS(name) \
  45. static struct samsung_gate_clock name[]
  46. /* Helper macros for gate types present on S3C64xx. */
  47. #define GATE_BUS(_id, cname, pname, o, b) \
  48. GATE(_id, cname, pname, o, b, 0, 0)
  49. #define GATE_SCLK(_id, cname, pname, o, b) \
  50. GATE(_id, cname, pname, o, b, CLK_SET_RATE_PARENT, 0)
  51. #define GATE_ON(_id, cname, pname, o, b) \
  52. GATE(_id, cname, pname, o, b, CLK_IGNORE_UNUSED, 0)
  53. /* list of PLLs to be registered */
  54. enum s3c64xx_plls {
  55. apll, mpll, epll,
  56. };
  57. static void __iomem *reg_base;
  58. static bool is_s3c6400;
  59. #ifdef CONFIG_PM_SLEEP
  60. static struct samsung_clk_reg_dump *s3c64xx_save_common;
  61. static struct samsung_clk_reg_dump *s3c64xx_save_soc;
  62. /*
  63. * List of controller registers to be saved and restored during
  64. * a suspend/resume cycle.
  65. */
  66. static unsigned long s3c64xx_clk_regs[] __initdata = {
  67. APLL_LOCK,
  68. MPLL_LOCK,
  69. EPLL_LOCK,
  70. APLL_CON,
  71. MPLL_CON,
  72. EPLL_CON0,
  73. EPLL_CON1,
  74. CLK_SRC,
  75. CLK_DIV0,
  76. CLK_DIV1,
  77. CLK_DIV2,
  78. HCLK_GATE,
  79. PCLK_GATE,
  80. SCLK_GATE,
  81. };
  82. static unsigned long s3c6410_clk_regs[] __initdata = {
  83. CLK_SRC2,
  84. MEM0_GATE,
  85. };
  86. static int s3c64xx_clk_suspend(void)
  87. {
  88. samsung_clk_save(reg_base, s3c64xx_save_common,
  89. ARRAY_SIZE(s3c64xx_clk_regs));
  90. if (!is_s3c6400)
  91. samsung_clk_save(reg_base, s3c64xx_save_soc,
  92. ARRAY_SIZE(s3c6410_clk_regs));
  93. return 0;
  94. }
  95. static void s3c64xx_clk_resume(void)
  96. {
  97. samsung_clk_restore(reg_base, s3c64xx_save_common,
  98. ARRAY_SIZE(s3c64xx_clk_regs));
  99. if (!is_s3c6400)
  100. samsung_clk_restore(reg_base, s3c64xx_save_soc,
  101. ARRAY_SIZE(s3c6410_clk_regs));
  102. }
  103. static struct syscore_ops s3c64xx_clk_syscore_ops = {
  104. .suspend = s3c64xx_clk_suspend,
  105. .resume = s3c64xx_clk_resume,
  106. };
  107. static void s3c64xx_clk_sleep_init(void)
  108. {
  109. s3c64xx_save_common = samsung_clk_alloc_reg_dump(s3c64xx_clk_regs,
  110. ARRAY_SIZE(s3c64xx_clk_regs));
  111. if (!s3c64xx_save_common)
  112. goto err_warn;
  113. if (!is_s3c6400) {
  114. s3c64xx_save_soc = samsung_clk_alloc_reg_dump(s3c6410_clk_regs,
  115. ARRAY_SIZE(s3c6410_clk_regs));
  116. if (!s3c64xx_save_soc)
  117. goto err_soc;
  118. }
  119. register_syscore_ops(&s3c64xx_clk_syscore_ops);
  120. return;
  121. err_soc:
  122. kfree(s3c64xx_save_common);
  123. err_warn:
  124. pr_warn("%s: failed to allocate sleep save data, no sleep support!\n",
  125. __func__);
  126. }
  127. #else
  128. static void s3c64xx_clk_sleep_init(void) {}
  129. #endif
  130. /* List of parent clocks common for all S3C64xx SoCs. */
  131. PNAME(spi_mmc_p) = { "mout_epll", "dout_mpll", "fin_pll", "clk27m" };
  132. PNAME(uart_p) = { "mout_epll", "dout_mpll" };
  133. PNAME(audio0_p) = { "mout_epll", "dout_mpll", "fin_pll", "iiscdclk0",
  134. "pcmcdclk0", "none", "none", "none" };
  135. PNAME(audio1_p) = { "mout_epll", "dout_mpll", "fin_pll", "iiscdclk1",
  136. "pcmcdclk0", "none", "none", "none" };
  137. PNAME(mfc_p) = { "hclkx2", "mout_epll" };
  138. PNAME(apll_p) = { "fin_pll", "fout_apll" };
  139. PNAME(mpll_p) = { "fin_pll", "fout_mpll" };
  140. PNAME(epll_p) = { "fin_pll", "fout_epll" };
  141. PNAME(hclkx2_p) = { "mout_mpll", "mout_apll" };
  142. /* S3C6400-specific parent clocks. */
  143. PNAME(scaler_lcd_p6400) = { "mout_epll", "dout_mpll", "none", "none" };
  144. PNAME(irda_p6400) = { "mout_epll", "dout_mpll", "none", "clk48m" };
  145. PNAME(uhost_p6400) = { "clk48m", "mout_epll", "dout_mpll", "none" };
  146. /* S3C6410-specific parent clocks. */
  147. PNAME(clk27_p6410) = { "clk27m", "fin_pll" };
  148. PNAME(scaler_lcd_p6410) = { "mout_epll", "dout_mpll", "fin_pll", "none" };
  149. PNAME(irda_p6410) = { "mout_epll", "dout_mpll", "fin_pll", "clk48m" };
  150. PNAME(uhost_p6410) = { "clk48m", "mout_epll", "dout_mpll", "fin_pll" };
  151. PNAME(audio2_p6410) = { "mout_epll", "dout_mpll", "fin_pll", "iiscdclk2",
  152. "pcmcdclk1", "none", "none", "none" };
  153. /* Fixed rate clocks generated outside the SoC. */
  154. FIXED_RATE_CLOCKS(s3c64xx_fixed_rate_ext_clks) __initdata = {
  155. FRATE(0, "fin_pll", NULL, CLK_IS_ROOT, 0),
  156. FRATE(0, "xusbxti", NULL, CLK_IS_ROOT, 0),
  157. };
  158. /* Fixed rate clocks generated inside the SoC. */
  159. FIXED_RATE_CLOCKS(s3c64xx_fixed_rate_clks) __initdata = {
  160. FRATE(CLK27M, "clk27m", NULL, CLK_IS_ROOT, 27000000),
  161. FRATE(CLK48M, "clk48m", NULL, CLK_IS_ROOT, 48000000),
  162. };
  163. /* List of clock muxes present on all S3C64xx SoCs. */
  164. MUX_CLOCKS(s3c64xx_mux_clks) __initdata = {
  165. MUX_F(0, "mout_syncmux", hclkx2_p, OTHERS, 6, 1, 0, CLK_MUX_READ_ONLY),
  166. MUX(MOUT_APLL, "mout_apll", apll_p, CLK_SRC, 0, 1),
  167. MUX(MOUT_MPLL, "mout_mpll", mpll_p, CLK_SRC, 1, 1),
  168. MUX(MOUT_EPLL, "mout_epll", epll_p, CLK_SRC, 2, 1),
  169. MUX(MOUT_MFC, "mout_mfc", mfc_p, CLK_SRC, 4, 1),
  170. MUX(MOUT_AUDIO0, "mout_audio0", audio0_p, CLK_SRC, 7, 3),
  171. MUX(MOUT_AUDIO1, "mout_audio1", audio1_p, CLK_SRC, 10, 3),
  172. MUX(MOUT_UART, "mout_uart", uart_p, CLK_SRC, 13, 1),
  173. MUX(MOUT_SPI0, "mout_spi0", spi_mmc_p, CLK_SRC, 14, 2),
  174. MUX(MOUT_SPI1, "mout_spi1", spi_mmc_p, CLK_SRC, 16, 2),
  175. MUX(MOUT_MMC0, "mout_mmc0", spi_mmc_p, CLK_SRC, 18, 2),
  176. MUX(MOUT_MMC1, "mout_mmc1", spi_mmc_p, CLK_SRC, 20, 2),
  177. MUX(MOUT_MMC2, "mout_mmc2", spi_mmc_p, CLK_SRC, 22, 2),
  178. };
  179. /* List of clock muxes present on S3C6400. */
  180. MUX_CLOCKS(s3c6400_mux_clks) __initdata = {
  181. MUX(MOUT_UHOST, "mout_uhost", uhost_p6400, CLK_SRC, 5, 2),
  182. MUX(MOUT_IRDA, "mout_irda", irda_p6400, CLK_SRC, 24, 2),
  183. MUX(MOUT_LCD, "mout_lcd", scaler_lcd_p6400, CLK_SRC, 26, 2),
  184. MUX(MOUT_SCALER, "mout_scaler", scaler_lcd_p6400, CLK_SRC, 28, 2),
  185. };
  186. /* List of clock muxes present on S3C6410. */
  187. MUX_CLOCKS(s3c6410_mux_clks) __initdata = {
  188. MUX(MOUT_UHOST, "mout_uhost", uhost_p6410, CLK_SRC, 5, 2),
  189. MUX(MOUT_IRDA, "mout_irda", irda_p6410, CLK_SRC, 24, 2),
  190. MUX(MOUT_LCD, "mout_lcd", scaler_lcd_p6410, CLK_SRC, 26, 2),
  191. MUX(MOUT_SCALER, "mout_scaler", scaler_lcd_p6410, CLK_SRC, 28, 2),
  192. MUX(MOUT_DAC27, "mout_dac27", clk27_p6410, CLK_SRC, 30, 1),
  193. MUX(MOUT_TV27, "mout_tv27", clk27_p6410, CLK_SRC, 31, 1),
  194. MUX(MOUT_AUDIO2, "mout_audio2", audio2_p6410, CLK_SRC2, 0, 3),
  195. };
  196. /* List of clock dividers present on all S3C64xx SoCs. */
  197. DIV_CLOCKS(s3c64xx_div_clks) __initdata = {
  198. DIV(DOUT_MPLL, "dout_mpll", "mout_mpll", CLK_DIV0, 4, 1),
  199. DIV(HCLKX2, "hclkx2", "mout_syncmux", CLK_DIV0, 9, 3),
  200. DIV(HCLK, "hclk", "hclkx2", CLK_DIV0, 8, 1),
  201. DIV(PCLK, "pclk", "hclkx2", CLK_DIV0, 12, 4),
  202. DIV(DOUT_SECUR, "dout_secur", "hclkx2", CLK_DIV0, 18, 2),
  203. DIV(DOUT_CAM, "dout_cam", "hclkx2", CLK_DIV0, 20, 4),
  204. DIV(DOUT_JPEG, "dout_jpeg", "hclkx2", CLK_DIV0, 24, 4),
  205. DIV(DOUT_MFC, "dout_mfc", "mout_mfc", CLK_DIV0, 28, 4),
  206. DIV(DOUT_MMC0, "dout_mmc0", "mout_mmc0", CLK_DIV1, 0, 4),
  207. DIV(DOUT_MMC1, "dout_mmc1", "mout_mmc1", CLK_DIV1, 4, 4),
  208. DIV(DOUT_MMC2, "dout_mmc2", "mout_mmc2", CLK_DIV1, 8, 4),
  209. DIV(DOUT_LCD, "dout_lcd", "mout_lcd", CLK_DIV1, 12, 4),
  210. DIV(DOUT_SCALER, "dout_scaler", "mout_scaler", CLK_DIV1, 16, 4),
  211. DIV(DOUT_UHOST, "dout_uhost", "mout_uhost", CLK_DIV1, 20, 4),
  212. DIV(DOUT_SPI0, "dout_spi0", "mout_spi0", CLK_DIV2, 0, 4),
  213. DIV(DOUT_SPI1, "dout_spi1", "mout_spi1", CLK_DIV2, 4, 4),
  214. DIV(DOUT_AUDIO0, "dout_audio0", "mout_audio0", CLK_DIV2, 8, 4),
  215. DIV(DOUT_AUDIO1, "dout_audio1", "mout_audio1", CLK_DIV2, 12, 4),
  216. DIV(DOUT_UART, "dout_uart", "mout_uart", CLK_DIV2, 16, 4),
  217. DIV(DOUT_IRDA, "dout_irda", "mout_irda", CLK_DIV2, 20, 4),
  218. };
  219. /* List of clock dividers present on S3C6400. */
  220. DIV_CLOCKS(s3c6400_div_clks) __initdata = {
  221. DIV(ARMCLK, "armclk", "mout_apll", CLK_DIV0, 0, 3),
  222. };
  223. /* List of clock dividers present on S3C6410. */
  224. DIV_CLOCKS(s3c6410_div_clks) __initdata = {
  225. DIV(ARMCLK, "armclk", "mout_apll", CLK_DIV0, 0, 4),
  226. DIV(DOUT_FIMC, "dout_fimc", "hclk", CLK_DIV1, 24, 4),
  227. DIV(DOUT_AUDIO2, "dout_audio2", "mout_audio2", CLK_DIV2, 24, 4),
  228. };
  229. /* List of clock gates present on all S3C64xx SoCs. */
  230. GATE_CLOCKS(s3c64xx_gate_clks) __initdata = {
  231. GATE_BUS(HCLK_UHOST, "hclk_uhost", "hclk", HCLK_GATE, 29),
  232. GATE_BUS(HCLK_SECUR, "hclk_secur", "hclk", HCLK_GATE, 28),
  233. GATE_BUS(HCLK_SDMA1, "hclk_sdma1", "hclk", HCLK_GATE, 27),
  234. GATE_BUS(HCLK_SDMA0, "hclk_sdma0", "hclk", HCLK_GATE, 26),
  235. GATE_ON(HCLK_DDR1, "hclk_ddr1", "hclk", HCLK_GATE, 24),
  236. GATE_BUS(HCLK_USB, "hclk_usb", "hclk", HCLK_GATE, 20),
  237. GATE_BUS(HCLK_HSMMC2, "hclk_hsmmc2", "hclk", HCLK_GATE, 19),
  238. GATE_BUS(HCLK_HSMMC1, "hclk_hsmmc1", "hclk", HCLK_GATE, 18),
  239. GATE_BUS(HCLK_HSMMC0, "hclk_hsmmc0", "hclk", HCLK_GATE, 17),
  240. GATE_BUS(HCLK_MDP, "hclk_mdp", "hclk", HCLK_GATE, 16),
  241. GATE_BUS(HCLK_DHOST, "hclk_dhost", "hclk", HCLK_GATE, 15),
  242. GATE_BUS(HCLK_IHOST, "hclk_ihost", "hclk", HCLK_GATE, 14),
  243. GATE_BUS(HCLK_DMA1, "hclk_dma1", "hclk", HCLK_GATE, 13),
  244. GATE_BUS(HCLK_DMA0, "hclk_dma0", "hclk", HCLK_GATE, 12),
  245. GATE_BUS(HCLK_JPEG, "hclk_jpeg", "hclk", HCLK_GATE, 11),
  246. GATE_BUS(HCLK_CAMIF, "hclk_camif", "hclk", HCLK_GATE, 10),
  247. GATE_BUS(HCLK_SCALER, "hclk_scaler", "hclk", HCLK_GATE, 9),
  248. GATE_BUS(HCLK_2D, "hclk_2d", "hclk", HCLK_GATE, 8),
  249. GATE_BUS(HCLK_TV, "hclk_tv", "hclk", HCLK_GATE, 7),
  250. GATE_BUS(HCLK_POST0, "hclk_post0", "hclk", HCLK_GATE, 5),
  251. GATE_BUS(HCLK_ROT, "hclk_rot", "hclk", HCLK_GATE, 4),
  252. GATE_BUS(HCLK_LCD, "hclk_lcd", "hclk", HCLK_GATE, 3),
  253. GATE_BUS(HCLK_TZIC, "hclk_tzic", "hclk", HCLK_GATE, 2),
  254. GATE_ON(HCLK_INTC, "hclk_intc", "hclk", HCLK_GATE, 1),
  255. GATE_ON(PCLK_SKEY, "pclk_skey", "pclk", PCLK_GATE, 24),
  256. GATE_ON(PCLK_CHIPID, "pclk_chipid", "pclk", PCLK_GATE, 23),
  257. GATE_BUS(PCLK_SPI1, "pclk_spi1", "pclk", PCLK_GATE, 22),
  258. GATE_BUS(PCLK_SPI0, "pclk_spi0", "pclk", PCLK_GATE, 21),
  259. GATE_BUS(PCLK_HSIRX, "pclk_hsirx", "pclk", PCLK_GATE, 20),
  260. GATE_BUS(PCLK_HSITX, "pclk_hsitx", "pclk", PCLK_GATE, 19),
  261. GATE_ON(PCLK_GPIO, "pclk_gpio", "pclk", PCLK_GATE, 18),
  262. GATE_BUS(PCLK_IIC0, "pclk_iic0", "pclk", PCLK_GATE, 17),
  263. GATE_BUS(PCLK_IIS1, "pclk_iis1", "pclk", PCLK_GATE, 16),
  264. GATE_BUS(PCLK_IIS0, "pclk_iis0", "pclk", PCLK_GATE, 15),
  265. GATE_BUS(PCLK_AC97, "pclk_ac97", "pclk", PCLK_GATE, 14),
  266. GATE_BUS(PCLK_TZPC, "pclk_tzpc", "pclk", PCLK_GATE, 13),
  267. GATE_BUS(PCLK_TSADC, "pclk_tsadc", "pclk", PCLK_GATE, 12),
  268. GATE_BUS(PCLK_KEYPAD, "pclk_keypad", "pclk", PCLK_GATE, 11),
  269. GATE_BUS(PCLK_IRDA, "pclk_irda", "pclk", PCLK_GATE, 10),
  270. GATE_BUS(PCLK_PCM1, "pclk_pcm1", "pclk", PCLK_GATE, 9),
  271. GATE_BUS(PCLK_PCM0, "pclk_pcm0", "pclk", PCLK_GATE, 8),
  272. GATE_BUS(PCLK_PWM, "pclk_pwm", "pclk", PCLK_GATE, 7),
  273. GATE_BUS(PCLK_RTC, "pclk_rtc", "pclk", PCLK_GATE, 6),
  274. GATE_BUS(PCLK_WDT, "pclk_wdt", "pclk", PCLK_GATE, 5),
  275. GATE_BUS(PCLK_UART3, "pclk_uart3", "pclk", PCLK_GATE, 4),
  276. GATE_BUS(PCLK_UART2, "pclk_uart2", "pclk", PCLK_GATE, 3),
  277. GATE_BUS(PCLK_UART1, "pclk_uart1", "pclk", PCLK_GATE, 2),
  278. GATE_BUS(PCLK_UART0, "pclk_uart0", "pclk", PCLK_GATE, 1),
  279. GATE_BUS(PCLK_MFC, "pclk_mfc", "pclk", PCLK_GATE, 0),
  280. GATE_SCLK(SCLK_UHOST, "sclk_uhost", "dout_uhost", SCLK_GATE, 30),
  281. GATE_SCLK(SCLK_MMC2_48, "sclk_mmc2_48", "clk48m", SCLK_GATE, 29),
  282. GATE_SCLK(SCLK_MMC1_48, "sclk_mmc1_48", "clk48m", SCLK_GATE, 28),
  283. GATE_SCLK(SCLK_MMC0_48, "sclk_mmc0_48", "clk48m", SCLK_GATE, 27),
  284. GATE_SCLK(SCLK_MMC2, "sclk_mmc2", "dout_mmc2", SCLK_GATE, 26),
  285. GATE_SCLK(SCLK_MMC1, "sclk_mmc1", "dout_mmc1", SCLK_GATE, 25),
  286. GATE_SCLK(SCLK_MMC0, "sclk_mmc0", "dout_mmc0", SCLK_GATE, 24),
  287. GATE_SCLK(SCLK_SPI1_48, "sclk_spi1_48", "clk48m", SCLK_GATE, 23),
  288. GATE_SCLK(SCLK_SPI0_48, "sclk_spi0_48", "clk48m", SCLK_GATE, 22),
  289. GATE_SCLK(SCLK_SPI1, "sclk_spi1", "dout_spi1", SCLK_GATE, 21),
  290. GATE_SCLK(SCLK_SPI0, "sclk_spi0", "dout_spi0", SCLK_GATE, 20),
  291. GATE_SCLK(SCLK_DAC27, "sclk_dac27", "mout_dac27", SCLK_GATE, 19),
  292. GATE_SCLK(SCLK_TV27, "sclk_tv27", "mout_tv27", SCLK_GATE, 18),
  293. GATE_SCLK(SCLK_SCALER27, "sclk_scaler27", "clk27m", SCLK_GATE, 17),
  294. GATE_SCLK(SCLK_SCALER, "sclk_scaler", "dout_scaler", SCLK_GATE, 16),
  295. GATE_SCLK(SCLK_LCD27, "sclk_lcd27", "clk27m", SCLK_GATE, 15),
  296. GATE_SCLK(SCLK_LCD, "sclk_lcd", "dout_lcd", SCLK_GATE, 14),
  297. GATE_SCLK(SCLK_POST0_27, "sclk_post0_27", "clk27m", SCLK_GATE, 12),
  298. GATE_SCLK(SCLK_POST0, "sclk_post0", "dout_lcd", SCLK_GATE, 10),
  299. GATE_SCLK(SCLK_AUDIO1, "sclk_audio1", "dout_audio1", SCLK_GATE, 9),
  300. GATE_SCLK(SCLK_AUDIO0, "sclk_audio0", "dout_audio0", SCLK_GATE, 8),
  301. GATE_SCLK(SCLK_SECUR, "sclk_secur", "dout_secur", SCLK_GATE, 7),
  302. GATE_SCLK(SCLK_IRDA, "sclk_irda", "dout_irda", SCLK_GATE, 6),
  303. GATE_SCLK(SCLK_UART, "sclk_uart", "dout_uart", SCLK_GATE, 5),
  304. GATE_SCLK(SCLK_MFC, "sclk_mfc", "dout_mfc", SCLK_GATE, 3),
  305. GATE_SCLK(SCLK_CAM, "sclk_cam", "dout_cam", SCLK_GATE, 2),
  306. GATE_SCLK(SCLK_JPEG, "sclk_jpeg", "dout_jpeg", SCLK_GATE, 1),
  307. };
  308. /* List of clock gates present on S3C6400. */
  309. GATE_CLOCKS(s3c6400_gate_clks) __initdata = {
  310. GATE_ON(HCLK_DDR0, "hclk_ddr0", "hclk", HCLK_GATE, 23),
  311. GATE_SCLK(SCLK_ONENAND, "sclk_onenand", "parent", SCLK_GATE, 4),
  312. };
  313. /* List of clock gates present on S3C6410. */
  314. GATE_CLOCKS(s3c6410_gate_clks) __initdata = {
  315. GATE_BUS(HCLK_3DSE, "hclk_3dse", "hclk", HCLK_GATE, 31),
  316. GATE_ON(HCLK_IROM, "hclk_irom", "hclk", HCLK_GATE, 25),
  317. GATE_ON(HCLK_MEM1, "hclk_mem1", "hclk", HCLK_GATE, 22),
  318. GATE_ON(HCLK_MEM0, "hclk_mem0", "hclk", HCLK_GATE, 21),
  319. GATE_BUS(HCLK_MFC, "hclk_mfc", "hclk", HCLK_GATE, 0),
  320. GATE_BUS(PCLK_IIC1, "pclk_iic1", "pclk", PCLK_GATE, 27),
  321. GATE_BUS(PCLK_IIS2, "pclk_iis2", "pclk", PCLK_GATE, 26),
  322. GATE_SCLK(SCLK_FIMC, "sclk_fimc", "dout_fimc", SCLK_GATE, 13),
  323. GATE_SCLK(SCLK_AUDIO2, "sclk_audio2", "dout_audio2", SCLK_GATE, 11),
  324. GATE_BUS(MEM0_CFCON, "mem0_cfcon", "hclk_mem0", MEM0_GATE, 5),
  325. GATE_BUS(MEM0_ONENAND1, "mem0_onenand1", "hclk_mem0", MEM0_GATE, 4),
  326. GATE_BUS(MEM0_ONENAND0, "mem0_onenand0", "hclk_mem0", MEM0_GATE, 3),
  327. GATE_BUS(MEM0_NFCON, "mem0_nfcon", "hclk_mem0", MEM0_GATE, 2),
  328. GATE_ON(MEM0_SROM, "mem0_srom", "hclk_mem0", MEM0_GATE, 1),
  329. };
  330. /* List of PLL clocks. */
  331. static struct samsung_pll_clock s3c64xx_pll_clks[] __initdata = {
  332. [apll] = PLL(pll_6552, FOUT_APLL, "fout_apll", "fin_pll",
  333. APLL_LOCK, APLL_CON, NULL),
  334. [mpll] = PLL(pll_6552, FOUT_MPLL, "fout_mpll", "fin_pll",
  335. MPLL_LOCK, MPLL_CON, NULL),
  336. [epll] = PLL(pll_6553, FOUT_EPLL, "fout_epll", "fin_pll",
  337. EPLL_LOCK, EPLL_CON0, NULL),
  338. };
  339. /* Aliases for common s3c64xx clocks. */
  340. static struct samsung_clock_alias s3c64xx_clock_aliases[] = {
  341. ALIAS(FOUT_APLL, NULL, "fout_apll"),
  342. ALIAS(FOUT_MPLL, NULL, "fout_mpll"),
  343. ALIAS(FOUT_EPLL, NULL, "fout_epll"),
  344. ALIAS(MOUT_EPLL, NULL, "mout_epll"),
  345. ALIAS(DOUT_MPLL, NULL, "dout_mpll"),
  346. ALIAS(HCLKX2, NULL, "hclk2"),
  347. ALIAS(HCLK, NULL, "hclk"),
  348. ALIAS(PCLK, NULL, "pclk"),
  349. ALIAS(PCLK, NULL, "clk_uart_baud2"),
  350. ALIAS(ARMCLK, NULL, "armclk"),
  351. ALIAS(HCLK_UHOST, "s3c2410-ohci", "usb-host"),
  352. ALIAS(HCLK_USB, "s3c-hsotg", "otg"),
  353. ALIAS(HCLK_HSMMC2, "s3c-sdhci.2", "hsmmc"),
  354. ALIAS(HCLK_HSMMC2, "s3c-sdhci.2", "mmc_busclk.0"),
  355. ALIAS(HCLK_HSMMC1, "s3c-sdhci.1", "hsmmc"),
  356. ALIAS(HCLK_HSMMC1, "s3c-sdhci.1", "mmc_busclk.0"),
  357. ALIAS(HCLK_HSMMC0, "s3c-sdhci.0", "hsmmc"),
  358. ALIAS(HCLK_HSMMC0, "s3c-sdhci.0", "mmc_busclk.0"),
  359. ALIAS(HCLK_DMA1, "dma-pl080s.1", "apb_pclk"),
  360. ALIAS(HCLK_DMA0, "dma-pl080s.0", "apb_pclk"),
  361. ALIAS(HCLK_CAMIF, "s3c-camif", "camif"),
  362. ALIAS(HCLK_LCD, "s3c-fb", "lcd"),
  363. ALIAS(PCLK_SPI1, "s3c6410-spi.1", "spi"),
  364. ALIAS(PCLK_SPI0, "s3c6410-spi.0", "spi"),
  365. ALIAS(PCLK_IIC0, "s3c2440-i2c.0", "i2c"),
  366. ALIAS(PCLK_IIS1, "samsung-i2s.1", "iis"),
  367. ALIAS(PCLK_IIS0, "samsung-i2s.0", "iis"),
  368. ALIAS(PCLK_AC97, "samsung-ac97", "ac97"),
  369. ALIAS(PCLK_TSADC, "s3c64xx-adc", "adc"),
  370. ALIAS(PCLK_KEYPAD, "samsung-keypad", "keypad"),
  371. ALIAS(PCLK_PCM1, "samsung-pcm.1", "pcm"),
  372. ALIAS(PCLK_PCM0, "samsung-pcm.0", "pcm"),
  373. ALIAS(PCLK_PWM, NULL, "timers"),
  374. ALIAS(PCLK_RTC, "s3c64xx-rtc", "rtc"),
  375. ALIAS(PCLK_WDT, NULL, "watchdog"),
  376. ALIAS(PCLK_UART3, "s3c6400-uart.3", "uart"),
  377. ALIAS(PCLK_UART2, "s3c6400-uart.2", "uart"),
  378. ALIAS(PCLK_UART1, "s3c6400-uart.1", "uart"),
  379. ALIAS(PCLK_UART0, "s3c6400-uart.0", "uart"),
  380. ALIAS(SCLK_UHOST, "s3c2410-ohci", "usb-bus-host"),
  381. ALIAS(SCLK_MMC2, "s3c-sdhci.2", "mmc_busclk.2"),
  382. ALIAS(SCLK_MMC1, "s3c-sdhci.1", "mmc_busclk.2"),
  383. ALIAS(SCLK_MMC0, "s3c-sdhci.0", "mmc_busclk.2"),
  384. ALIAS(PCLK_SPI1, "s3c6410-spi.1", "spi_busclk0"),
  385. ALIAS(SCLK_SPI1, "s3c6410-spi.1", "spi_busclk2"),
  386. ALIAS(PCLK_SPI0, "s3c6410-spi.0", "spi_busclk0"),
  387. ALIAS(SCLK_SPI0, "s3c6410-spi.0", "spi_busclk2"),
  388. ALIAS(SCLK_AUDIO1, "samsung-pcm.1", "audio-bus"),
  389. ALIAS(SCLK_AUDIO1, "samsung-i2s.1", "audio-bus"),
  390. ALIAS(SCLK_AUDIO0, "samsung-pcm.0", "audio-bus"),
  391. ALIAS(SCLK_AUDIO0, "samsung-i2s.0", "audio-bus"),
  392. ALIAS(SCLK_UART, NULL, "clk_uart_baud3"),
  393. ALIAS(SCLK_CAM, "s3c-camif", "camera"),
  394. };
  395. /* Aliases for s3c6400-specific clocks. */
  396. static struct samsung_clock_alias s3c6400_clock_aliases[] = {
  397. /* Nothing to place here yet. */
  398. };
  399. /* Aliases for s3c6410-specific clocks. */
  400. static struct samsung_clock_alias s3c6410_clock_aliases[] = {
  401. ALIAS(PCLK_IIC1, "s3c2440-i2c.1", "i2c"),
  402. ALIAS(PCLK_IIS2, "samsung-i2s.2", "iis"),
  403. ALIAS(SCLK_FIMC, "s3c-camif", "fimc"),
  404. ALIAS(SCLK_AUDIO2, "samsung-i2s.2", "audio-bus"),
  405. ALIAS(MEM0_SROM, NULL, "srom"),
  406. };
  407. static void __init s3c64xx_clk_register_fixed_ext(
  408. struct samsung_clk_provider *ctx,
  409. unsigned long fin_pll_f,
  410. unsigned long xusbxti_f)
  411. {
  412. s3c64xx_fixed_rate_ext_clks[0].fixed_rate = fin_pll_f;
  413. s3c64xx_fixed_rate_ext_clks[1].fixed_rate = xusbxti_f;
  414. samsung_clk_register_fixed_rate(ctx, s3c64xx_fixed_rate_ext_clks,
  415. ARRAY_SIZE(s3c64xx_fixed_rate_ext_clks));
  416. }
  417. /* Register s3c64xx clocks. */
  418. void __init s3c64xx_clk_init(struct device_node *np, unsigned long xtal_f,
  419. unsigned long xusbxti_f, bool s3c6400,
  420. void __iomem *base)
  421. {
  422. struct samsung_clk_provider *ctx;
  423. reg_base = base;
  424. is_s3c6400 = s3c6400;
  425. if (np) {
  426. reg_base = of_iomap(np, 0);
  427. if (!reg_base)
  428. panic("%s: failed to map registers\n", __func__);
  429. }
  430. ctx = samsung_clk_init(np, reg_base, NR_CLKS);
  431. if (!ctx)
  432. panic("%s: unable to allocate context.\n", __func__);
  433. /* Register external clocks. */
  434. if (!np)
  435. s3c64xx_clk_register_fixed_ext(ctx, xtal_f, xusbxti_f);
  436. /* Register PLLs. */
  437. samsung_clk_register_pll(ctx, s3c64xx_pll_clks,
  438. ARRAY_SIZE(s3c64xx_pll_clks), reg_base);
  439. /* Register common internal clocks. */
  440. samsung_clk_register_fixed_rate(ctx, s3c64xx_fixed_rate_clks,
  441. ARRAY_SIZE(s3c64xx_fixed_rate_clks));
  442. samsung_clk_register_mux(ctx, s3c64xx_mux_clks,
  443. ARRAY_SIZE(s3c64xx_mux_clks));
  444. samsung_clk_register_div(ctx, s3c64xx_div_clks,
  445. ARRAY_SIZE(s3c64xx_div_clks));
  446. samsung_clk_register_gate(ctx, s3c64xx_gate_clks,
  447. ARRAY_SIZE(s3c64xx_gate_clks));
  448. /* Register SoC-specific clocks. */
  449. if (is_s3c6400) {
  450. samsung_clk_register_mux(ctx, s3c6400_mux_clks,
  451. ARRAY_SIZE(s3c6400_mux_clks));
  452. samsung_clk_register_div(ctx, s3c6400_div_clks,
  453. ARRAY_SIZE(s3c6400_div_clks));
  454. samsung_clk_register_gate(ctx, s3c6400_gate_clks,
  455. ARRAY_SIZE(s3c6400_gate_clks));
  456. samsung_clk_register_alias(ctx, s3c6400_clock_aliases,
  457. ARRAY_SIZE(s3c6400_clock_aliases));
  458. } else {
  459. samsung_clk_register_mux(ctx, s3c6410_mux_clks,
  460. ARRAY_SIZE(s3c6410_mux_clks));
  461. samsung_clk_register_div(ctx, s3c6410_div_clks,
  462. ARRAY_SIZE(s3c6410_div_clks));
  463. samsung_clk_register_gate(ctx, s3c6410_gate_clks,
  464. ARRAY_SIZE(s3c6410_gate_clks));
  465. samsung_clk_register_alias(ctx, s3c6410_clock_aliases,
  466. ARRAY_SIZE(s3c6410_clock_aliases));
  467. }
  468. samsung_clk_register_alias(ctx, s3c64xx_clock_aliases,
  469. ARRAY_SIZE(s3c64xx_clock_aliases));
  470. s3c64xx_clk_sleep_init();
  471. samsung_clk_of_add_provider(np, ctx);
  472. pr_info("%s clocks: apll = %lu, mpll = %lu\n"
  473. "\tepll = %lu, arm_clk = %lu\n",
  474. is_s3c6400 ? "S3C6400" : "S3C6410",
  475. _get_rate("fout_apll"), _get_rate("fout_mpll"),
  476. _get_rate("fout_epll"), _get_rate("armclk"));
  477. }
  478. static void __init s3c6400_clk_init(struct device_node *np)
  479. {
  480. s3c64xx_clk_init(np, 0, 0, true, NULL);
  481. }
  482. CLK_OF_DECLARE(s3c6400_clk, "samsung,s3c6400-clock", s3c6400_clk_init);
  483. static void __init s3c6410_clk_init(struct device_node *np)
  484. {
  485. s3c64xx_clk_init(np, 0, 0, false, NULL);
  486. }
  487. CLK_OF_DECLARE(s3c6410_clk, "samsung,s3c6410-clock", s3c6410_clk_init);