at91sam9263.dtsi 25 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959
  1. /*
  2. * at91sam9263.dtsi - Device Tree Include file for AT91SAM9263 family SoC
  3. *
  4. * Copyright (C) 2012 Jean-Christophe PLAGNIOL-VILLARD <plagnioj@jcrosoft.com>
  5. *
  6. * Licensed under GPLv2 only.
  7. */
  8. #include "skeleton.dtsi"
  9. #include <dt-bindings/pinctrl/at91.h>
  10. #include <dt-bindings/interrupt-controller/irq.h>
  11. #include <dt-bindings/gpio/gpio.h>
  12. #include <dt-bindings/clock/at91.h>
  13. / {
  14. model = "Atmel AT91SAM9263 family SoC";
  15. compatible = "atmel,at91sam9263";
  16. interrupt-parent = <&aic>;
  17. aliases {
  18. serial0 = &dbgu;
  19. serial1 = &usart0;
  20. serial2 = &usart1;
  21. serial3 = &usart2;
  22. gpio0 = &pioA;
  23. gpio1 = &pioB;
  24. gpio2 = &pioC;
  25. gpio3 = &pioD;
  26. gpio4 = &pioE;
  27. tcb0 = &tcb0;
  28. i2c0 = &i2c0;
  29. ssc0 = &ssc0;
  30. ssc1 = &ssc1;
  31. pwm0 = &pwm0;
  32. };
  33. cpus {
  34. #address-cells = <0>;
  35. #size-cells = <0>;
  36. cpu {
  37. compatible = "arm,arm926ej-s";
  38. device_type = "cpu";
  39. };
  40. };
  41. memory {
  42. reg = <0x20000000 0x08000000>;
  43. };
  44. clocks {
  45. main_xtal: main_xtal {
  46. compatible = "fixed-clock";
  47. #clock-cells = <0>;
  48. clock-frequency = <0>;
  49. };
  50. slow_xtal: slow_xtal {
  51. compatible = "fixed-clock";
  52. #clock-cells = <0>;
  53. clock-frequency = <0>;
  54. };
  55. };
  56. ahb {
  57. compatible = "simple-bus";
  58. #address-cells = <1>;
  59. #size-cells = <1>;
  60. ranges;
  61. apb {
  62. compatible = "simple-bus";
  63. #address-cells = <1>;
  64. #size-cells = <1>;
  65. ranges;
  66. aic: interrupt-controller@fffff000 {
  67. #interrupt-cells = <3>;
  68. compatible = "atmel,at91rm9200-aic";
  69. interrupt-controller;
  70. reg = <0xfffff000 0x200>;
  71. atmel,external-irqs = <30 31>;
  72. };
  73. pmc: pmc@fffffc00 {
  74. compatible = "atmel,at91rm9200-pmc";
  75. reg = <0xfffffc00 0x100>;
  76. interrupts = <1 IRQ_TYPE_LEVEL_HIGH 7>;
  77. interrupt-controller;
  78. #address-cells = <1>;
  79. #size-cells = <0>;
  80. #interrupt-cells = <1>;
  81. main_osc: main_osc {
  82. compatible = "atmel,at91rm9200-clk-main-osc";
  83. #clock-cells = <0>;
  84. interrupts-extended = <&pmc AT91_PMC_MOSCS>;
  85. clocks = <&main_xtal>;
  86. };
  87. main: mainck {
  88. compatible = "atmel,at91rm9200-clk-main";
  89. #clock-cells = <0>;
  90. clocks = <&main_osc>;
  91. };
  92. plla: pllack {
  93. compatible = "atmel,at91rm9200-clk-pll";
  94. #clock-cells = <0>;
  95. interrupts-extended = <&pmc AT91_PMC_LOCKA>;
  96. clocks = <&main>;
  97. reg = <0>;
  98. atmel,clk-input-range = <1000000 32000000>;
  99. #atmel,pll-clk-output-range-cells = <4>;
  100. atmel,pll-clk-output-ranges = <80000000 200000000 0 1>,
  101. <190000000 240000000 2 1>;
  102. };
  103. pllb: pllbck {
  104. compatible = "atmel,at91rm9200-clk-pll";
  105. #clock-cells = <0>;
  106. interrupts-extended = <&pmc AT91_PMC_LOCKB>;
  107. clocks = <&main>;
  108. reg = <1>;
  109. atmel,clk-input-range = <1000000 32000000>;
  110. #atmel,pll-clk-output-range-cells = <4>;
  111. atmel,pll-clk-output-ranges = <80000000 200000000 0 1>,
  112. <190000000 240000000 2 1>;
  113. };
  114. mck: masterck {
  115. compatible = "atmel,at91rm9200-clk-master";
  116. #clock-cells = <0>;
  117. interrupts-extended = <&pmc AT91_PMC_MCKRDY>;
  118. clocks = <&slow_xtal>, <&main>, <&plla>, <&pllb>;
  119. atmel,clk-output-range = <0 120000000>;
  120. atmel,clk-divisors = <1 2 4 0>;
  121. };
  122. usb: usbck {
  123. compatible = "atmel,at91rm9200-clk-usb";
  124. #clock-cells = <0>;
  125. atmel,clk-divisors = <1 2 4 0>;
  126. clocks = <&pllb>;
  127. };
  128. prog: progck {
  129. compatible = "atmel,at91rm9200-clk-programmable";
  130. #address-cells = <1>;
  131. #size-cells = <0>;
  132. interrupt-parent = <&pmc>;
  133. clocks = <&slow_xtal>, <&main>, <&plla>, <&pllb>;
  134. prog0: prog0 {
  135. #clock-cells = <0>;
  136. reg = <0>;
  137. interrupts = <AT91_PMC_PCKRDY(0)>;
  138. };
  139. prog1: prog1 {
  140. #clock-cells = <0>;
  141. reg = <1>;
  142. interrupts = <AT91_PMC_PCKRDY(1)>;
  143. };
  144. prog2: prog2 {
  145. #clock-cells = <0>;
  146. reg = <2>;
  147. interrupts = <AT91_PMC_PCKRDY(2)>;
  148. };
  149. prog3: prog3 {
  150. #clock-cells = <0>;
  151. reg = <3>;
  152. interrupts = <AT91_PMC_PCKRDY(3)>;
  153. };
  154. };
  155. systemck {
  156. compatible = "atmel,at91rm9200-clk-system";
  157. #address-cells = <1>;
  158. #size-cells = <0>;
  159. uhpck: uhpck {
  160. #clock-cells = <0>;
  161. reg = <6>;
  162. clocks = <&usb>;
  163. };
  164. udpck: udpck {
  165. #clock-cells = <0>;
  166. reg = <7>;
  167. clocks = <&usb>;
  168. };
  169. pck0: pck0 {
  170. #clock-cells = <0>;
  171. reg = <8>;
  172. clocks = <&prog0>;
  173. };
  174. pck1: pck1 {
  175. #clock-cells = <0>;
  176. reg = <9>;
  177. clocks = <&prog1>;
  178. };
  179. pck2: pck2 {
  180. #clock-cells = <0>;
  181. reg = <10>;
  182. clocks = <&prog2>;
  183. };
  184. pck3: pck3 {
  185. #clock-cells = <0>;
  186. reg = <11>;
  187. clocks = <&prog3>;
  188. };
  189. };
  190. periphck {
  191. compatible = "atmel,at91rm9200-clk-peripheral";
  192. #address-cells = <1>;
  193. #size-cells = <0>;
  194. clocks = <&mck>;
  195. pioA_clk: pioA_clk {
  196. #clock-cells = <0>;
  197. reg = <2>;
  198. };
  199. pioB_clk: pioB_clk {
  200. #clock-cells = <0>;
  201. reg = <3>;
  202. };
  203. pioCDE_clk: pioCDE_clk {
  204. #clock-cells = <0>;
  205. reg = <4>;
  206. };
  207. usart0_clk: usart0_clk {
  208. #clock-cells = <0>;
  209. reg = <7>;
  210. };
  211. usart1_clk: usart1_clk {
  212. #clock-cells = <0>;
  213. reg = <8>;
  214. };
  215. usart2_clk: usart2_clk {
  216. #clock-cells = <0>;
  217. reg = <9>;
  218. };
  219. mci0_clk: mci0_clk {
  220. #clock-cells = <0>;
  221. reg = <10>;
  222. };
  223. mci1_clk: mci1_clk {
  224. #clock-cells = <0>;
  225. reg = <11>;
  226. };
  227. can_clk: can_clk {
  228. #clock-cells = <0>;
  229. reg = <12>;
  230. };
  231. twi0_clk: twi0_clk {
  232. #clock-cells = <0>;
  233. reg = <13>;
  234. };
  235. spi0_clk: spi0_clk {
  236. #clock-cells = <0>;
  237. reg = <14>;
  238. };
  239. spi1_clk: spi1_clk {
  240. #clock-cells = <0>;
  241. reg = <15>;
  242. };
  243. ssc0_clk: ssc0_clk {
  244. #clock-cells = <0>;
  245. reg = <16>;
  246. };
  247. ssc1_clk: ssc1_clk {
  248. #clock-cells = <0>;
  249. reg = <17>;
  250. };
  251. ac91_clk: ac97_clk {
  252. #clock-cells = <0>;
  253. reg = <18>;
  254. };
  255. tcb_clk: tcb_clk {
  256. #clock-cells = <0>;
  257. reg = <19>;
  258. };
  259. pwm_clk: pwm_clk {
  260. #clock-cells = <0>;
  261. reg = <20>;
  262. };
  263. macb0_clk: macb0_clk {
  264. #clock-cells = <0>;
  265. reg = <21>;
  266. };
  267. g2de_clk: g2de_clk {
  268. #clock-cells = <0>;
  269. reg = <23>;
  270. };
  271. udc_clk: udc_clk {
  272. #clock-cells = <0>;
  273. reg = <24>;
  274. };
  275. isi_clk: isi_clk {
  276. #clock-cells = <0>;
  277. reg = <25>;
  278. };
  279. lcd_clk: lcd_clk {
  280. #clock-cells = <0>;
  281. reg = <26>;
  282. };
  283. dma_clk: dma_clk {
  284. #clock-cells = <0>;
  285. reg = <27>;
  286. };
  287. ohci_clk: ohci_clk {
  288. #clock-cells = <0>;
  289. reg = <29>;
  290. };
  291. };
  292. };
  293. ramc0: ramc@ffffe200 {
  294. compatible = "atmel,at91sam9260-sdramc";
  295. reg = <0xffffe200 0x200>;
  296. };
  297. ramc1: ramc@ffffe800 {
  298. compatible = "atmel,at91sam9260-sdramc";
  299. reg = <0xffffe800 0x200>;
  300. };
  301. pit: timer@fffffd30 {
  302. compatible = "atmel,at91sam9260-pit";
  303. reg = <0xfffffd30 0xf>;
  304. interrupts = <1 IRQ_TYPE_LEVEL_HIGH 7>;
  305. clocks = <&mck>;
  306. };
  307. tcb0: timer@fff7c000 {
  308. compatible = "atmel,at91rm9200-tcb";
  309. reg = <0xfff7c000 0x100>;
  310. interrupts = <19 IRQ_TYPE_LEVEL_HIGH 0>;
  311. clocks = <&tcb_clk>;
  312. clock-names = "t0_clk";
  313. };
  314. rstc@fffffd00 {
  315. compatible = "atmel,at91sam9260-rstc";
  316. reg = <0xfffffd00 0x10>;
  317. };
  318. shdwc@fffffd10 {
  319. compatible = "atmel,at91sam9260-shdwc";
  320. reg = <0xfffffd10 0x10>;
  321. };
  322. pinctrl@fffff200 {
  323. #address-cells = <1>;
  324. #size-cells = <1>;
  325. compatible = "atmel,at91rm9200-pinctrl", "simple-bus";
  326. ranges = <0xfffff200 0xfffff200 0xa00>;
  327. atmel,mux-mask = <
  328. /* A B */
  329. 0xfffffffb 0xffffe07f /* pioA */
  330. 0x0007ffff 0x39072fff /* pioB */
  331. 0xffffffff 0x3ffffff8 /* pioC */
  332. 0xfffffbff 0xffffffff /* pioD */
  333. 0xffe00fff 0xfbfcff00 /* pioE */
  334. >;
  335. /* shared pinctrl settings */
  336. dbgu {
  337. pinctrl_dbgu: dbgu-0 {
  338. atmel,pins =
  339. <AT91_PIOC 30 AT91_PERIPH_A AT91_PINCTRL_NONE /* PC30 periph A */
  340. AT91_PIOC 31 AT91_PERIPH_A AT91_PINCTRL_PULL_UP>; /* PC31 periph with pullup */
  341. };
  342. };
  343. usart0 {
  344. pinctrl_usart0: usart0-0 {
  345. atmel,pins =
  346. <AT91_PIOA 26 AT91_PERIPH_A AT91_PINCTRL_PULL_UP /* PA26 periph A with pullup */
  347. AT91_PIOA 27 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PA27 periph A */
  348. };
  349. pinctrl_usart0_rts: usart0_rts-0 {
  350. atmel,pins =
  351. <AT91_PIOA 28 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PA28 periph A */
  352. };
  353. pinctrl_usart0_cts: usart0_cts-0 {
  354. atmel,pins =
  355. <AT91_PIOA 29 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PA29 periph A */
  356. };
  357. };
  358. usart1 {
  359. pinctrl_usart1: usart1-0 {
  360. atmel,pins =
  361. <AT91_PIOD 0 AT91_PERIPH_A AT91_PINCTRL_PULL_UP /* PD0 periph A with pullup */
  362. AT91_PIOD 1 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PD1 periph A */
  363. };
  364. pinctrl_usart1_rts: usart1_rts-0 {
  365. atmel,pins =
  366. <AT91_PIOD 7 AT91_PERIPH_B AT91_PINCTRL_NONE>; /* PD7 periph B */
  367. };
  368. pinctrl_usart1_cts: usart1_cts-0 {
  369. atmel,pins =
  370. <AT91_PIOD 8 AT91_PERIPH_B AT91_PINCTRL_NONE>; /* PD8 periph B */
  371. };
  372. };
  373. usart2 {
  374. pinctrl_usart2: usart2-0 {
  375. atmel,pins =
  376. <AT91_PIOD 2 AT91_PERIPH_A AT91_PINCTRL_PULL_UP /* PD2 periph A with pullup */
  377. AT91_PIOD 3 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PD3 periph A */
  378. };
  379. pinctrl_usart2_rts: usart2_rts-0 {
  380. atmel,pins =
  381. <AT91_PIOD 5 AT91_PERIPH_B AT91_PINCTRL_NONE>; /* PD5 periph B */
  382. };
  383. pinctrl_usart2_cts: usart2_cts-0 {
  384. atmel,pins =
  385. <AT91_PIOD 6 AT91_PERIPH_B AT91_PINCTRL_NONE>; /* PD6 periph B */
  386. };
  387. };
  388. nand {
  389. pinctrl_nand: nand-0 {
  390. atmel,pins =
  391. <AT91_PIOA 22 AT91_PERIPH_GPIO AT91_PINCTRL_PULL_UP /* PA22 gpio RDY pin pull_up*/
  392. AT91_PIOD 15 AT91_PERIPH_GPIO AT91_PINCTRL_PULL_UP>; /* PD15 gpio enable pin pull_up */
  393. };
  394. };
  395. macb {
  396. pinctrl_macb_rmii: macb_rmii-0 {
  397. atmel,pins =
  398. <AT91_PIOC 25 AT91_PERIPH_B AT91_PINCTRL_NONE /* PC25 periph B */
  399. AT91_PIOE 21 AT91_PERIPH_A AT91_PINCTRL_NONE /* PE21 periph A */
  400. AT91_PIOE 23 AT91_PERIPH_A AT91_PINCTRL_NONE /* PE23 periph A */
  401. AT91_PIOE 24 AT91_PERIPH_A AT91_PINCTRL_NONE /* PE24 periph A */
  402. AT91_PIOE 25 AT91_PERIPH_A AT91_PINCTRL_NONE /* PE25 periph A */
  403. AT91_PIOE 26 AT91_PERIPH_A AT91_PINCTRL_NONE /* PE26 periph A */
  404. AT91_PIOE 27 AT91_PERIPH_A AT91_PINCTRL_NONE /* PE27 periph A */
  405. AT91_PIOE 28 AT91_PERIPH_A AT91_PINCTRL_NONE /* PE28 periph A */
  406. AT91_PIOE 29 AT91_PERIPH_A AT91_PINCTRL_NONE /* PE29 periph A */
  407. AT91_PIOE 30 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PE30 periph A */
  408. };
  409. pinctrl_macb_rmii_mii: macb_rmii_mii-0 {
  410. atmel,pins =
  411. <AT91_PIOC 20 AT91_PERIPH_B AT91_PINCTRL_NONE /* PC20 periph B */
  412. AT91_PIOC 21 AT91_PERIPH_B AT91_PINCTRL_NONE /* PC21 periph B */
  413. AT91_PIOC 22 AT91_PERIPH_B AT91_PINCTRL_NONE /* PC22 periph B */
  414. AT91_PIOC 23 AT91_PERIPH_B AT91_PINCTRL_NONE /* PC23 periph B */
  415. AT91_PIOC 24 AT91_PERIPH_B AT91_PINCTRL_NONE /* PC24 periph B */
  416. AT91_PIOC 25 AT91_PERIPH_B AT91_PINCTRL_NONE /* PC25 periph B */
  417. AT91_PIOC 27 AT91_PERIPH_B AT91_PINCTRL_NONE /* PC27 periph B */
  418. AT91_PIOE 22 AT91_PERIPH_B AT91_PINCTRL_NONE>; /* PE22 periph B */
  419. };
  420. };
  421. mmc0 {
  422. pinctrl_mmc0_clk: mmc0_clk-0 {
  423. atmel,pins =
  424. <AT91_PIOA 12 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PA12 periph A */
  425. };
  426. pinctrl_mmc0_slot0_cmd_dat0: mmc0_slot0_cmd_dat0-0 {
  427. atmel,pins =
  428. <AT91_PIOA 1 AT91_PERIPH_A AT91_PINCTRL_PULL_UP /* PA1 periph A with pullup */
  429. AT91_PIOA 0 AT91_PERIPH_A AT91_PINCTRL_PULL_UP>; /* PA0 periph A with pullup */
  430. };
  431. pinctrl_mmc0_slot0_dat1_3: mmc0_slot0_dat1_3-0 {
  432. atmel,pins =
  433. <AT91_PIOA 3 AT91_PERIPH_A AT91_PINCTRL_PULL_UP /* PA3 periph A with pullup */
  434. AT91_PIOA 4 AT91_PERIPH_A AT91_PINCTRL_PULL_UP /* PA4 periph A with pullup */
  435. AT91_PIOA 5 AT91_PERIPH_A AT91_PINCTRL_PULL_UP>; /* PA5 periph A with pullup */
  436. };
  437. pinctrl_mmc0_slot1_cmd_dat0: mmc0_slot1_cmd_dat0-0 {
  438. atmel,pins =
  439. <AT91_PIOA 16 AT91_PERIPH_A AT91_PINCTRL_PULL_UP /* PA16 periph A with pullup */
  440. AT91_PIOA 17 AT91_PERIPH_A AT91_PINCTRL_PULL_UP>; /* PA17 periph A with pullup */
  441. };
  442. pinctrl_mmc0_slot1_dat1_3: mmc0_slot1_dat1_3-0 {
  443. atmel,pins =
  444. <AT91_PIOA 18 AT91_PERIPH_A AT91_PINCTRL_PULL_UP /* PA18 periph A with pullup */
  445. AT91_PIOA 19 AT91_PERIPH_A AT91_PINCTRL_PULL_UP /* PA19 periph A with pullup */
  446. AT91_PIOA 20 AT91_PERIPH_A AT91_PINCTRL_PULL_UP>; /* PA20 periph A with pullup */
  447. };
  448. };
  449. mmc1 {
  450. pinctrl_mmc1_clk: mmc1_clk-0 {
  451. atmel,pins =
  452. <AT91_PIOA 6 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PA6 periph A */
  453. };
  454. pinctrl_mmc1_slot0_cmd_dat0: mmc1_slot0_cmd_dat0-0 {
  455. atmel,pins =
  456. <AT91_PIOA 7 AT91_PERIPH_A AT91_PINCTRL_PULL_UP /* PA7 periph A with pullup */
  457. AT91_PIOA 8 AT91_PERIPH_A AT91_PINCTRL_PULL_UP>; /* PA8 periph A with pullup */
  458. };
  459. pinctrl_mmc1_slot0_dat1_3: mmc1_slot0_dat1_3-0 {
  460. atmel,pins =
  461. <AT91_PIOA 9 AT91_PERIPH_A AT91_PINCTRL_PULL_UP /* PA9 periph A with pullup */
  462. AT91_PIOA 10 AT91_PERIPH_A AT91_PINCTRL_PULL_UP /* PA10 periph A with pullup */
  463. AT91_PIOA 11 AT91_PERIPH_A AT91_PINCTRL_PULL_UP>; /* PA11 periph A with pullup */
  464. };
  465. pinctrl_mmc1_slot1_cmd_dat0: mmc1_slot1_cmd_dat0-0 {
  466. atmel,pins =
  467. <AT91_PIOA 21 AT91_PERIPH_A AT91_PINCTRL_PULL_UP /* PA21 periph A with pullup */
  468. AT91_PIOA 22 AT91_PERIPH_A AT91_PINCTRL_PULL_UP>; /* PA22 periph A with pullup */
  469. };
  470. pinctrl_mmc1_slot1_dat1_3: mmc1_slot1_dat1_3-0 {
  471. atmel,pins =
  472. <AT91_PIOA 23 AT91_PERIPH_A AT91_PINCTRL_PULL_UP /* PA23 periph A with pullup */
  473. AT91_PIOA 24 AT91_PERIPH_A AT91_PINCTRL_PULL_UP /* PA24 periph A with pullup */
  474. AT91_PIOA 25 AT91_PERIPH_A AT91_PINCTRL_PULL_UP>; /* PA25 periph A with pullup */
  475. };
  476. };
  477. ssc0 {
  478. pinctrl_ssc0_tx: ssc0_tx-0 {
  479. atmel,pins =
  480. <AT91_PIOB 0 AT91_PERIPH_B AT91_PINCTRL_NONE /* PB0 periph B */
  481. AT91_PIOB 1 AT91_PERIPH_B AT91_PINCTRL_NONE /* PB1 periph B */
  482. AT91_PIOB 2 AT91_PERIPH_B AT91_PINCTRL_NONE>; /* PB2 periph B */
  483. };
  484. pinctrl_ssc0_rx: ssc0_rx-0 {
  485. atmel,pins =
  486. <AT91_PIOB 3 AT91_PERIPH_B AT91_PINCTRL_NONE /* PB3 periph B */
  487. AT91_PIOB 4 AT91_PERIPH_B AT91_PINCTRL_NONE /* PB4 periph B */
  488. AT91_PIOB 5 AT91_PERIPH_B AT91_PINCTRL_NONE>; /* PB5 periph B */
  489. };
  490. };
  491. ssc1 {
  492. pinctrl_ssc1_tx: ssc1_tx-0 {
  493. atmel,pins =
  494. <AT91_PIOB 6 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB6 periph A */
  495. AT91_PIOB 7 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB7 periph A */
  496. AT91_PIOB 8 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PB8 periph A */
  497. };
  498. pinctrl_ssc1_rx: ssc1_rx-0 {
  499. atmel,pins =
  500. <AT91_PIOB 9 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB9 periph A */
  501. AT91_PIOB 10 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB10 periph A */
  502. AT91_PIOB 11 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PB11 periph A */
  503. };
  504. };
  505. spi0 {
  506. pinctrl_spi0: spi0-0 {
  507. atmel,pins =
  508. <AT91_PIOA 0 AT91_PERIPH_B AT91_PINCTRL_NONE /* PA0 periph B SPI0_MISO pin */
  509. AT91_PIOA 1 AT91_PERIPH_B AT91_PINCTRL_NONE /* PA1 periph B SPI0_MOSI pin */
  510. AT91_PIOA 2 AT91_PERIPH_B AT91_PINCTRL_NONE>; /* PA2 periph B SPI0_SPCK pin */
  511. };
  512. };
  513. spi1 {
  514. pinctrl_spi1: spi1-0 {
  515. atmel,pins =
  516. <AT91_PIOB 12 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB12 periph A SPI1_MISO pin */
  517. AT91_PIOB 13 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB13 periph A SPI1_MOSI pin */
  518. AT91_PIOB 14 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PB14 periph A SPI1_SPCK pin */
  519. };
  520. };
  521. tcb0 {
  522. pinctrl_tcb0_tclk0: tcb0_tclk0-0 {
  523. atmel,pins = <AT91_PIOB 28 AT91_PERIPH_B AT91_PINCTRL_NONE>;
  524. };
  525. pinctrl_tcb0_tclk1: tcb0_tclk1-0 {
  526. atmel,pins = <AT91_PIOC 28 AT91_PERIPH_B AT91_PINCTRL_NONE>;
  527. };
  528. pinctrl_tcb0_tclk2: tcb0_tclk2-0 {
  529. atmel,pins = <AT91_PIOA 15 AT91_PERIPH_A AT91_PINCTRL_NONE>;
  530. };
  531. pinctrl_tcb0_tioa0: tcb0_tioa0-0 {
  532. atmel,pins = <AT91_PIOE 18 AT91_PERIPH_B AT91_PINCTRL_NONE>;
  533. };
  534. pinctrl_tcb0_tioa1: tcb0_tioa1-0 {
  535. atmel,pins = <AT91_PIOE 8 AT91_PERIPH_B AT91_PINCTRL_NONE>;
  536. };
  537. pinctrl_tcb0_tioa2: tcb0_tioa2-0 {
  538. atmel,pins = <AT91_PIOB 17 AT91_PERIPH_B AT91_PINCTRL_NONE>;
  539. };
  540. pinctrl_tcb0_tiob0: tcb0_tiob0-0 {
  541. atmel,pins = <AT91_PIOE 19 AT91_PERIPH_B AT91_PINCTRL_NONE>;
  542. };
  543. pinctrl_tcb0_tiob1: tcb0_tiob1-0 {
  544. atmel,pins = <AT91_PIOE 9 AT91_PERIPH_B AT91_PINCTRL_NONE>;
  545. };
  546. pinctrl_tcb0_tiob2: tcb0_tiob2-0 {
  547. atmel,pins = <AT91_PIOB 18 AT91_PERIPH_B AT91_PINCTRL_NONE>;
  548. };
  549. };
  550. fb {
  551. pinctrl_fb: fb-0 {
  552. atmel,pins =
  553. <AT91_PIOC 1 AT91_PERIPH_A AT91_PINCTRL_NONE /* PC1 periph A */
  554. AT91_PIOC 2 AT91_PERIPH_A AT91_PINCTRL_NONE /* PC2 periph A */
  555. AT91_PIOC 3 AT91_PERIPH_A AT91_PINCTRL_NONE /* PC3 periph A */
  556. AT91_PIOB 9 AT91_PERIPH_B AT91_PINCTRL_NONE /* PB9 periph B */
  557. AT91_PIOC 6 AT91_PERIPH_A AT91_PINCTRL_NONE /* PC6 periph A */
  558. AT91_PIOC 7 AT91_PERIPH_A AT91_PINCTRL_NONE /* PC7 periph A */
  559. AT91_PIOC 8 AT91_PERIPH_A AT91_PINCTRL_NONE /* PC8 periph A */
  560. AT91_PIOC 9 AT91_PERIPH_A AT91_PINCTRL_NONE /* PC9 periph A */
  561. AT91_PIOC 10 AT91_PERIPH_A AT91_PINCTRL_NONE /* PC10 periph A */
  562. AT91_PIOC 11 AT91_PERIPH_A AT91_PINCTRL_NONE /* PC11 periph A */
  563. AT91_PIOC 14 AT91_PERIPH_A AT91_PINCTRL_NONE /* PC14 periph A */
  564. AT91_PIOC 15 AT91_PERIPH_A AT91_PINCTRL_NONE /* PC15 periph A */
  565. AT91_PIOC 16 AT91_PERIPH_A AT91_PINCTRL_NONE /* PC16 periph A */
  566. AT91_PIOC 12 AT91_PERIPH_B AT91_PINCTRL_NONE /* PC12 periph B */
  567. AT91_PIOC 18 AT91_PERIPH_A AT91_PINCTRL_NONE /* PC18 periph A */
  568. AT91_PIOC 19 AT91_PERIPH_A AT91_PINCTRL_NONE /* PC19 periph A */
  569. AT91_PIOC 22 AT91_PERIPH_A AT91_PINCTRL_NONE /* PC22 periph A */
  570. AT91_PIOC 23 AT91_PERIPH_A AT91_PINCTRL_NONE /* PC23 periph A */
  571. AT91_PIOC 24 AT91_PERIPH_A AT91_PINCTRL_NONE /* PC24 periph A */
  572. AT91_PIOC 17 AT91_PERIPH_B AT91_PINCTRL_NONE /* PC17 periph B */
  573. AT91_PIOC 26 AT91_PERIPH_A AT91_PINCTRL_NONE /* PC26 periph A */
  574. AT91_PIOC 27 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PC27 periph A */
  575. };
  576. };
  577. pioA: gpio@fffff200 {
  578. compatible = "atmel,at91rm9200-gpio";
  579. reg = <0xfffff200 0x200>;
  580. interrupts = <2 IRQ_TYPE_LEVEL_HIGH 1>;
  581. #gpio-cells = <2>;
  582. gpio-controller;
  583. interrupt-controller;
  584. #interrupt-cells = <2>;
  585. clocks = <&pioA_clk>;
  586. };
  587. pioB: gpio@fffff400 {
  588. compatible = "atmel,at91rm9200-gpio";
  589. reg = <0xfffff400 0x200>;
  590. interrupts = <3 IRQ_TYPE_LEVEL_HIGH 1>;
  591. #gpio-cells = <2>;
  592. gpio-controller;
  593. interrupt-controller;
  594. #interrupt-cells = <2>;
  595. clocks = <&pioB_clk>;
  596. };
  597. pioC: gpio@fffff600 {
  598. compatible = "atmel,at91rm9200-gpio";
  599. reg = <0xfffff600 0x200>;
  600. interrupts = <4 IRQ_TYPE_LEVEL_HIGH 1>;
  601. #gpio-cells = <2>;
  602. gpio-controller;
  603. interrupt-controller;
  604. #interrupt-cells = <2>;
  605. clocks = <&pioCDE_clk>;
  606. };
  607. pioD: gpio@fffff800 {
  608. compatible = "atmel,at91rm9200-gpio";
  609. reg = <0xfffff800 0x200>;
  610. interrupts = <4 IRQ_TYPE_LEVEL_HIGH 1>;
  611. #gpio-cells = <2>;
  612. gpio-controller;
  613. interrupt-controller;
  614. #interrupt-cells = <2>;
  615. clocks = <&pioCDE_clk>;
  616. };
  617. pioE: gpio@fffffa00 {
  618. compatible = "atmel,at91rm9200-gpio";
  619. reg = <0xfffffa00 0x200>;
  620. interrupts = <4 IRQ_TYPE_LEVEL_HIGH 1>;
  621. #gpio-cells = <2>;
  622. gpio-controller;
  623. interrupt-controller;
  624. #interrupt-cells = <2>;
  625. clocks = <&pioCDE_clk>;
  626. };
  627. };
  628. dbgu: serial@ffffee00 {
  629. compatible = "atmel,at91sam9260-usart";
  630. reg = <0xffffee00 0x200>;
  631. interrupts = <1 IRQ_TYPE_LEVEL_HIGH 7>;
  632. pinctrl-names = "default";
  633. pinctrl-0 = <&pinctrl_dbgu>;
  634. clocks = <&mck>;
  635. clock-names = "usart";
  636. status = "disabled";
  637. };
  638. usart0: serial@fff8c000 {
  639. compatible = "atmel,at91sam9260-usart";
  640. reg = <0xfff8c000 0x200>;
  641. interrupts = <7 IRQ_TYPE_LEVEL_HIGH 5>;
  642. atmel,use-dma-rx;
  643. atmel,use-dma-tx;
  644. pinctrl-names = "default";
  645. pinctrl-0 = <&pinctrl_usart0>;
  646. clocks = <&usart0_clk>;
  647. clock-names = "usart";
  648. status = "disabled";
  649. };
  650. usart1: serial@fff90000 {
  651. compatible = "atmel,at91sam9260-usart";
  652. reg = <0xfff90000 0x200>;
  653. interrupts = <8 IRQ_TYPE_LEVEL_HIGH 5>;
  654. atmel,use-dma-rx;
  655. atmel,use-dma-tx;
  656. pinctrl-names = "default";
  657. pinctrl-0 = <&pinctrl_usart1>;
  658. clocks = <&usart1_clk>;
  659. clock-names = "usart";
  660. status = "disabled";
  661. };
  662. usart2: serial@fff94000 {
  663. compatible = "atmel,at91sam9260-usart";
  664. reg = <0xfff94000 0x200>;
  665. interrupts = <9 IRQ_TYPE_LEVEL_HIGH 5>;
  666. atmel,use-dma-rx;
  667. atmel,use-dma-tx;
  668. pinctrl-names = "default";
  669. pinctrl-0 = <&pinctrl_usart2>;
  670. clocks = <&usart2_clk>;
  671. clock-names = "usart";
  672. status = "disabled";
  673. };
  674. ssc0: ssc@fff98000 {
  675. compatible = "atmel,at91rm9200-ssc";
  676. reg = <0xfff98000 0x4000>;
  677. interrupts = <16 IRQ_TYPE_LEVEL_HIGH 5>;
  678. pinctrl-names = "default";
  679. pinctrl-0 = <&pinctrl_ssc0_tx &pinctrl_ssc0_rx>;
  680. clocks = <&ssc0_clk>;
  681. clock-names = "pclk";
  682. status = "disabled";
  683. };
  684. ssc1: ssc@fff9c000 {
  685. compatible = "atmel,at91rm9200-ssc";
  686. reg = <0xfff9c000 0x4000>;
  687. interrupts = <17 IRQ_TYPE_LEVEL_HIGH 5>;
  688. pinctrl-names = "default";
  689. pinctrl-0 = <&pinctrl_ssc1_tx &pinctrl_ssc1_rx>;
  690. clocks = <&ssc1_clk>;
  691. clock-names = "pclk";
  692. status = "disabled";
  693. };
  694. macb0: ethernet@fffbc000 {
  695. compatible = "cdns,at32ap7000-macb", "cdns,macb";
  696. reg = <0xfffbc000 0x100>;
  697. interrupts = <21 IRQ_TYPE_LEVEL_HIGH 3>;
  698. pinctrl-names = "default";
  699. pinctrl-0 = <&pinctrl_macb_rmii>;
  700. clocks = <&macb0_clk>, <&macb0_clk>;
  701. clock-names = "hclk", "pclk";
  702. status = "disabled";
  703. };
  704. usb1: gadget@fff78000 {
  705. compatible = "atmel,at91rm9200-udc";
  706. reg = <0xfff78000 0x4000>;
  707. interrupts = <24 IRQ_TYPE_LEVEL_HIGH 2>;
  708. clocks = <&udc_clk>, <&udpck>;
  709. clock-names = "pclk", "hclk";
  710. status = "disabled";
  711. };
  712. i2c0: i2c@fff88000 {
  713. compatible = "atmel,at91sam9260-i2c";
  714. reg = <0xfff88000 0x100>;
  715. interrupts = <13 IRQ_TYPE_LEVEL_HIGH 6>;
  716. #address-cells = <1>;
  717. #size-cells = <0>;
  718. clocks = <&twi0_clk>;
  719. status = "disabled";
  720. };
  721. mmc0: mmc@fff80000 {
  722. compatible = "atmel,hsmci";
  723. reg = <0xfff80000 0x600>;
  724. interrupts = <10 IRQ_TYPE_LEVEL_HIGH 0>;
  725. pinctrl-names = "default";
  726. #address-cells = <1>;
  727. #size-cells = <0>;
  728. clocks = <&mci0_clk>;
  729. clock-names = "mci_clk";
  730. status = "disabled";
  731. };
  732. mmc1: mmc@fff84000 {
  733. compatible = "atmel,hsmci";
  734. reg = <0xfff84000 0x600>;
  735. interrupts = <11 IRQ_TYPE_LEVEL_HIGH 0>;
  736. pinctrl-names = "default";
  737. #address-cells = <1>;
  738. #size-cells = <0>;
  739. clocks = <&mci1_clk>;
  740. clock-names = "mci_clk";
  741. status = "disabled";
  742. };
  743. watchdog@fffffd40 {
  744. compatible = "atmel,at91sam9260-wdt";
  745. reg = <0xfffffd40 0x10>;
  746. interrupts = <1 IRQ_TYPE_LEVEL_HIGH 7>;
  747. atmel,watchdog-type = "hardware";
  748. atmel,reset-type = "all";
  749. atmel,dbg-halt;
  750. atmel,idle-halt;
  751. status = "disabled";
  752. };
  753. spi0: spi@fffa4000 {
  754. #address-cells = <1>;
  755. #size-cells = <0>;
  756. compatible = "atmel,at91rm9200-spi";
  757. reg = <0xfffa4000 0x200>;
  758. interrupts = <14 IRQ_TYPE_LEVEL_HIGH 3>;
  759. pinctrl-names = "default";
  760. pinctrl-0 = <&pinctrl_spi0>;
  761. clocks = <&spi0_clk>;
  762. clock-names = "spi_clk";
  763. status = "disabled";
  764. };
  765. spi1: spi@fffa8000 {
  766. #address-cells = <1>;
  767. #size-cells = <0>;
  768. compatible = "atmel,at91rm9200-spi";
  769. reg = <0xfffa8000 0x200>;
  770. interrupts = <15 IRQ_TYPE_LEVEL_HIGH 3>;
  771. pinctrl-names = "default";
  772. pinctrl-0 = <&pinctrl_spi1>;
  773. clocks = <&spi1_clk>;
  774. clock-names = "spi_clk";
  775. status = "disabled";
  776. };
  777. pwm0: pwm@fffb8000 {
  778. compatible = "atmel,at91sam9rl-pwm";
  779. reg = <0xfffb8000 0x300>;
  780. interrupts = <20 IRQ_TYPE_LEVEL_HIGH 4>;
  781. #pwm-cells = <3>;
  782. clocks = <&pwm_clk>;
  783. clock-names = "pwm_clk";
  784. status = "disabled";
  785. };
  786. };
  787. fb0: fb@0x00700000 {
  788. compatible = "atmel,at91sam9263-lcdc";
  789. reg = <0x00700000 0x1000>;
  790. interrupts = <26 IRQ_TYPE_LEVEL_HIGH 3>;
  791. pinctrl-names = "default";
  792. pinctrl-0 = <&pinctrl_fb>;
  793. status = "disabled";
  794. };
  795. nand0: nand@40000000 {
  796. compatible = "atmel,at91rm9200-nand";
  797. #address-cells = <1>;
  798. #size-cells = <1>;
  799. reg = <0x40000000 0x10000000
  800. 0xffffe000 0x200
  801. >;
  802. atmel,nand-addr-offset = <21>;
  803. atmel,nand-cmd-offset = <22>;
  804. pinctrl-names = "default";
  805. pinctrl-0 = <&pinctrl_nand>;
  806. gpios = <&pioA 22 GPIO_ACTIVE_HIGH
  807. &pioD 15 GPIO_ACTIVE_HIGH
  808. 0
  809. >;
  810. status = "disabled";
  811. };
  812. usb0: ohci@00a00000 {
  813. compatible = "atmel,at91rm9200-ohci", "usb-ohci";
  814. reg = <0x00a00000 0x100000>;
  815. interrupts = <29 IRQ_TYPE_LEVEL_HIGH 2>;
  816. clocks = <&usb>, <&ohci_clk>, <&ohci_clk>, <&uhpck>;
  817. clock-names = "usb_clk", "ohci_clk", "hclk", "uhpck";
  818. status = "disabled";
  819. };
  820. };
  821. i2c@0 {
  822. compatible = "i2c-gpio";
  823. gpios = <&pioB 4 GPIO_ACTIVE_HIGH /* sda */
  824. &pioB 5 GPIO_ACTIVE_HIGH /* scl */
  825. >;
  826. i2c-gpio,sda-open-drain;
  827. i2c-gpio,scl-open-drain;
  828. i2c-gpio,delay-us = <2>; /* ~100 kHz */
  829. #address-cells = <1>;
  830. #size-cells = <0>;
  831. status = "disabled";
  832. };
  833. };