at91sam9g45.dtsi 33 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266
  1. /*
  2. * at91sam9g45.dtsi - Device Tree Include file for AT91SAM9G45 family SoC
  3. * applies to AT91SAM9G45, AT91SAM9M10,
  4. * AT91SAM9G46, AT91SAM9M11 SoC
  5. *
  6. * Copyright (C) 2011 Atmel,
  7. * 2011 Nicolas Ferre <nicolas.ferre@atmel.com>
  8. *
  9. * Licensed under GPLv2 or later.
  10. */
  11. #include "skeleton.dtsi"
  12. #include <dt-bindings/dma/at91.h>
  13. #include <dt-bindings/pinctrl/at91.h>
  14. #include <dt-bindings/interrupt-controller/irq.h>
  15. #include <dt-bindings/gpio/gpio.h>
  16. #include <dt-bindings/clock/at91.h>
  17. / {
  18. model = "Atmel AT91SAM9G45 family SoC";
  19. compatible = "atmel,at91sam9g45";
  20. interrupt-parent = <&aic>;
  21. aliases {
  22. serial0 = &dbgu;
  23. serial1 = &usart0;
  24. serial2 = &usart1;
  25. serial3 = &usart2;
  26. serial4 = &usart3;
  27. gpio0 = &pioA;
  28. gpio1 = &pioB;
  29. gpio2 = &pioC;
  30. gpio3 = &pioD;
  31. gpio4 = &pioE;
  32. tcb0 = &tcb0;
  33. tcb1 = &tcb1;
  34. i2c0 = &i2c0;
  35. i2c1 = &i2c1;
  36. ssc0 = &ssc0;
  37. ssc1 = &ssc1;
  38. pwm0 = &pwm0;
  39. };
  40. cpus {
  41. #address-cells = <0>;
  42. #size-cells = <0>;
  43. cpu {
  44. compatible = "arm,arm926ej-s";
  45. device_type = "cpu";
  46. };
  47. };
  48. memory {
  49. reg = <0x70000000 0x10000000>;
  50. };
  51. clocks {
  52. slow_xtal: slow_xtal {
  53. compatible = "fixed-clock";
  54. #clock-cells = <0>;
  55. clock-frequency = <0>;
  56. };
  57. main_xtal: main_xtal {
  58. compatible = "fixed-clock";
  59. #clock-cells = <0>;
  60. clock-frequency = <0>;
  61. };
  62. adc_op_clk: adc_op_clk{
  63. compatible = "fixed-clock";
  64. #clock-cells = <0>;
  65. clock-frequency = <300000>;
  66. };
  67. };
  68. ahb {
  69. compatible = "simple-bus";
  70. #address-cells = <1>;
  71. #size-cells = <1>;
  72. ranges;
  73. apb {
  74. compatible = "simple-bus";
  75. #address-cells = <1>;
  76. #size-cells = <1>;
  77. ranges;
  78. aic: interrupt-controller@fffff000 {
  79. #interrupt-cells = <3>;
  80. compatible = "atmel,at91rm9200-aic";
  81. interrupt-controller;
  82. reg = <0xfffff000 0x200>;
  83. atmel,external-irqs = <31>;
  84. };
  85. ramc0: ramc@ffffe400 {
  86. compatible = "atmel,at91sam9g45-ddramc";
  87. reg = <0xffffe400 0x200>;
  88. clocks = <&ddrck>;
  89. clock-names = "ddrck";
  90. };
  91. ramc1: ramc@ffffe600 {
  92. compatible = "atmel,at91sam9g45-ddramc";
  93. reg = <0xffffe600 0x200>;
  94. clocks = <&ddrck>;
  95. clock-names = "ddrck";
  96. };
  97. pmc: pmc@fffffc00 {
  98. compatible = "atmel,at91sam9g45-pmc";
  99. reg = <0xfffffc00 0x100>;
  100. interrupts = <1 IRQ_TYPE_LEVEL_HIGH 7>;
  101. interrupt-controller;
  102. #address-cells = <1>;
  103. #size-cells = <0>;
  104. #interrupt-cells = <1>;
  105. main_osc: main_osc {
  106. compatible = "atmel,at91rm9200-clk-main-osc";
  107. #clock-cells = <0>;
  108. interrupts-extended = <&pmc AT91_PMC_MOSCS>;
  109. clocks = <&main_xtal>;
  110. };
  111. main: mainck {
  112. compatible = "atmel,at91rm9200-clk-main";
  113. #clock-cells = <0>;
  114. clocks = <&main_osc>;
  115. };
  116. plla: pllack {
  117. compatible = "atmel,at91rm9200-clk-pll";
  118. #clock-cells = <0>;
  119. interrupts-extended = <&pmc AT91_PMC_LOCKA>;
  120. clocks = <&main>;
  121. reg = <0>;
  122. atmel,clk-input-range = <2000000 32000000>;
  123. #atmel,pll-clk-output-range-cells = <4>;
  124. atmel,pll-clk-output-ranges = <745000000 800000000 0 0
  125. 695000000 750000000 1 0
  126. 645000000 700000000 2 0
  127. 595000000 650000000 3 0
  128. 545000000 600000000 0 1
  129. 495000000 555000000 1 1
  130. 445000000 500000000 2 1
  131. 400000000 450000000 3 1>;
  132. };
  133. plladiv: plladivck {
  134. compatible = "atmel,at91sam9x5-clk-plldiv";
  135. #clock-cells = <0>;
  136. clocks = <&plla>;
  137. };
  138. utmi: utmick {
  139. compatible = "atmel,at91sam9x5-clk-utmi";
  140. #clock-cells = <0>;
  141. interrupts-extended = <&pmc AT91_PMC_LOCKU>;
  142. clocks = <&main>;
  143. };
  144. mck: masterck {
  145. compatible = "atmel,at91rm9200-clk-master";
  146. #clock-cells = <0>;
  147. interrupts-extended = <&pmc AT91_PMC_MCKRDY>;
  148. clocks = <&clk32k>, <&main>, <&plladiv>, <&utmi>;
  149. atmel,clk-output-range = <0 133333333>;
  150. atmel,clk-divisors = <1 2 4 3>;
  151. };
  152. usb: usbck {
  153. compatible = "atmel,at91sam9x5-clk-usb";
  154. #clock-cells = <0>;
  155. clocks = <&plladiv>, <&utmi>;
  156. };
  157. prog: progck {
  158. compatible = "atmel,at91sam9g45-clk-programmable";
  159. #address-cells = <1>;
  160. #size-cells = <0>;
  161. interrupt-parent = <&pmc>;
  162. clocks = <&clk32k>, <&main>, <&plladiv>, <&utmi>, <&mck>;
  163. prog0: prog0 {
  164. #clock-cells = <0>;
  165. reg = <0>;
  166. interrupts = <AT91_PMC_PCKRDY(0)>;
  167. };
  168. prog1: prog1 {
  169. #clock-cells = <0>;
  170. reg = <1>;
  171. interrupts = <AT91_PMC_PCKRDY(1)>;
  172. };
  173. };
  174. systemck {
  175. compatible = "atmel,at91rm9200-clk-system";
  176. #address-cells = <1>;
  177. #size-cells = <0>;
  178. ddrck: ddrck {
  179. #clock-cells = <0>;
  180. reg = <2>;
  181. clocks = <&mck>;
  182. };
  183. uhpck: uhpck {
  184. #clock-cells = <0>;
  185. reg = <6>;
  186. clocks = <&usb>;
  187. };
  188. pck0: pck0 {
  189. #clock-cells = <0>;
  190. reg = <8>;
  191. clocks = <&prog0>;
  192. };
  193. pck1: pck1 {
  194. #clock-cells = <0>;
  195. reg = <9>;
  196. clocks = <&prog1>;
  197. };
  198. };
  199. periphck {
  200. compatible = "atmel,at91rm9200-clk-peripheral";
  201. #address-cells = <1>;
  202. #size-cells = <0>;
  203. clocks = <&mck>;
  204. pioA_clk: pioA_clk {
  205. #clock-cells = <0>;
  206. reg = <2>;
  207. };
  208. pioB_clk: pioB_clk {
  209. #clock-cells = <0>;
  210. reg = <3>;
  211. };
  212. pioC_clk: pioC_clk {
  213. #clock-cells = <0>;
  214. reg = <4>;
  215. };
  216. pioDE_clk: pioDE_clk {
  217. #clock-cells = <0>;
  218. reg = <5>;
  219. };
  220. trng_clk: trng_clk {
  221. #clock-cells = <0>;
  222. reg = <6>;
  223. };
  224. usart0_clk: usart0_clk {
  225. #clock-cells = <0>;
  226. reg = <7>;
  227. };
  228. usart1_clk: usart1_clk {
  229. #clock-cells = <0>;
  230. reg = <8>;
  231. };
  232. usart2_clk: usart2_clk {
  233. #clock-cells = <0>;
  234. reg = <9>;
  235. };
  236. usart3_clk: usart3_clk {
  237. #clock-cells = <0>;
  238. reg = <10>;
  239. };
  240. mci0_clk: mci0_clk {
  241. #clock-cells = <0>;
  242. reg = <11>;
  243. };
  244. twi0_clk: twi0_clk {
  245. #clock-cells = <0>;
  246. reg = <12>;
  247. };
  248. twi1_clk: twi1_clk {
  249. #clock-cells = <0>;
  250. reg = <13>;
  251. };
  252. spi0_clk: spi0_clk {
  253. #clock-cells = <0>;
  254. reg = <14>;
  255. };
  256. spi1_clk: spi1_clk {
  257. #clock-cells = <0>;
  258. reg = <15>;
  259. };
  260. ssc0_clk: ssc0_clk {
  261. #clock-cells = <0>;
  262. reg = <16>;
  263. };
  264. ssc1_clk: ssc1_clk {
  265. #clock-cells = <0>;
  266. reg = <17>;
  267. };
  268. tcb0_clk: tcb0_clk {
  269. #clock-cells = <0>;
  270. reg = <18>;
  271. };
  272. pwm_clk: pwm_clk {
  273. #clock-cells = <0>;
  274. reg = <19>;
  275. };
  276. adc_clk: adc_clk {
  277. #clock-cells = <0>;
  278. reg = <20>;
  279. };
  280. dma0_clk: dma0_clk {
  281. #clock-cells = <0>;
  282. reg = <21>;
  283. };
  284. uhphs_clk: uhphs_clk {
  285. #clock-cells = <0>;
  286. reg = <22>;
  287. };
  288. lcd_clk: lcd_clk {
  289. #clock-cells = <0>;
  290. reg = <23>;
  291. };
  292. ac97_clk: ac97_clk {
  293. #clock-cells = <0>;
  294. reg = <24>;
  295. };
  296. macb0_clk: macb0_clk {
  297. #clock-cells = <0>;
  298. reg = <25>;
  299. };
  300. isi_clk: isi_clk {
  301. #clock-cells = <0>;
  302. reg = <26>;
  303. };
  304. udphs_clk: udphs_clk {
  305. #clock-cells = <0>;
  306. reg = <27>;
  307. };
  308. aestdessha_clk: aestdessha_clk {
  309. #clock-cells = <0>;
  310. reg = <28>;
  311. };
  312. mci1_clk: mci1_clk {
  313. #clock-cells = <0>;
  314. reg = <29>;
  315. };
  316. vdec_clk: vdec_clk {
  317. #clock-cells = <0>;
  318. reg = <30>;
  319. };
  320. };
  321. };
  322. rstc@fffffd00 {
  323. compatible = "atmel,at91sam9g45-rstc";
  324. reg = <0xfffffd00 0x10>;
  325. };
  326. pit: timer@fffffd30 {
  327. compatible = "atmel,at91sam9260-pit";
  328. reg = <0xfffffd30 0xf>;
  329. interrupts = <1 IRQ_TYPE_LEVEL_HIGH 7>;
  330. clocks = <&mck>;
  331. };
  332. shdwc@fffffd10 {
  333. compatible = "atmel,at91sam9rl-shdwc";
  334. reg = <0xfffffd10 0x10>;
  335. };
  336. tcb0: timer@fff7c000 {
  337. compatible = "atmel,at91rm9200-tcb";
  338. reg = <0xfff7c000 0x100>;
  339. interrupts = <18 IRQ_TYPE_LEVEL_HIGH 0>;
  340. clocks = <&tcb0_clk>, <&tcb0_clk>, <&tcb0_clk>;
  341. clock-names = "t0_clk", "t1_clk", "t2_clk";
  342. };
  343. tcb1: timer@fffd4000 {
  344. compatible = "atmel,at91rm9200-tcb";
  345. reg = <0xfffd4000 0x100>;
  346. interrupts = <18 IRQ_TYPE_LEVEL_HIGH 0>;
  347. clocks = <&tcb0_clk>, <&tcb0_clk>, <&tcb0_clk>;
  348. clock-names = "t0_clk", "t1_clk", "t2_clk";
  349. };
  350. dma: dma-controller@ffffec00 {
  351. compatible = "atmel,at91sam9g45-dma";
  352. reg = <0xffffec00 0x200>;
  353. interrupts = <21 IRQ_TYPE_LEVEL_HIGH 0>;
  354. #dma-cells = <2>;
  355. clocks = <&dma0_clk>;
  356. clock-names = "dma_clk";
  357. };
  358. pinctrl@fffff200 {
  359. #address-cells = <1>;
  360. #size-cells = <1>;
  361. compatible = "atmel,at91rm9200-pinctrl", "simple-bus";
  362. ranges = <0xfffff200 0xfffff200 0xa00>;
  363. atmel,mux-mask = <
  364. /* A B */
  365. 0xffffffff 0xffc003ff /* pioA */
  366. 0xffffffff 0x800f8f00 /* pioB */
  367. 0xffffffff 0x00000e00 /* pioC */
  368. 0xffffffff 0xff0c1381 /* pioD */
  369. 0xffffffff 0x81ffff81 /* pioE */
  370. >;
  371. /* shared pinctrl settings */
  372. adc0 {
  373. pinctrl_adc0_adtrg: adc0_adtrg {
  374. atmel,pins = <AT91_PIOD 28 AT91_PERIPH_A AT91_PINCTRL_NONE>;
  375. };
  376. pinctrl_adc0_ad0: adc0_ad0 {
  377. atmel,pins = <AT91_PIOD 20 AT91_PERIPH_GPIO AT91_PINCTRL_NONE>;
  378. };
  379. pinctrl_adc0_ad1: adc0_ad1 {
  380. atmel,pins = <AT91_PIOD 21 AT91_PERIPH_GPIO AT91_PINCTRL_NONE>;
  381. };
  382. pinctrl_adc0_ad2: adc0_ad2 {
  383. atmel,pins = <AT91_PIOD 22 AT91_PERIPH_GPIO AT91_PINCTRL_NONE>;
  384. };
  385. pinctrl_adc0_ad3: adc0_ad3 {
  386. atmel,pins = <AT91_PIOD 23 AT91_PERIPH_GPIO AT91_PINCTRL_NONE>;
  387. };
  388. pinctrl_adc0_ad4: adc0_ad4 {
  389. atmel,pins = <AT91_PIOD 24 AT91_PERIPH_GPIO AT91_PINCTRL_NONE>;
  390. };
  391. pinctrl_adc0_ad5: adc0_ad5 {
  392. atmel,pins = <AT91_PIOD 25 AT91_PERIPH_GPIO AT91_PINCTRL_NONE>;
  393. };
  394. pinctrl_adc0_ad6: adc0_ad6 {
  395. atmel,pins = <AT91_PIOD 26 AT91_PERIPH_GPIO AT91_PINCTRL_NONE>;
  396. };
  397. pinctrl_adc0_ad7: adc0_ad7 {
  398. atmel,pins = <AT91_PIOD 27 AT91_PERIPH_GPIO AT91_PINCTRL_NONE>;
  399. };
  400. };
  401. dbgu {
  402. pinctrl_dbgu: dbgu-0 {
  403. atmel,pins =
  404. <AT91_PIOB 12 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB12 periph A */
  405. AT91_PIOB 13 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PB13 periph A */
  406. };
  407. };
  408. i2c0 {
  409. pinctrl_i2c0: i2c0-0 {
  410. atmel,pins =
  411. <AT91_PIOA 21 AT91_PERIPH_A AT91_PINCTRL_NONE /* PA21 periph A TWCK0 */
  412. AT91_PIOA 20 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PA20 periph A TWD0 */
  413. };
  414. };
  415. i2c1 {
  416. pinctrl_i2c1: i2c1-0 {
  417. atmel,pins =
  418. <AT91_PIOB 11 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB11 periph A TWCK1 */
  419. AT91_PIOB 10 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PB10 periph A TWD1 */
  420. };
  421. };
  422. usart0 {
  423. pinctrl_usart0: usart0-0 {
  424. atmel,pins =
  425. <AT91_PIOB 19 AT91_PERIPH_A AT91_PINCTRL_PULL_UP /* PB19 periph A with pullup */
  426. AT91_PIOB 18 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PB18 periph A */
  427. };
  428. pinctrl_usart0_rts: usart0_rts-0 {
  429. atmel,pins =
  430. <AT91_PIOB 17 AT91_PERIPH_B AT91_PINCTRL_NONE>; /* PB17 periph B */
  431. };
  432. pinctrl_usart0_cts: usart0_cts-0 {
  433. atmel,pins =
  434. <AT91_PIOB 15 AT91_PERIPH_B AT91_PINCTRL_NONE>; /* PB15 periph B */
  435. };
  436. };
  437. uart1 {
  438. pinctrl_usart1: usart1-0 {
  439. atmel,pins =
  440. <AT91_PIOB 4 AT91_PERIPH_A AT91_PINCTRL_PULL_UP /* PB4 periph A with pullup */
  441. AT91_PIOB 5 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PB5 periph A */
  442. };
  443. pinctrl_usart1_rts: usart1_rts-0 {
  444. atmel,pins =
  445. <AT91_PIOD 16 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PD16 periph A */
  446. };
  447. pinctrl_usart1_cts: usart1_cts-0 {
  448. atmel,pins =
  449. <AT91_PIOD 17 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PD17 periph A */
  450. };
  451. };
  452. usart2 {
  453. pinctrl_usart2: usart2-0 {
  454. atmel,pins =
  455. <AT91_PIOB 6 AT91_PERIPH_A AT91_PINCTRL_PULL_UP /* PB6 periph A with pullup */
  456. AT91_PIOB 7 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PB7 periph A */
  457. };
  458. pinctrl_usart2_rts: usart2_rts-0 {
  459. atmel,pins =
  460. <AT91_PIOC 9 AT91_PERIPH_B AT91_PINCTRL_NONE>; /* PC9 periph B */
  461. };
  462. pinctrl_usart2_cts: usart2_cts-0 {
  463. atmel,pins =
  464. <AT91_PIOC 11 AT91_PERIPH_B AT91_PINCTRL_NONE>; /* PC11 periph B */
  465. };
  466. };
  467. usart3 {
  468. pinctrl_usart3: usart3-0 {
  469. atmel,pins =
  470. <AT91_PIOB 8 AT91_PERIPH_A AT91_PINCTRL_PULL_UP /* PB9 periph A with pullup */
  471. AT91_PIOB 9 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PB8 periph A */
  472. };
  473. pinctrl_usart3_rts: usart3_rts-0 {
  474. atmel,pins =
  475. <AT91_PIOA 23 AT91_PERIPH_B AT91_PINCTRL_NONE>; /* PA23 periph B */
  476. };
  477. pinctrl_usart3_cts: usart3_cts-0 {
  478. atmel,pins =
  479. <AT91_PIOA 24 AT91_PERIPH_B AT91_PINCTRL_NONE>; /* PA24 periph B */
  480. };
  481. };
  482. nand {
  483. pinctrl_nand: nand-0 {
  484. atmel,pins =
  485. <AT91_PIOC 8 AT91_PERIPH_GPIO AT91_PINCTRL_PULL_UP /* PC8 gpio RDY pin pull_up*/
  486. AT91_PIOC 14 AT91_PERIPH_GPIO AT91_PINCTRL_PULL_UP>; /* PC14 gpio enable pin pull_up */
  487. };
  488. };
  489. macb {
  490. pinctrl_macb_rmii: macb_rmii-0 {
  491. atmel,pins =
  492. <AT91_PIOA 10 AT91_PERIPH_A AT91_PINCTRL_NONE /* PA10 periph A */
  493. AT91_PIOA 11 AT91_PERIPH_A AT91_PINCTRL_NONE /* PA11 periph A */
  494. AT91_PIOA 12 AT91_PERIPH_A AT91_PINCTRL_NONE /* PA12 periph A */
  495. AT91_PIOA 13 AT91_PERIPH_A AT91_PINCTRL_NONE /* PA13 periph A */
  496. AT91_PIOA 14 AT91_PERIPH_A AT91_PINCTRL_NONE /* PA14 periph A */
  497. AT91_PIOA 15 AT91_PERIPH_A AT91_PINCTRL_NONE /* PA15 periph A */
  498. AT91_PIOA 16 AT91_PERIPH_A AT91_PINCTRL_NONE /* PA16 periph A */
  499. AT91_PIOA 17 AT91_PERIPH_A AT91_PINCTRL_NONE /* PA17 periph A */
  500. AT91_PIOA 18 AT91_PERIPH_A AT91_PINCTRL_NONE /* PA18 periph A */
  501. AT91_PIOA 19 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PA19 periph A */
  502. };
  503. pinctrl_macb_rmii_mii: macb_rmii_mii-0 {
  504. atmel,pins =
  505. <AT91_PIOA 6 AT91_PERIPH_B AT91_PINCTRL_NONE /* PA6 periph B */
  506. AT91_PIOA 7 AT91_PERIPH_B AT91_PINCTRL_NONE /* PA7 periph B */
  507. AT91_PIOA 8 AT91_PERIPH_B AT91_PINCTRL_NONE /* PA8 periph B */
  508. AT91_PIOA 9 AT91_PERIPH_B AT91_PINCTRL_NONE /* PA9 periph B */
  509. AT91_PIOA 27 AT91_PERIPH_B AT91_PINCTRL_NONE /* PA27 periph B */
  510. AT91_PIOA 28 AT91_PERIPH_B AT91_PINCTRL_NONE /* PA28 periph B */
  511. AT91_PIOA 29 AT91_PERIPH_B AT91_PINCTRL_NONE /* PA29 periph B */
  512. AT91_PIOA 30 AT91_PERIPH_B AT91_PINCTRL_NONE>; /* PA30 periph B */
  513. };
  514. };
  515. mmc0 {
  516. pinctrl_mmc0_slot0_clk_cmd_dat0: mmc0_slot0_clk_cmd_dat0-0 {
  517. atmel,pins =
  518. <AT91_PIOA 0 AT91_PERIPH_A AT91_PINCTRL_NONE /* PA0 periph A */
  519. AT91_PIOA 1 AT91_PERIPH_A AT91_PINCTRL_PULL_UP /* PA1 periph A with pullup */
  520. AT91_PIOA 2 AT91_PERIPH_A AT91_PINCTRL_PULL_UP>; /* PA2 periph A with pullup */
  521. };
  522. pinctrl_mmc0_slot0_dat1_3: mmc0_slot0_dat1_3-0 {
  523. atmel,pins =
  524. <AT91_PIOA 3 AT91_PERIPH_A AT91_PINCTRL_PULL_UP /* PA3 periph A with pullup */
  525. AT91_PIOA 4 AT91_PERIPH_A AT91_PINCTRL_PULL_UP /* PA4 periph A with pullup */
  526. AT91_PIOA 5 AT91_PERIPH_A AT91_PINCTRL_PULL_UP>; /* PA5 periph A with pullup */
  527. };
  528. pinctrl_mmc0_slot0_dat4_7: mmc0_slot0_dat4_7-0 {
  529. atmel,pins =
  530. <AT91_PIOA 6 AT91_PERIPH_A AT91_PINCTRL_PULL_UP /* PA6 periph A with pullup */
  531. AT91_PIOA 7 AT91_PERIPH_A AT91_PINCTRL_PULL_UP /* PA7 periph A with pullup */
  532. AT91_PIOA 8 AT91_PERIPH_A AT91_PINCTRL_PULL_UP /* PA8 periph A with pullup */
  533. AT91_PIOA 9 AT91_PERIPH_A AT91_PINCTRL_PULL_UP>; /* PA9 periph A with pullup */
  534. };
  535. };
  536. mmc1 {
  537. pinctrl_mmc1_slot0_clk_cmd_dat0: mmc1_slot0_clk_cmd_dat0-0 {
  538. atmel,pins =
  539. <AT91_PIOA 31 AT91_PERIPH_A AT91_PINCTRL_NONE /* PA31 periph A */
  540. AT91_PIOA 22 AT91_PERIPH_A AT91_PINCTRL_PULL_UP /* PA22 periph A with pullup */
  541. AT91_PIOA 23 AT91_PERIPH_A AT91_PINCTRL_PULL_UP>; /* PA23 periph A with pullup */
  542. };
  543. pinctrl_mmc1_slot0_dat1_3: mmc1_slot0_dat1_3-0 {
  544. atmel,pins =
  545. <AT91_PIOA 24 AT91_PERIPH_A AT91_PINCTRL_PULL_UP /* PA24 periph A with pullup */
  546. AT91_PIOA 25 AT91_PERIPH_A AT91_PINCTRL_PULL_UP /* PA25 periph A with pullup */
  547. AT91_PIOA 26 AT91_PERIPH_A AT91_PINCTRL_PULL_UP>; /* PA26 periph A with pullup */
  548. };
  549. pinctrl_mmc1_slot0_dat4_7: mmc1_slot0_dat4_7-0 {
  550. atmel,pins =
  551. <AT91_PIOA 27 AT91_PERIPH_A AT91_PINCTRL_PULL_UP /* PA27 periph A with pullup */
  552. AT91_PIOA 28 AT91_PERIPH_A AT91_PINCTRL_PULL_UP /* PA28 periph A with pullup */
  553. AT91_PIOA 29 AT91_PERIPH_A AT91_PINCTRL_PULL_UP /* PA29 periph A with pullup */
  554. AT91_PIOA 20 AT91_PERIPH_A AT91_PINCTRL_PULL_UP>; /* PA30 periph A with pullup */
  555. };
  556. };
  557. ssc0 {
  558. pinctrl_ssc0_tx: ssc0_tx-0 {
  559. atmel,pins =
  560. <AT91_PIOD 0 AT91_PERIPH_A AT91_PINCTRL_NONE /* PD0 periph A */
  561. AT91_PIOD 1 AT91_PERIPH_A AT91_PINCTRL_NONE /* PD1 periph A */
  562. AT91_PIOD 2 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PD2 periph A */
  563. };
  564. pinctrl_ssc0_rx: ssc0_rx-0 {
  565. atmel,pins =
  566. <AT91_PIOD 3 AT91_PERIPH_A AT91_PINCTRL_NONE /* PD3 periph A */
  567. AT91_PIOD 4 AT91_PERIPH_A AT91_PINCTRL_NONE /* PD4 periph A */
  568. AT91_PIOD 5 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PD5 periph A */
  569. };
  570. };
  571. ssc1 {
  572. pinctrl_ssc1_tx: ssc1_tx-0 {
  573. atmel,pins =
  574. <AT91_PIOD 10 AT91_PERIPH_A AT91_PINCTRL_NONE /* PD10 periph A */
  575. AT91_PIOD 11 AT91_PERIPH_A AT91_PINCTRL_NONE /* PD11 periph A */
  576. AT91_PIOD 12 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PD12 periph A */
  577. };
  578. pinctrl_ssc1_rx: ssc1_rx-0 {
  579. atmel,pins =
  580. <AT91_PIOD 13 AT91_PERIPH_A AT91_PINCTRL_NONE /* PD13 periph A */
  581. AT91_PIOD 14 AT91_PERIPH_A AT91_PINCTRL_NONE /* PD14 periph A */
  582. AT91_PIOD 15 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PD15 periph A */
  583. };
  584. };
  585. spi0 {
  586. pinctrl_spi0: spi0-0 {
  587. atmel,pins =
  588. <AT91_PIOB 0 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB0 periph A SPI0_MISO pin */
  589. AT91_PIOB 1 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB1 periph A SPI0_MOSI pin */
  590. AT91_PIOB 2 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PB2 periph A SPI0_SPCK pin */
  591. };
  592. };
  593. spi1 {
  594. pinctrl_spi1: spi1-0 {
  595. atmel,pins =
  596. <AT91_PIOB 14 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB14 periph A SPI1_MISO pin */
  597. AT91_PIOB 15 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB15 periph A SPI1_MOSI pin */
  598. AT91_PIOB 16 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PB16 periph A SPI1_SPCK pin */
  599. };
  600. };
  601. tcb0 {
  602. pinctrl_tcb0_tclk0: tcb0_tclk0-0 {
  603. atmel,pins = <AT91_PIOD 23 AT91_PERIPH_A AT91_PINCTRL_NONE>;
  604. };
  605. pinctrl_tcb0_tclk1: tcb0_tclk1-0 {
  606. atmel,pins = <AT91_PIOD 29 AT91_PERIPH_A AT91_PINCTRL_NONE>;
  607. };
  608. pinctrl_tcb0_tclk2: tcb0_tclk2-0 {
  609. atmel,pins = <AT91_PIOC 10 AT91_PERIPH_B AT91_PINCTRL_NONE>;
  610. };
  611. pinctrl_tcb0_tioa0: tcb0_tioa0-0 {
  612. atmel,pins = <AT91_PIOD 20 AT91_PERIPH_A AT91_PINCTRL_NONE>;
  613. };
  614. pinctrl_tcb0_tioa1: tcb0_tioa1-0 {
  615. atmel,pins = <AT91_PIOD 21 AT91_PERIPH_A AT91_PINCTRL_NONE>;
  616. };
  617. pinctrl_tcb0_tioa2: tcb0_tioa2-0 {
  618. atmel,pins = <AT91_PIOD 22 AT91_PERIPH_A AT91_PINCTRL_NONE>;
  619. };
  620. pinctrl_tcb0_tiob0: tcb0_tiob0-0 {
  621. atmel,pins = <AT91_PIOD 30 AT91_PERIPH_A AT91_PINCTRL_NONE>;
  622. };
  623. pinctrl_tcb0_tiob1: tcb0_tiob1-0 {
  624. atmel,pins = <AT91_PIOD 31 AT91_PERIPH_A AT91_PINCTRL_NONE>;
  625. };
  626. pinctrl_tcb0_tiob2: tcb0_tiob2-0 {
  627. atmel,pins = <AT91_PIOA 26 AT91_PERIPH_B AT91_PINCTRL_NONE>;
  628. };
  629. };
  630. tcb1 {
  631. pinctrl_tcb1_tclk0: tcb1_tclk0-0 {
  632. atmel,pins = <AT91_PIOA 0 AT91_PERIPH_B AT91_PINCTRL_NONE>;
  633. };
  634. pinctrl_tcb1_tclk1: tcb1_tclk1-0 {
  635. atmel,pins = <AT91_PIOA 3 AT91_PERIPH_B AT91_PINCTRL_NONE>;
  636. };
  637. pinctrl_tcb1_tclk2: tcb1_tclk2-0 {
  638. atmel,pins = <AT91_PIOD 9 AT91_PERIPH_B AT91_PINCTRL_NONE>;
  639. };
  640. pinctrl_tcb1_tioa0: tcb1_tioa0-0 {
  641. atmel,pins = <AT91_PIOA 1 AT91_PERIPH_B AT91_PINCTRL_NONE>;
  642. };
  643. pinctrl_tcb1_tioa1: tcb1_tioa1-0 {
  644. atmel,pins = <AT91_PIOA 4 AT91_PERIPH_B AT91_PINCTRL_NONE>;
  645. };
  646. pinctrl_tcb1_tioa2: tcb1_tioa2-0 {
  647. atmel,pins = <AT91_PIOD 7 AT91_PERIPH_B AT91_PINCTRL_NONE>;
  648. };
  649. pinctrl_tcb1_tiob0: tcb1_tiob0-0 {
  650. atmel,pins = <AT91_PIOA 2 AT91_PERIPH_B AT91_PINCTRL_NONE>;
  651. };
  652. pinctrl_tcb1_tiob1: tcb1_tiob1-0 {
  653. atmel,pins = <AT91_PIOA 5 AT91_PERIPH_B AT91_PINCTRL_NONE>;
  654. };
  655. pinctrl_tcb1_tiob2: tcb1_tiob2-0 {
  656. atmel,pins = <AT91_PIOD 8 AT91_PERIPH_B AT91_PINCTRL_NONE>;
  657. };
  658. };
  659. fb {
  660. pinctrl_fb: fb-0 {
  661. atmel,pins =
  662. <AT91_PIOE 0 AT91_PERIPH_A AT91_PINCTRL_NONE /* PE0 periph A */
  663. AT91_PIOE 2 AT91_PERIPH_A AT91_PINCTRL_NONE /* PE2 periph A */
  664. AT91_PIOE 3 AT91_PERIPH_A AT91_PINCTRL_NONE /* PE3 periph A */
  665. AT91_PIOE 4 AT91_PERIPH_A AT91_PINCTRL_NONE /* PE4 periph A */
  666. AT91_PIOE 5 AT91_PERIPH_A AT91_PINCTRL_NONE /* PE5 periph A */
  667. AT91_PIOE 6 AT91_PERIPH_A AT91_PINCTRL_NONE /* PE6 periph A */
  668. AT91_PIOE 7 AT91_PERIPH_A AT91_PINCTRL_NONE /* PE7 periph A */
  669. AT91_PIOE 8 AT91_PERIPH_A AT91_PINCTRL_NONE /* PE8 periph A */
  670. AT91_PIOE 9 AT91_PERIPH_A AT91_PINCTRL_NONE /* PE9 periph A */
  671. AT91_PIOE 10 AT91_PERIPH_A AT91_PINCTRL_NONE /* PE10 periph A */
  672. AT91_PIOE 11 AT91_PERIPH_A AT91_PINCTRL_NONE /* PE11 periph A */
  673. AT91_PIOE 12 AT91_PERIPH_A AT91_PINCTRL_NONE /* PE12 periph A */
  674. AT91_PIOE 13 AT91_PERIPH_A AT91_PINCTRL_NONE /* PE13 periph A */
  675. AT91_PIOE 14 AT91_PERIPH_A AT91_PINCTRL_NONE /* PE14 periph A */
  676. AT91_PIOE 15 AT91_PERIPH_A AT91_PINCTRL_NONE /* PE15 periph A */
  677. AT91_PIOE 16 AT91_PERIPH_A AT91_PINCTRL_NONE /* PE16 periph A */
  678. AT91_PIOE 17 AT91_PERIPH_A AT91_PINCTRL_NONE /* PE17 periph A */
  679. AT91_PIOE 18 AT91_PERIPH_A AT91_PINCTRL_NONE /* PE18 periph A */
  680. AT91_PIOE 19 AT91_PERIPH_A AT91_PINCTRL_NONE /* PE19 periph A */
  681. AT91_PIOE 20 AT91_PERIPH_A AT91_PINCTRL_NONE /* PE20 periph A */
  682. AT91_PIOE 21 AT91_PERIPH_A AT91_PINCTRL_NONE /* PE21 periph A */
  683. AT91_PIOE 22 AT91_PERIPH_A AT91_PINCTRL_NONE /* PE22 periph A */
  684. AT91_PIOE 23 AT91_PERIPH_A AT91_PINCTRL_NONE /* PE23 periph A */
  685. AT91_PIOE 24 AT91_PERIPH_A AT91_PINCTRL_NONE /* PE24 periph A */
  686. AT91_PIOE 25 AT91_PERIPH_A AT91_PINCTRL_NONE /* PE25 periph A */
  687. AT91_PIOE 26 AT91_PERIPH_A AT91_PINCTRL_NONE /* PE26 periph A */
  688. AT91_PIOE 27 AT91_PERIPH_A AT91_PINCTRL_NONE /* PE27 periph A */
  689. AT91_PIOE 28 AT91_PERIPH_A AT91_PINCTRL_NONE /* PE28 periph A */
  690. AT91_PIOE 29 AT91_PERIPH_A AT91_PINCTRL_NONE /* PE29 periph A */
  691. AT91_PIOE 30 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PE30 periph A */
  692. };
  693. };
  694. pioA: gpio@fffff200 {
  695. compatible = "atmel,at91rm9200-gpio";
  696. reg = <0xfffff200 0x200>;
  697. interrupts = <2 IRQ_TYPE_LEVEL_HIGH 1>;
  698. #gpio-cells = <2>;
  699. gpio-controller;
  700. interrupt-controller;
  701. #interrupt-cells = <2>;
  702. clocks = <&pioA_clk>;
  703. };
  704. pioB: gpio@fffff400 {
  705. compatible = "atmel,at91rm9200-gpio";
  706. reg = <0xfffff400 0x200>;
  707. interrupts = <3 IRQ_TYPE_LEVEL_HIGH 1>;
  708. #gpio-cells = <2>;
  709. gpio-controller;
  710. interrupt-controller;
  711. #interrupt-cells = <2>;
  712. clocks = <&pioB_clk>;
  713. };
  714. pioC: gpio@fffff600 {
  715. compatible = "atmel,at91rm9200-gpio";
  716. reg = <0xfffff600 0x200>;
  717. interrupts = <4 IRQ_TYPE_LEVEL_HIGH 1>;
  718. #gpio-cells = <2>;
  719. gpio-controller;
  720. interrupt-controller;
  721. #interrupt-cells = <2>;
  722. clocks = <&pioC_clk>;
  723. };
  724. pioD: gpio@fffff800 {
  725. compatible = "atmel,at91rm9200-gpio";
  726. reg = <0xfffff800 0x200>;
  727. interrupts = <5 IRQ_TYPE_LEVEL_HIGH 1>;
  728. #gpio-cells = <2>;
  729. gpio-controller;
  730. interrupt-controller;
  731. #interrupt-cells = <2>;
  732. clocks = <&pioDE_clk>;
  733. };
  734. pioE: gpio@fffffa00 {
  735. compatible = "atmel,at91rm9200-gpio";
  736. reg = <0xfffffa00 0x200>;
  737. interrupts = <5 IRQ_TYPE_LEVEL_HIGH 1>;
  738. #gpio-cells = <2>;
  739. gpio-controller;
  740. interrupt-controller;
  741. #interrupt-cells = <2>;
  742. clocks = <&pioDE_clk>;
  743. };
  744. };
  745. dbgu: serial@ffffee00 {
  746. compatible = "atmel,at91sam9260-usart";
  747. reg = <0xffffee00 0x200>;
  748. interrupts = <1 IRQ_TYPE_LEVEL_HIGH 7>;
  749. pinctrl-names = "default";
  750. pinctrl-0 = <&pinctrl_dbgu>;
  751. clocks = <&mck>;
  752. clock-names = "usart";
  753. status = "disabled";
  754. };
  755. usart0: serial@fff8c000 {
  756. compatible = "atmel,at91sam9260-usart";
  757. reg = <0xfff8c000 0x200>;
  758. interrupts = <7 IRQ_TYPE_LEVEL_HIGH 5>;
  759. atmel,use-dma-rx;
  760. atmel,use-dma-tx;
  761. pinctrl-names = "default";
  762. pinctrl-0 = <&pinctrl_usart0>;
  763. clocks = <&usart0_clk>;
  764. clock-names = "usart";
  765. status = "disabled";
  766. };
  767. usart1: serial@fff90000 {
  768. compatible = "atmel,at91sam9260-usart";
  769. reg = <0xfff90000 0x200>;
  770. interrupts = <8 IRQ_TYPE_LEVEL_HIGH 5>;
  771. atmel,use-dma-rx;
  772. atmel,use-dma-tx;
  773. pinctrl-names = "default";
  774. pinctrl-0 = <&pinctrl_usart1>;
  775. clocks = <&usart1_clk>;
  776. clock-names = "usart";
  777. status = "disabled";
  778. };
  779. usart2: serial@fff94000 {
  780. compatible = "atmel,at91sam9260-usart";
  781. reg = <0xfff94000 0x200>;
  782. interrupts = <9 IRQ_TYPE_LEVEL_HIGH 5>;
  783. atmel,use-dma-rx;
  784. atmel,use-dma-tx;
  785. pinctrl-names = "default";
  786. pinctrl-0 = <&pinctrl_usart2>;
  787. clocks = <&usart2_clk>;
  788. clock-names = "usart";
  789. status = "disabled";
  790. };
  791. usart3: serial@fff98000 {
  792. compatible = "atmel,at91sam9260-usart";
  793. reg = <0xfff98000 0x200>;
  794. interrupts = <10 IRQ_TYPE_LEVEL_HIGH 5>;
  795. atmel,use-dma-rx;
  796. atmel,use-dma-tx;
  797. pinctrl-names = "default";
  798. pinctrl-0 = <&pinctrl_usart3>;
  799. clocks = <&usart3_clk>;
  800. clock-names = "usart";
  801. status = "disabled";
  802. };
  803. macb0: ethernet@fffbc000 {
  804. compatible = "cdns,at32ap7000-macb", "cdns,macb";
  805. reg = <0xfffbc000 0x100>;
  806. interrupts = <25 IRQ_TYPE_LEVEL_HIGH 3>;
  807. pinctrl-names = "default";
  808. pinctrl-0 = <&pinctrl_macb_rmii>;
  809. clocks = <&macb0_clk>, <&macb0_clk>;
  810. clock-names = "hclk", "pclk";
  811. status = "disabled";
  812. };
  813. i2c0: i2c@fff84000 {
  814. compatible = "atmel,at91sam9g10-i2c";
  815. reg = <0xfff84000 0x100>;
  816. interrupts = <12 IRQ_TYPE_LEVEL_HIGH 6>;
  817. pinctrl-names = "default";
  818. pinctrl-0 = <&pinctrl_i2c0>;
  819. #address-cells = <1>;
  820. #size-cells = <0>;
  821. clocks = <&twi0_clk>;
  822. status = "disabled";
  823. };
  824. i2c1: i2c@fff88000 {
  825. compatible = "atmel,at91sam9g10-i2c";
  826. reg = <0xfff88000 0x100>;
  827. interrupts = <13 IRQ_TYPE_LEVEL_HIGH 6>;
  828. pinctrl-names = "default";
  829. pinctrl-0 = <&pinctrl_i2c1>;
  830. #address-cells = <1>;
  831. #size-cells = <0>;
  832. clocks = <&twi1_clk>;
  833. status = "disabled";
  834. };
  835. ssc0: ssc@fff9c000 {
  836. compatible = "atmel,at91sam9g45-ssc";
  837. reg = <0xfff9c000 0x4000>;
  838. interrupts = <16 IRQ_TYPE_LEVEL_HIGH 5>;
  839. pinctrl-names = "default";
  840. pinctrl-0 = <&pinctrl_ssc0_tx &pinctrl_ssc0_rx>;
  841. clocks = <&ssc0_clk>;
  842. clock-names = "pclk";
  843. status = "disabled";
  844. };
  845. ssc1: ssc@fffa0000 {
  846. compatible = "atmel,at91sam9g45-ssc";
  847. reg = <0xfffa0000 0x4000>;
  848. interrupts = <17 IRQ_TYPE_LEVEL_HIGH 5>;
  849. pinctrl-names = "default";
  850. pinctrl-0 = <&pinctrl_ssc1_tx &pinctrl_ssc1_rx>;
  851. clocks = <&ssc1_clk>;
  852. clock-names = "pclk";
  853. status = "disabled";
  854. };
  855. adc0: adc@fffb0000 {
  856. #address-cells = <1>;
  857. #size-cells = <0>;
  858. compatible = "atmel,at91sam9g45-adc";
  859. reg = <0xfffb0000 0x100>;
  860. interrupts = <20 IRQ_TYPE_LEVEL_HIGH 0>;
  861. clocks = <&adc_clk>, <&adc_op_clk>;
  862. clock-names = "adc_clk", "adc_op_clk";
  863. atmel,adc-channels-used = <0xff>;
  864. atmel,adc-vref = <3300>;
  865. atmel,adc-startup-time = <40>;
  866. atmel,adc-res = <8 10>;
  867. atmel,adc-res-names = "lowres", "highres";
  868. atmel,adc-use-res = "highres";
  869. trigger@0 {
  870. reg = <0>;
  871. trigger-name = "external-rising";
  872. trigger-value = <0x1>;
  873. trigger-external;
  874. };
  875. trigger@1 {
  876. reg = <1>;
  877. trigger-name = "external-falling";
  878. trigger-value = <0x2>;
  879. trigger-external;
  880. };
  881. trigger@2 {
  882. reg = <2>;
  883. trigger-name = "external-any";
  884. trigger-value = <0x3>;
  885. trigger-external;
  886. };
  887. trigger@3 {
  888. reg = <3>;
  889. trigger-name = "continuous";
  890. trigger-value = <0x6>;
  891. };
  892. };
  893. pwm0: pwm@fffb8000 {
  894. compatible = "atmel,at91sam9rl-pwm";
  895. reg = <0xfffb8000 0x300>;
  896. interrupts = <19 IRQ_TYPE_LEVEL_HIGH 4>;
  897. #pwm-cells = <3>;
  898. clocks = <&pwm_clk>;
  899. status = "disabled";
  900. };
  901. mmc0: mmc@fff80000 {
  902. compatible = "atmel,hsmci";
  903. reg = <0xfff80000 0x600>;
  904. interrupts = <11 IRQ_TYPE_LEVEL_HIGH 0>;
  905. pinctrl-names = "default";
  906. dmas = <&dma 1 AT91_DMA_CFG_PER_ID(0)>;
  907. dma-names = "rxtx";
  908. #address-cells = <1>;
  909. #size-cells = <0>;
  910. clocks = <&mci0_clk>;
  911. clock-names = "mci_clk";
  912. status = "disabled";
  913. };
  914. mmc1: mmc@fffd0000 {
  915. compatible = "atmel,hsmci";
  916. reg = <0xfffd0000 0x600>;
  917. interrupts = <29 IRQ_TYPE_LEVEL_HIGH 0>;
  918. pinctrl-names = "default";
  919. dmas = <&dma 1 AT91_DMA_CFG_PER_ID(13)>;
  920. dma-names = "rxtx";
  921. #address-cells = <1>;
  922. #size-cells = <0>;
  923. clocks = <&mci1_clk>;
  924. clock-names = "mci_clk";
  925. status = "disabled";
  926. };
  927. watchdog@fffffd40 {
  928. compatible = "atmel,at91sam9260-wdt";
  929. reg = <0xfffffd40 0x10>;
  930. interrupts = <1 IRQ_TYPE_LEVEL_HIGH 7>;
  931. atmel,watchdog-type = "hardware";
  932. atmel,reset-type = "all";
  933. atmel,dbg-halt;
  934. atmel,idle-halt;
  935. status = "disabled";
  936. };
  937. spi0: spi@fffa4000 {
  938. #address-cells = <1>;
  939. #size-cells = <0>;
  940. compatible = "atmel,at91rm9200-spi";
  941. reg = <0xfffa4000 0x200>;
  942. interrupts = <14 4 3>;
  943. pinctrl-names = "default";
  944. pinctrl-0 = <&pinctrl_spi0>;
  945. clocks = <&spi0_clk>;
  946. clock-names = "spi_clk";
  947. status = "disabled";
  948. };
  949. spi1: spi@fffa8000 {
  950. #address-cells = <1>;
  951. #size-cells = <0>;
  952. compatible = "atmel,at91rm9200-spi";
  953. reg = <0xfffa8000 0x200>;
  954. interrupts = <15 4 3>;
  955. pinctrl-names = "default";
  956. pinctrl-0 = <&pinctrl_spi1>;
  957. clocks = <&spi1_clk>;
  958. clock-names = "spi_clk";
  959. status = "disabled";
  960. };
  961. usb2: gadget@fff78000 {
  962. #address-cells = <1>;
  963. #size-cells = <0>;
  964. compatible = "atmel,at91sam9rl-udc";
  965. reg = <0x00600000 0x80000
  966. 0xfff78000 0x400>;
  967. interrupts = <27 IRQ_TYPE_LEVEL_HIGH 0>;
  968. clocks = <&udphs_clk>, <&utmi>;
  969. clock-names = "pclk", "hclk";
  970. status = "disabled";
  971. ep0 {
  972. reg = <0>;
  973. atmel,fifo-size = <64>;
  974. atmel,nb-banks = <1>;
  975. };
  976. ep1 {
  977. reg = <1>;
  978. atmel,fifo-size = <1024>;
  979. atmel,nb-banks = <2>;
  980. atmel,can-dma;
  981. atmel,can-isoc;
  982. };
  983. ep2 {
  984. reg = <2>;
  985. atmel,fifo-size = <1024>;
  986. atmel,nb-banks = <2>;
  987. atmel,can-dma;
  988. atmel,can-isoc;
  989. };
  990. ep3 {
  991. reg = <3>;
  992. atmel,fifo-size = <1024>;
  993. atmel,nb-banks = <3>;
  994. atmel,can-dma;
  995. };
  996. ep4 {
  997. reg = <4>;
  998. atmel,fifo-size = <1024>;
  999. atmel,nb-banks = <3>;
  1000. atmel,can-dma;
  1001. };
  1002. ep5 {
  1003. reg = <5>;
  1004. atmel,fifo-size = <1024>;
  1005. atmel,nb-banks = <3>;
  1006. atmel,can-dma;
  1007. atmel,can-isoc;
  1008. };
  1009. ep6 {
  1010. reg = <6>;
  1011. atmel,fifo-size = <1024>;
  1012. atmel,nb-banks = <3>;
  1013. atmel,can-dma;
  1014. atmel,can-isoc;
  1015. };
  1016. };
  1017. sckc@fffffd50 {
  1018. compatible = "atmel,at91sam9x5-sckc";
  1019. reg = <0xfffffd50 0x4>;
  1020. slow_osc: slow_osc {
  1021. compatible = "atmel,at91sam9x5-clk-slow-osc";
  1022. #clock-cells = <0>;
  1023. atmel,startup-time-usec = <1200000>;
  1024. clocks = <&slow_xtal>;
  1025. };
  1026. slow_rc_osc: slow_rc_osc {
  1027. compatible = "atmel,at91sam9x5-clk-slow-rc-osc";
  1028. #clock-cells = <0>;
  1029. atmel,startup-time-usec = <75>;
  1030. clock-frequency = <32768>;
  1031. clock-accuracy = <50000000>;
  1032. };
  1033. clk32k: slck {
  1034. compatible = "atmel,at91sam9x5-clk-slow";
  1035. #clock-cells = <0>;
  1036. clocks = <&slow_rc_osc &slow_osc>;
  1037. };
  1038. };
  1039. rtc@fffffdb0 {
  1040. compatible = "atmel,at91rm9200-rtc";
  1041. reg = <0xfffffdb0 0x30>;
  1042. interrupts = <1 IRQ_TYPE_LEVEL_HIGH 7>;
  1043. status = "disabled";
  1044. };
  1045. };
  1046. fb0: fb@0x00500000 {
  1047. compatible = "atmel,at91sam9g45-lcdc";
  1048. reg = <0x00500000 0x1000>;
  1049. interrupts = <23 IRQ_TYPE_LEVEL_HIGH 3>;
  1050. pinctrl-names = "default";
  1051. pinctrl-0 = <&pinctrl_fb>;
  1052. clocks = <&lcd_clk>, <&lcd_clk>;
  1053. clock-names = "hclk", "lcdc_clk";
  1054. status = "disabled";
  1055. };
  1056. nand0: nand@40000000 {
  1057. compatible = "atmel,at91rm9200-nand";
  1058. #address-cells = <1>;
  1059. #size-cells = <1>;
  1060. reg = <0x40000000 0x10000000
  1061. 0xffffe200 0x200
  1062. >;
  1063. atmel,nand-addr-offset = <21>;
  1064. atmel,nand-cmd-offset = <22>;
  1065. atmel,nand-has-dma;
  1066. pinctrl-names = "default";
  1067. pinctrl-0 = <&pinctrl_nand>;
  1068. gpios = <&pioC 8 GPIO_ACTIVE_HIGH
  1069. &pioC 14 GPIO_ACTIVE_HIGH
  1070. 0
  1071. >;
  1072. status = "disabled";
  1073. };
  1074. usb0: ohci@00700000 {
  1075. compatible = "atmel,at91rm9200-ohci", "usb-ohci";
  1076. reg = <0x00700000 0x100000>;
  1077. interrupts = <22 IRQ_TYPE_LEVEL_HIGH 2>;
  1078. //TODO
  1079. clocks = <&usb>, <&uhphs_clk>, <&uhphs_clk>, <&uhpck>;
  1080. clock-names = "usb_clk", "ohci_clk", "hclk", "uhpck";
  1081. status = "disabled";
  1082. };
  1083. usb1: ehci@00800000 {
  1084. compatible = "atmel,at91sam9g45-ehci", "usb-ehci";
  1085. reg = <0x00800000 0x100000>;
  1086. interrupts = <22 IRQ_TYPE_LEVEL_HIGH 2>;
  1087. //TODO
  1088. clocks = <&usb>, <&uhphs_clk>, <&uhphs_clk>, <&uhpck>;
  1089. clock-names = "usb_clk", "ehci_clk", "hclk", "uhpck";
  1090. status = "disabled";
  1091. };
  1092. };
  1093. i2c@0 {
  1094. compatible = "i2c-gpio";
  1095. gpios = <&pioA 20 GPIO_ACTIVE_HIGH /* sda */
  1096. &pioA 21 GPIO_ACTIVE_HIGH /* scl */
  1097. >;
  1098. i2c-gpio,sda-open-drain;
  1099. i2c-gpio,scl-open-drain;
  1100. i2c-gpio,delay-us = <5>; /* ~100 kHz */
  1101. #address-cells = <1>;
  1102. #size-cells = <0>;
  1103. status = "disabled";
  1104. };
  1105. };