exynos4.dtsi 16 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648
  1. /*
  2. * Samsung's Exynos4 SoC series common device tree source
  3. *
  4. * Copyright (c) 2010-2011 Samsung Electronics Co., Ltd.
  5. * http://www.samsung.com
  6. * Copyright (c) 2010-2011 Linaro Ltd.
  7. * www.linaro.org
  8. *
  9. * Samsung's Exynos4 SoC series device nodes are listed in this file. Particular
  10. * SoCs from Exynos4 series can include this file and provide values for SoCs
  11. * specfic bindings.
  12. *
  13. * Note: This file does not include device nodes for all the controllers in
  14. * Exynos4 SoCs. As device tree coverage for Exynos4 increases, additional
  15. * nodes can be added to this file.
  16. *
  17. * This program is free software; you can redistribute it and/or modify
  18. * it under the terms of the GNU General Public License version 2 as
  19. * published by the Free Software Foundation.
  20. */
  21. #include <dt-bindings/clock/exynos4.h>
  22. #include <dt-bindings/clock/exynos-audss-clk.h>
  23. #include "skeleton.dtsi"
  24. / {
  25. interrupt-parent = <&gic>;
  26. aliases {
  27. spi0 = &spi_0;
  28. spi1 = &spi_1;
  29. spi2 = &spi_2;
  30. i2c0 = &i2c_0;
  31. i2c1 = &i2c_1;
  32. i2c2 = &i2c_2;
  33. i2c3 = &i2c_3;
  34. i2c4 = &i2c_4;
  35. i2c5 = &i2c_5;
  36. i2c6 = &i2c_6;
  37. i2c7 = &i2c_7;
  38. csis0 = &csis_0;
  39. csis1 = &csis_1;
  40. fimc0 = &fimc_0;
  41. fimc1 = &fimc_1;
  42. fimc2 = &fimc_2;
  43. fimc3 = &fimc_3;
  44. serial0 = &serial_0;
  45. serial1 = &serial_1;
  46. serial2 = &serial_2;
  47. serial3 = &serial_3;
  48. };
  49. clock_audss: clock-controller@03810000 {
  50. compatible = "samsung,exynos4210-audss-clock";
  51. reg = <0x03810000 0x0C>;
  52. #clock-cells = <1>;
  53. };
  54. i2s0: i2s@03830000 {
  55. compatible = "samsung,s5pv210-i2s";
  56. reg = <0x03830000 0x100>;
  57. clocks = <&clock_audss EXYNOS_I2S_BUS>;
  58. clock-names = "iis";
  59. dmas = <&pdma0 12>, <&pdma0 11>, <&pdma0 10>;
  60. dma-names = "tx", "rx", "tx-sec";
  61. samsung,idma-addr = <0x03000000>;
  62. status = "disabled";
  63. };
  64. chipid@10000000 {
  65. compatible = "samsung,exynos4210-chipid";
  66. reg = <0x10000000 0x100>;
  67. };
  68. mipi_phy: video-phy@10020710 {
  69. compatible = "samsung,s5pv210-mipi-video-phy";
  70. reg = <0x10020710 8>;
  71. #phy-cells = <1>;
  72. };
  73. pd_mfc: mfc-power-domain@10023C40 {
  74. compatible = "samsung,exynos4210-pd";
  75. reg = <0x10023C40 0x20>;
  76. };
  77. pd_g3d: g3d-power-domain@10023C60 {
  78. compatible = "samsung,exynos4210-pd";
  79. reg = <0x10023C60 0x20>;
  80. };
  81. pd_lcd0: lcd0-power-domain@10023C80 {
  82. compatible = "samsung,exynos4210-pd";
  83. reg = <0x10023C80 0x20>;
  84. };
  85. pd_tv: tv-power-domain@10023C20 {
  86. compatible = "samsung,exynos4210-pd";
  87. reg = <0x10023C20 0x20>;
  88. };
  89. pd_cam: cam-power-domain@10023C00 {
  90. compatible = "samsung,exynos4210-pd";
  91. reg = <0x10023C00 0x20>;
  92. };
  93. pd_gps: gps-power-domain@10023CE0 {
  94. compatible = "samsung,exynos4210-pd";
  95. reg = <0x10023CE0 0x20>;
  96. };
  97. pd_gps_alive: gps-alive-power-domain@10023D00 {
  98. compatible = "samsung,exynos4210-pd";
  99. reg = <0x10023D00 0x20>;
  100. };
  101. gic: interrupt-controller@10490000 {
  102. compatible = "arm,cortex-a9-gic";
  103. #interrupt-cells = <3>;
  104. interrupt-controller;
  105. reg = <0x10490000 0x10000>, <0x10480000 0x10000>;
  106. };
  107. combiner: interrupt-controller@10440000 {
  108. compatible = "samsung,exynos4210-combiner";
  109. #interrupt-cells = <2>;
  110. interrupt-controller;
  111. reg = <0x10440000 0x1000>;
  112. };
  113. pmu {
  114. compatible = "arm,cortex-a9-pmu";
  115. interrupt-parent = <&combiner>;
  116. interrupts = <2 2>, <3 2>;
  117. };
  118. sys_reg: syscon@10010000 {
  119. compatible = "samsung,exynos4-sysreg", "syscon";
  120. reg = <0x10010000 0x400>;
  121. };
  122. pmu_system_controller: system-controller@10020000 {
  123. compatible = "samsung,exynos4210-pmu", "syscon";
  124. reg = <0x10020000 0x4000>;
  125. };
  126. dsi_0: dsi@11C80000 {
  127. compatible = "samsung,exynos4210-mipi-dsi";
  128. reg = <0x11C80000 0x10000>;
  129. interrupts = <0 79 0>;
  130. samsung,power-domain = <&pd_lcd0>;
  131. phys = <&mipi_phy 1>;
  132. phy-names = "dsim";
  133. clocks = <&clock CLK_DSIM0>, <&clock CLK_SCLK_MIPI0>;
  134. clock-names = "bus_clk", "pll_clk";
  135. status = "disabled";
  136. #address-cells = <1>;
  137. #size-cells = <0>;
  138. };
  139. camera {
  140. compatible = "samsung,fimc", "simple-bus";
  141. status = "disabled";
  142. #address-cells = <1>;
  143. #size-cells = <1>;
  144. #clock-cells = <1>;
  145. clock-output-names = "cam_a_clkout", "cam_b_clkout";
  146. ranges;
  147. fimc_0: fimc@11800000 {
  148. compatible = "samsung,exynos4210-fimc";
  149. reg = <0x11800000 0x1000>;
  150. interrupts = <0 84 0>;
  151. clocks = <&clock CLK_FIMC0>, <&clock CLK_SCLK_FIMC0>;
  152. clock-names = "fimc", "sclk_fimc";
  153. samsung,power-domain = <&pd_cam>;
  154. samsung,sysreg = <&sys_reg>;
  155. status = "disabled";
  156. };
  157. fimc_1: fimc@11810000 {
  158. compatible = "samsung,exynos4210-fimc";
  159. reg = <0x11810000 0x1000>;
  160. interrupts = <0 85 0>;
  161. clocks = <&clock CLK_FIMC1>, <&clock CLK_SCLK_FIMC1>;
  162. clock-names = "fimc", "sclk_fimc";
  163. samsung,power-domain = <&pd_cam>;
  164. samsung,sysreg = <&sys_reg>;
  165. status = "disabled";
  166. };
  167. fimc_2: fimc@11820000 {
  168. compatible = "samsung,exynos4210-fimc";
  169. reg = <0x11820000 0x1000>;
  170. interrupts = <0 86 0>;
  171. clocks = <&clock CLK_FIMC2>, <&clock CLK_SCLK_FIMC2>;
  172. clock-names = "fimc", "sclk_fimc";
  173. samsung,power-domain = <&pd_cam>;
  174. samsung,sysreg = <&sys_reg>;
  175. status = "disabled";
  176. };
  177. fimc_3: fimc@11830000 {
  178. compatible = "samsung,exynos4210-fimc";
  179. reg = <0x11830000 0x1000>;
  180. interrupts = <0 87 0>;
  181. clocks = <&clock CLK_FIMC3>, <&clock CLK_SCLK_FIMC3>;
  182. clock-names = "fimc", "sclk_fimc";
  183. samsung,power-domain = <&pd_cam>;
  184. samsung,sysreg = <&sys_reg>;
  185. status = "disabled";
  186. };
  187. csis_0: csis@11880000 {
  188. compatible = "samsung,exynos4210-csis";
  189. reg = <0x11880000 0x4000>;
  190. interrupts = <0 78 0>;
  191. clocks = <&clock CLK_CSIS0>, <&clock CLK_SCLK_CSIS0>;
  192. clock-names = "csis", "sclk_csis";
  193. bus-width = <4>;
  194. samsung,power-domain = <&pd_cam>;
  195. phys = <&mipi_phy 0>;
  196. phy-names = "csis";
  197. status = "disabled";
  198. #address-cells = <1>;
  199. #size-cells = <0>;
  200. };
  201. csis_1: csis@11890000 {
  202. compatible = "samsung,exynos4210-csis";
  203. reg = <0x11890000 0x4000>;
  204. interrupts = <0 80 0>;
  205. clocks = <&clock CLK_CSIS1>, <&clock CLK_SCLK_CSIS1>;
  206. clock-names = "csis", "sclk_csis";
  207. bus-width = <2>;
  208. samsung,power-domain = <&pd_cam>;
  209. phys = <&mipi_phy 2>;
  210. phy-names = "csis";
  211. status = "disabled";
  212. #address-cells = <1>;
  213. #size-cells = <0>;
  214. };
  215. };
  216. watchdog@10060000 {
  217. compatible = "samsung,s3c2410-wdt";
  218. reg = <0x10060000 0x100>;
  219. interrupts = <0 43 0>;
  220. clocks = <&clock CLK_WDT>;
  221. clock-names = "watchdog";
  222. status = "disabled";
  223. };
  224. rtc@10070000 {
  225. compatible = "samsung,s3c6410-rtc";
  226. reg = <0x10070000 0x100>;
  227. interrupts = <0 44 0>, <0 45 0>;
  228. clocks = <&clock CLK_RTC>;
  229. clock-names = "rtc";
  230. status = "disabled";
  231. };
  232. keypad@100A0000 {
  233. compatible = "samsung,s5pv210-keypad";
  234. reg = <0x100A0000 0x100>;
  235. interrupts = <0 109 0>;
  236. clocks = <&clock CLK_KEYIF>;
  237. clock-names = "keypad";
  238. status = "disabled";
  239. };
  240. sdhci@12510000 {
  241. compatible = "samsung,exynos4210-sdhci";
  242. reg = <0x12510000 0x100>;
  243. interrupts = <0 73 0>;
  244. clocks = <&clock CLK_SDMMC0>, <&clock CLK_SCLK_MMC0>;
  245. clock-names = "hsmmc", "mmc_busclk.2";
  246. status = "disabled";
  247. };
  248. sdhci@12520000 {
  249. compatible = "samsung,exynos4210-sdhci";
  250. reg = <0x12520000 0x100>;
  251. interrupts = <0 74 0>;
  252. clocks = <&clock CLK_SDMMC1>, <&clock CLK_SCLK_MMC1>;
  253. clock-names = "hsmmc", "mmc_busclk.2";
  254. status = "disabled";
  255. };
  256. sdhci@12530000 {
  257. compatible = "samsung,exynos4210-sdhci";
  258. reg = <0x12530000 0x100>;
  259. interrupts = <0 75 0>;
  260. clocks = <&clock CLK_SDMMC2>, <&clock CLK_SCLK_MMC2>;
  261. clock-names = "hsmmc", "mmc_busclk.2";
  262. status = "disabled";
  263. };
  264. sdhci@12540000 {
  265. compatible = "samsung,exynos4210-sdhci";
  266. reg = <0x12540000 0x100>;
  267. interrupts = <0 76 0>;
  268. clocks = <&clock CLK_SDMMC3>, <&clock CLK_SCLK_MMC3>;
  269. clock-names = "hsmmc", "mmc_busclk.2";
  270. status = "disabled";
  271. };
  272. exynos_usbphy: exynos-usbphy@125B0000 {
  273. compatible = "samsung,exynos4210-usb2-phy";
  274. reg = <0x125B0000 0x100>;
  275. samsung,pmureg-phandle = <&pmu_system_controller>;
  276. clocks = <&clock CLK_USB_DEVICE>, <&clock CLK_XUSBXTI>;
  277. clock-names = "phy", "ref";
  278. #phy-cells = <1>;
  279. status = "disabled";
  280. };
  281. hsotg@12480000 {
  282. compatible = "samsung,s3c6400-hsotg";
  283. reg = <0x12480000 0x20000>;
  284. interrupts = <0 71 0>;
  285. clocks = <&clock CLK_USB_DEVICE>;
  286. clock-names = "otg";
  287. phys = <&exynos_usbphy 0>;
  288. phy-names = "usb2-phy";
  289. status = "disabled";
  290. };
  291. ehci@12580000 {
  292. compatible = "samsung,exynos4210-ehci";
  293. reg = <0x12580000 0x100>;
  294. interrupts = <0 70 0>;
  295. clocks = <&clock CLK_USB_HOST>;
  296. clock-names = "usbhost";
  297. status = "disabled";
  298. #address-cells = <1>;
  299. #size-cells = <0>;
  300. port@0 {
  301. reg = <0>;
  302. phys = <&exynos_usbphy 1>;
  303. status = "disabled";
  304. };
  305. port@1 {
  306. reg = <1>;
  307. phys = <&exynos_usbphy 2>;
  308. status = "disabled";
  309. };
  310. port@2 {
  311. reg = <2>;
  312. phys = <&exynos_usbphy 3>;
  313. status = "disabled";
  314. };
  315. };
  316. ohci@12590000 {
  317. compatible = "samsung,exynos4210-ohci";
  318. reg = <0x12590000 0x100>;
  319. interrupts = <0 70 0>;
  320. clocks = <&clock CLK_USB_HOST>;
  321. clock-names = "usbhost";
  322. status = "disabled";
  323. #address-cells = <1>;
  324. #size-cells = <0>;
  325. port@0 {
  326. reg = <0>;
  327. phys = <&exynos_usbphy 1>;
  328. status = "disabled";
  329. };
  330. };
  331. i2s1: i2s@13960000 {
  332. compatible = "samsung,s3c6410-i2s";
  333. reg = <0x13960000 0x100>;
  334. clocks = <&clock CLK_I2S1>;
  335. clock-names = "iis";
  336. dmas = <&pdma1 12>, <&pdma1 11>;
  337. dma-names = "tx", "rx";
  338. status = "disabled";
  339. };
  340. i2s2: i2s@13970000 {
  341. compatible = "samsung,s3c6410-i2s";
  342. reg = <0x13970000 0x100>;
  343. clocks = <&clock CLK_I2S2>;
  344. clock-names = "iis";
  345. dmas = <&pdma0 14>, <&pdma0 13>;
  346. dma-names = "tx", "rx";
  347. status = "disabled";
  348. };
  349. mfc: codec@13400000 {
  350. compatible = "samsung,mfc-v5";
  351. reg = <0x13400000 0x10000>;
  352. interrupts = <0 94 0>;
  353. samsung,power-domain = <&pd_mfc>;
  354. clocks = <&clock CLK_MFC>;
  355. clock-names = "mfc";
  356. status = "disabled";
  357. };
  358. serial_0: serial@13800000 {
  359. compatible = "samsung,exynos4210-uart";
  360. reg = <0x13800000 0x100>;
  361. interrupts = <0 52 0>;
  362. clocks = <&clock CLK_UART0>, <&clock CLK_SCLK_UART0>;
  363. clock-names = "uart", "clk_uart_baud0";
  364. status = "disabled";
  365. };
  366. serial_1: serial@13810000 {
  367. compatible = "samsung,exynos4210-uart";
  368. reg = <0x13810000 0x100>;
  369. interrupts = <0 53 0>;
  370. clocks = <&clock CLK_UART1>, <&clock CLK_SCLK_UART1>;
  371. clock-names = "uart", "clk_uart_baud0";
  372. status = "disabled";
  373. };
  374. serial_2: serial@13820000 {
  375. compatible = "samsung,exynos4210-uart";
  376. reg = <0x13820000 0x100>;
  377. interrupts = <0 54 0>;
  378. clocks = <&clock CLK_UART2>, <&clock CLK_SCLK_UART2>;
  379. clock-names = "uart", "clk_uart_baud0";
  380. status = "disabled";
  381. };
  382. serial_3: serial@13830000 {
  383. compatible = "samsung,exynos4210-uart";
  384. reg = <0x13830000 0x100>;
  385. interrupts = <0 55 0>;
  386. clocks = <&clock CLK_UART3>, <&clock CLK_SCLK_UART3>;
  387. clock-names = "uart", "clk_uart_baud0";
  388. status = "disabled";
  389. };
  390. i2c_0: i2c@13860000 {
  391. #address-cells = <1>;
  392. #size-cells = <0>;
  393. compatible = "samsung,s3c2440-i2c";
  394. reg = <0x13860000 0x100>;
  395. interrupts = <0 58 0>;
  396. clocks = <&clock CLK_I2C0>;
  397. clock-names = "i2c";
  398. pinctrl-names = "default";
  399. pinctrl-0 = <&i2c0_bus>;
  400. status = "disabled";
  401. };
  402. i2c_1: i2c@13870000 {
  403. #address-cells = <1>;
  404. #size-cells = <0>;
  405. compatible = "samsung,s3c2440-i2c";
  406. reg = <0x13870000 0x100>;
  407. interrupts = <0 59 0>;
  408. clocks = <&clock CLK_I2C1>;
  409. clock-names = "i2c";
  410. pinctrl-names = "default";
  411. pinctrl-0 = <&i2c1_bus>;
  412. status = "disabled";
  413. };
  414. i2c_2: i2c@13880000 {
  415. #address-cells = <1>;
  416. #size-cells = <0>;
  417. compatible = "samsung,s3c2440-i2c";
  418. reg = <0x13880000 0x100>;
  419. interrupts = <0 60 0>;
  420. clocks = <&clock CLK_I2C2>;
  421. clock-names = "i2c";
  422. pinctrl-names = "default";
  423. pinctrl-0 = <&i2c2_bus>;
  424. status = "disabled";
  425. };
  426. i2c_3: i2c@13890000 {
  427. #address-cells = <1>;
  428. #size-cells = <0>;
  429. compatible = "samsung,s3c2440-i2c";
  430. reg = <0x13890000 0x100>;
  431. interrupts = <0 61 0>;
  432. clocks = <&clock CLK_I2C3>;
  433. clock-names = "i2c";
  434. pinctrl-names = "default";
  435. pinctrl-0 = <&i2c3_bus>;
  436. status = "disabled";
  437. };
  438. i2c_4: i2c@138A0000 {
  439. #address-cells = <1>;
  440. #size-cells = <0>;
  441. compatible = "samsung,s3c2440-i2c";
  442. reg = <0x138A0000 0x100>;
  443. interrupts = <0 62 0>;
  444. clocks = <&clock CLK_I2C4>;
  445. clock-names = "i2c";
  446. pinctrl-names = "default";
  447. pinctrl-0 = <&i2c4_bus>;
  448. status = "disabled";
  449. };
  450. i2c_5: i2c@138B0000 {
  451. #address-cells = <1>;
  452. #size-cells = <0>;
  453. compatible = "samsung,s3c2440-i2c";
  454. reg = <0x138B0000 0x100>;
  455. interrupts = <0 63 0>;
  456. clocks = <&clock CLK_I2C5>;
  457. clock-names = "i2c";
  458. pinctrl-names = "default";
  459. pinctrl-0 = <&i2c5_bus>;
  460. status = "disabled";
  461. };
  462. i2c_6: i2c@138C0000 {
  463. #address-cells = <1>;
  464. #size-cells = <0>;
  465. compatible = "samsung,s3c2440-i2c";
  466. reg = <0x138C0000 0x100>;
  467. interrupts = <0 64 0>;
  468. clocks = <&clock CLK_I2C6>;
  469. clock-names = "i2c";
  470. pinctrl-names = "default";
  471. pinctrl-0 = <&i2c6_bus>;
  472. status = "disabled";
  473. };
  474. i2c_7: i2c@138D0000 {
  475. #address-cells = <1>;
  476. #size-cells = <0>;
  477. compatible = "samsung,s3c2440-i2c";
  478. reg = <0x138D0000 0x100>;
  479. interrupts = <0 65 0>;
  480. clocks = <&clock CLK_I2C7>;
  481. clock-names = "i2c";
  482. pinctrl-names = "default";
  483. pinctrl-0 = <&i2c7_bus>;
  484. status = "disabled";
  485. };
  486. spi_0: spi@13920000 {
  487. compatible = "samsung,exynos4210-spi";
  488. reg = <0x13920000 0x100>;
  489. interrupts = <0 66 0>;
  490. dmas = <&pdma0 7>, <&pdma0 6>;
  491. dma-names = "tx", "rx";
  492. #address-cells = <1>;
  493. #size-cells = <0>;
  494. clocks = <&clock CLK_SPI0>, <&clock CLK_SCLK_SPI0>;
  495. clock-names = "spi", "spi_busclk0";
  496. pinctrl-names = "default";
  497. pinctrl-0 = <&spi0_bus>;
  498. status = "disabled";
  499. };
  500. spi_1: spi@13930000 {
  501. compatible = "samsung,exynos4210-spi";
  502. reg = <0x13930000 0x100>;
  503. interrupts = <0 67 0>;
  504. dmas = <&pdma1 7>, <&pdma1 6>;
  505. dma-names = "tx", "rx";
  506. #address-cells = <1>;
  507. #size-cells = <0>;
  508. clocks = <&clock CLK_SPI1>, <&clock CLK_SCLK_SPI1>;
  509. clock-names = "spi", "spi_busclk0";
  510. pinctrl-names = "default";
  511. pinctrl-0 = <&spi1_bus>;
  512. status = "disabled";
  513. };
  514. spi_2: spi@13940000 {
  515. compatible = "samsung,exynos4210-spi";
  516. reg = <0x13940000 0x100>;
  517. interrupts = <0 68 0>;
  518. dmas = <&pdma0 9>, <&pdma0 8>;
  519. dma-names = "tx", "rx";
  520. #address-cells = <1>;
  521. #size-cells = <0>;
  522. clocks = <&clock CLK_SPI2>, <&clock CLK_SCLK_SPI2>;
  523. clock-names = "spi", "spi_busclk0";
  524. pinctrl-names = "default";
  525. pinctrl-0 = <&spi2_bus>;
  526. status = "disabled";
  527. };
  528. pwm@139D0000 {
  529. compatible = "samsung,exynos4210-pwm";
  530. reg = <0x139D0000 0x1000>;
  531. interrupts = <0 37 0>, <0 38 0>, <0 39 0>, <0 40 0>, <0 41 0>;
  532. clocks = <&clock CLK_PWM>;
  533. clock-names = "timers";
  534. #pwm-cells = <3>;
  535. status = "disabled";
  536. };
  537. amba {
  538. #address-cells = <1>;
  539. #size-cells = <1>;
  540. compatible = "arm,amba-bus";
  541. interrupt-parent = <&gic>;
  542. ranges;
  543. pdma0: pdma@12680000 {
  544. compatible = "arm,pl330", "arm,primecell";
  545. reg = <0x12680000 0x1000>;
  546. interrupts = <0 35 0>;
  547. clocks = <&clock CLK_PDMA0>;
  548. clock-names = "apb_pclk";
  549. #dma-cells = <1>;
  550. #dma-channels = <8>;
  551. #dma-requests = <32>;
  552. };
  553. pdma1: pdma@12690000 {
  554. compatible = "arm,pl330", "arm,primecell";
  555. reg = <0x12690000 0x1000>;
  556. interrupts = <0 36 0>;
  557. clocks = <&clock CLK_PDMA1>;
  558. clock-names = "apb_pclk";
  559. #dma-cells = <1>;
  560. #dma-channels = <8>;
  561. #dma-requests = <32>;
  562. };
  563. mdma1: mdma@12850000 {
  564. compatible = "arm,pl330", "arm,primecell";
  565. reg = <0x12850000 0x1000>;
  566. interrupts = <0 34 0>;
  567. clocks = <&clock CLK_MDMA>;
  568. clock-names = "apb_pclk";
  569. #dma-cells = <1>;
  570. #dma-channels = <8>;
  571. #dma-requests = <1>;
  572. };
  573. };
  574. fimd: fimd@11c00000 {
  575. compatible = "samsung,exynos4210-fimd";
  576. interrupt-parent = <&combiner>;
  577. reg = <0x11c00000 0x20000>;
  578. interrupt-names = "fifo", "vsync", "lcd_sys";
  579. interrupts = <11 0>, <11 1>, <11 2>;
  580. clocks = <&clock CLK_SCLK_FIMD0>, <&clock CLK_FIMD0>;
  581. clock-names = "sclk_fimd", "fimd";
  582. samsung,power-domain = <&pd_lcd0>;
  583. samsung,sysreg = <&sys_reg>;
  584. status = "disabled";
  585. };
  586. };