imx50-evk.dts 2.3 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119
  1. /*
  2. * Copyright 2013 Greg Ungerer <gerg@uclinux.org>
  3. * Copyright 2011 Freescale Semiconductor, Inc.
  4. * Copyright 2011 Linaro Ltd.
  5. *
  6. * The code contained herein is licensed under the GNU General Public
  7. * License. You may obtain a copy of the GNU General Public License
  8. * Version 2 or later at the following locations:
  9. *
  10. * http://www.opensource.org/licenses/gpl-license.html
  11. * http://www.gnu.org/copyleft/gpl.html
  12. */
  13. /dts-v1/;
  14. #include "imx50.dtsi"
  15. / {
  16. model = "Freescale i.MX50 Evaluation Kit";
  17. compatible = "fsl,imx50-evk", "fsl,imx50";
  18. memory {
  19. reg = <0x70000000 0x80000000>;
  20. };
  21. };
  22. &cspi {
  23. pinctrl-names = "default";
  24. pinctrl-0 = <&pinctrl_cspi>;
  25. fsl,spi-num-chipselects = <2>;
  26. cs-gpios = <&gpio4 11 0>, <&gpio4 13 0>;
  27. status = "okay";
  28. flash: m25p32@1 {
  29. #address-cells = <1>;
  30. #size-cells = <1>;
  31. compatible = "m25p32", "m25p80";
  32. spi-max-frequency = <25000000>;
  33. reg = <1>;
  34. partition@0 {
  35. label = "bootloader";
  36. reg = <0x0 0x100000>;
  37. read-only;
  38. };
  39. partition@100000 {
  40. label = "kernel";
  41. reg = <0x100000 0x300000>;
  42. };
  43. };
  44. };
  45. &fec {
  46. pinctrl-names = "default";
  47. pinctrl-0 = <&pinctrl_fec>;
  48. phy-mode = "rmii";
  49. phy-reset-gpios = <&gpio4 12 0>;
  50. status = "okay";
  51. };
  52. &iomuxc {
  53. imx50-evk {
  54. pinctrl_cspi: cspigrp {
  55. fsl,pins = <
  56. MX50_PAD_CSPI_SCLK__CSPI_SCLK 0x00
  57. MX50_PAD_CSPI_MISO__CSPI_MISO 0x00
  58. MX50_PAD_CSPI_MOSI__CSPI_MOSI 0x00
  59. MX50_PAD_CSPI_SS0__GPIO4_11 0xc4
  60. MX50_PAD_ECSPI1_MOSI__CSPI_SS1 0xf4
  61. >;
  62. };
  63. pinctrl_fec: fecgrp {
  64. fsl,pins = <
  65. MX50_PAD_SSI_RXFS__FEC_MDC 0x80
  66. MX50_PAD_SSI_RXC__FEC_MDIO 0x80
  67. MX50_PAD_DISP_D0__FEC_TX_CLK 0x80
  68. MX50_PAD_DISP_D1__FEC_RX_ERR 0x80
  69. MX50_PAD_DISP_D2__FEC_RX_DV 0x80
  70. MX50_PAD_DISP_D3__FEC_RDATA_1 0x80
  71. MX50_PAD_DISP_D4__FEC_RDATA_0 0x80
  72. MX50_PAD_DISP_D5__FEC_TX_EN 0x80
  73. MX50_PAD_DISP_D6__FEC_TDATA_1 0x80
  74. MX50_PAD_DISP_D7__FEC_TDATA_0 0x80
  75. >;
  76. };
  77. pinctrl_uart1: uart1grp {
  78. fsl,pins = <
  79. MX50_PAD_UART1_TXD__UART1_TXD_MUX 0x1e4
  80. MX50_PAD_UART1_RXD__UART1_RXD_MUX 0x1e4
  81. MX50_PAD_UART1_RTS__UART1_RTS 0x1e4
  82. MX50_PAD_UART1_CTS__UART1_CTS 0x1e4
  83. >;
  84. };
  85. };
  86. };
  87. &uart1 {
  88. pinctrl-names = "default";
  89. pinctrl-0 = <&pinctrl_uart1>;
  90. status = "okay";
  91. };
  92. &usbh1 {
  93. status = "okay";
  94. };
  95. &usbh2 {
  96. status = "okay";
  97. };
  98. &usbh3 {
  99. status = "okay";
  100. };
  101. &usbotg {
  102. status = "okay";
  103. };