imx51-apf51dev.dts 5.0 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211
  1. /*
  2. * Copyright 2013 Armadeus Systems - <support@armadeus.com>
  3. *
  4. * The code contained herein is licensed under the GNU General Public
  5. * License. You may obtain a copy of the GNU General Public License
  6. * Version 2 or later at the following locations:
  7. *
  8. * http://www.opensource.org/licenses/gpl-license.html
  9. * http://www.gnu.org/copyleft/gpl.html
  10. */
  11. /* APF51Dev is a docking board for the APF51 SOM */
  12. #include "imx51-apf51.dts"
  13. / {
  14. model = "Armadeus Systems APF51Dev docking/development board";
  15. compatible = "armadeus,imx51-apf51dev", "armadeus,imx51-apf51", "fsl,imx51";
  16. display@di1 {
  17. compatible = "fsl,imx-parallel-display";
  18. interface-pix-fmt = "bgr666";
  19. pinctrl-names = "default";
  20. pinctrl-0 = <&pinctrl_ipu_disp1>;
  21. display-timings {
  22. lw700 {
  23. native-mode;
  24. clock-frequency = <33000033>;
  25. hactive = <800>;
  26. vactive = <480>;
  27. hback-porch = <96>;
  28. hfront-porch = <96>;
  29. vback-porch = <20>;
  30. vfront-porch = <21>;
  31. hsync-len = <64>;
  32. vsync-len = <4>;
  33. hsync-active = <1>;
  34. vsync-active = <1>;
  35. de-active = <1>;
  36. pixelclk-active = <0>;
  37. };
  38. };
  39. port {
  40. display_in: endpoint {
  41. remote-endpoint = <&ipu_di0_disp0>;
  42. };
  43. };
  44. };
  45. gpio-keys {
  46. compatible = "gpio-keys";
  47. user-key {
  48. label = "user";
  49. gpios = <&gpio1 3 GPIO_ACTIVE_HIGH>;
  50. linux,code = <256>; /* BTN_0 */
  51. };
  52. };
  53. leds {
  54. compatible = "gpio-leds";
  55. user {
  56. label = "Heartbeat";
  57. gpios = <&gpio1 2 GPIO_ACTIVE_HIGH>;
  58. linux,default-trigger = "heartbeat";
  59. };
  60. };
  61. };
  62. &ecspi1 {
  63. pinctrl-names = "default";
  64. pinctrl-0 = <&pinctrl_ecspi1>;
  65. fsl,spi-num-chipselects = <2>;
  66. cs-gpios = <&gpio4 24 GPIO_ACTIVE_HIGH>,
  67. <&gpio4 25 GPIO_ACTIVE_HIGH>;
  68. status = "okay";
  69. };
  70. &ecspi2 {
  71. pinctrl-names = "default";
  72. pinctrl-0 = <&pinctrl_ecspi2>;
  73. fsl,spi-num-chipselects = <2>;
  74. cs-gpios = <&gpio3 28 GPIO_ACTIVE_LOW>,
  75. <&gpio3 27 GPIO_ACTIVE_LOW>;
  76. status = "okay";
  77. };
  78. &esdhc1 {
  79. pinctrl-names = "default";
  80. pinctrl-0 = <&pinctrl_esdhc1>;
  81. cd-gpios = <&gpio2 29 GPIO_ACTIVE_HIGH>;
  82. bus-width = <4>;
  83. status = "okay";
  84. };
  85. &esdhc2 {
  86. pinctrl-names = "default";
  87. pinctrl-0 = <&pinctrl_esdhc2>;
  88. bus-width = <4>;
  89. non-removable;
  90. status = "okay";
  91. };
  92. &i2c2 {
  93. pinctrl-names = "default";
  94. pinctrl-0 = <&pinctrl_i2c2>;
  95. status = "okay";
  96. };
  97. &iomuxc {
  98. pinctrl-names = "default";
  99. pinctrl-0 = <&pinctrl_hog>;
  100. imx51-apf51dev {
  101. pinctrl_hog: hoggrp {
  102. fsl,pins = <
  103. MX51_PAD_EIM_EB2__GPIO2_22 0x0C5
  104. MX51_PAD_EIM_EB3__GPIO2_23 0x0C5
  105. MX51_PAD_EIM_CS4__GPIO2_29 0x100
  106. MX51_PAD_NANDF_D13__GPIO3_27 0x0C5
  107. MX51_PAD_NANDF_D12__GPIO3_28 0x0C5
  108. MX51_PAD_CSPI1_SS0__GPIO4_24 0x0C5
  109. MX51_PAD_CSPI1_SS1__GPIO4_25 0x0C5
  110. MX51_PAD_GPIO1_2__GPIO1_2 0x0C5
  111. MX51_PAD_GPIO1_3__GPIO1_3 0x0C5
  112. >;
  113. };
  114. pinctrl_ecspi1: ecspi1grp {
  115. fsl,pins = <
  116. MX51_PAD_CSPI1_MISO__ECSPI1_MISO 0x185
  117. MX51_PAD_CSPI1_MOSI__ECSPI1_MOSI 0x185
  118. MX51_PAD_CSPI1_SCLK__ECSPI1_SCLK 0x185
  119. >;
  120. };
  121. pinctrl_ecspi2: ecspi2grp {
  122. fsl,pins = <
  123. MX51_PAD_NANDF_RB3__ECSPI2_MISO 0x185
  124. MX51_PAD_NANDF_D15__ECSPI2_MOSI 0x185
  125. MX51_PAD_NANDF_RB2__ECSPI2_SCLK 0x185
  126. >;
  127. };
  128. pinctrl_esdhc1: esdhc1grp {
  129. fsl,pins = <
  130. MX51_PAD_SD1_CMD__SD1_CMD 0x400020d5
  131. MX51_PAD_SD1_CLK__SD1_CLK 0x20d5
  132. MX51_PAD_SD1_DATA0__SD1_DATA0 0x20d5
  133. MX51_PAD_SD1_DATA1__SD1_DATA1 0x20d5
  134. MX51_PAD_SD1_DATA2__SD1_DATA2 0x20d5
  135. MX51_PAD_SD1_DATA3__SD1_DATA3 0x20d5
  136. >;
  137. };
  138. pinctrl_esdhc2: esdhc2grp {
  139. fsl,pins = <
  140. MX51_PAD_SD2_CMD__SD2_CMD 0x400020d5
  141. MX51_PAD_SD2_CLK__SD2_CLK 0x20d5
  142. MX51_PAD_SD2_DATA0__SD2_DATA0 0x20d5
  143. MX51_PAD_SD2_DATA1__SD2_DATA1 0x20d5
  144. MX51_PAD_SD2_DATA2__SD2_DATA2 0x20d5
  145. MX51_PAD_SD2_DATA3__SD2_DATA3 0x20d5
  146. >;
  147. };
  148. pinctrl_i2c2: i2c2grp {
  149. fsl,pins = <
  150. MX51_PAD_EIM_D27__I2C2_SCL 0x400001ed
  151. MX51_PAD_EIM_D24__I2C2_SDA 0x400001ed
  152. >;
  153. };
  154. pinctrl_ipu_disp1: ipudisp1grp {
  155. fsl,pins = <
  156. MX51_PAD_DISP1_DAT0__DISP1_DAT0 0x5
  157. MX51_PAD_DISP1_DAT1__DISP1_DAT1 0x5
  158. MX51_PAD_DISP1_DAT2__DISP1_DAT2 0x5
  159. MX51_PAD_DISP1_DAT3__DISP1_DAT3 0x5
  160. MX51_PAD_DISP1_DAT4__DISP1_DAT4 0x5
  161. MX51_PAD_DISP1_DAT5__DISP1_DAT5 0x5
  162. MX51_PAD_DISP1_DAT6__DISP1_DAT6 0x5
  163. MX51_PAD_DISP1_DAT7__DISP1_DAT7 0x5
  164. MX51_PAD_DISP1_DAT8__DISP1_DAT8 0x5
  165. MX51_PAD_DISP1_DAT9__DISP1_DAT9 0x5
  166. MX51_PAD_DISP1_DAT10__DISP1_DAT10 0x5
  167. MX51_PAD_DISP1_DAT11__DISP1_DAT11 0x5
  168. MX51_PAD_DISP1_DAT12__DISP1_DAT12 0x5
  169. MX51_PAD_DISP1_DAT13__DISP1_DAT13 0x5
  170. MX51_PAD_DISP1_DAT14__DISP1_DAT14 0x5
  171. MX51_PAD_DISP1_DAT15__DISP1_DAT15 0x5
  172. MX51_PAD_DISP1_DAT16__DISP1_DAT16 0x5
  173. MX51_PAD_DISP1_DAT17__DISP1_DAT17 0x5
  174. MX51_PAD_DISP1_DAT18__DISP1_DAT18 0x5
  175. MX51_PAD_DISP1_DAT19__DISP1_DAT19 0x5
  176. MX51_PAD_DISP1_DAT20__DISP1_DAT20 0x5
  177. MX51_PAD_DISP1_DAT21__DISP1_DAT21 0x5
  178. MX51_PAD_DISP1_DAT22__DISP1_DAT22 0x5
  179. MX51_PAD_DISP1_DAT23__DISP1_DAT23 0x5
  180. MX51_PAD_DI1_PIN2__DI1_PIN2 0x5
  181. MX51_PAD_DI1_PIN3__DI1_PIN3 0x5
  182. >;
  183. };
  184. };
  185. };
  186. &ipu_di0_disp0 {
  187. remote-endpoint = <&display_in>;
  188. };