imx6dl-riotboard.dts 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538
  1. /*
  2. * Copyright 2014 Iain Paton <ipaton0@gmail.com>
  3. *
  4. * This program is free software; you can redistribute it and/or modify
  5. * it under the terms of the GNU General Public License version 2 as
  6. * published by the Free Software Foundation.
  7. *
  8. */
  9. /dts-v1/;
  10. #include "imx6dl.dtsi"
  11. #include <dt-bindings/gpio/gpio.h>
  12. / {
  13. model = "RIoTboard i.MX6S";
  14. compatible = "riot,imx6s-riotboard", "fsl,imx6dl";
  15. memory {
  16. reg = <0x10000000 0x40000000>;
  17. };
  18. regulators {
  19. compatible = "simple-bus";
  20. #address-cells = <1>;
  21. #size-cells = <0>;
  22. reg_2p5v: regulator@0 {
  23. compatible = "regulator-fixed";
  24. reg = <0>;
  25. regulator-name = "2P5V";
  26. regulator-min-microvolt = <2500000>;
  27. regulator-max-microvolt = <2500000>;
  28. };
  29. reg_3p3v: regulator@1 {
  30. compatible = "regulator-fixed";
  31. reg = <1>;
  32. regulator-name = "3P3V";
  33. regulator-min-microvolt = <3300000>;
  34. regulator-max-microvolt = <3300000>;
  35. };
  36. reg_usb_otg_vbus: regulator@2 {
  37. compatible = "regulator-fixed";
  38. reg = <2>;
  39. regulator-name = "usb_otg_vbus";
  40. regulator-min-microvolt = <5000000>;
  41. regulator-max-microvolt = <5000000>;
  42. gpio = <&gpio3 22 0>;
  43. enable-active-high;
  44. };
  45. };
  46. leds {
  47. compatible = "gpio-leds";
  48. pinctrl-names = "default";
  49. pinctrl-0 = <&pinctrl_led>;
  50. led0: user1 {
  51. label = "user1";
  52. gpios = <&gpio5 2 GPIO_ACTIVE_LOW>;
  53. default-state = "on";
  54. linux,default-trigger = "heartbeat";
  55. };
  56. led1: user2 {
  57. label = "user2";
  58. gpios = <&gpio3 28 GPIO_ACTIVE_LOW>;
  59. default-state = "off";
  60. };
  61. };
  62. sound {
  63. compatible = "fsl,imx-audio-sgtl5000";
  64. model = "imx6-riotboard-sgtl5000";
  65. ssi-controller = <&ssi1>;
  66. audio-codec = <&codec>;
  67. audio-routing =
  68. "MIC_IN", "Mic Jack",
  69. "Mic Jack", "Mic Bias",
  70. "Headphone Jack", "HP_OUT";
  71. mux-int-port = <1>;
  72. mux-ext-port = <3>;
  73. };
  74. };
  75. &audmux {
  76. pinctrl-names = "default";
  77. pinctrl-0 = <&pinctrl_audmux>;
  78. status = "okay";
  79. };
  80. &fec {
  81. pinctrl-names = "default";
  82. pinctrl-0 = <&pinctrl_enet>;
  83. phy-mode = "rgmii";
  84. phy-reset-gpios = <&gpio3 31 0>;
  85. interrupts-extended = <&gpio1 6 IRQ_TYPE_LEVEL_HIGH>,
  86. <&intc 0 119 IRQ_TYPE_LEVEL_HIGH>;
  87. status = "okay";
  88. };
  89. &hdmi {
  90. ddc-i2c-bus = <&i2c2>;
  91. status = "okay";
  92. };
  93. &i2c1 {
  94. clock-frequency = <100000>;
  95. pinctrl-names = "default";
  96. pinctrl-0 = <&pinctrl_i2c1>;
  97. status = "okay";
  98. codec: sgtl5000@0a {
  99. compatible = "fsl,sgtl5000";
  100. reg = <0x0a>;
  101. clocks = <&clks 201>;
  102. VDDA-supply = <&reg_2p5v>;
  103. VDDIO-supply = <&reg_3p3v>;
  104. };
  105. pmic: pf0100@08 {
  106. compatible = "fsl,pfuze100";
  107. reg = <0x08>;
  108. interrupt-parent = <&gpio5>;
  109. interrupts = <16 8>;
  110. regulators {
  111. reg_vddcore: sw1ab { /* VDDARM_IN */
  112. regulator-min-microvolt = <300000>;
  113. regulator-max-microvolt = <1875000>;
  114. regulator-always-on;
  115. };
  116. reg_vddsoc: sw1c { /* VDDSOC_IN */
  117. regulator-min-microvolt = <300000>;
  118. regulator-max-microvolt = <1875000>;
  119. regulator-always-on;
  120. };
  121. reg_gen_3v3: sw2 { /* VDDHIGH_IN */
  122. regulator-min-microvolt = <800000>;
  123. regulator-max-microvolt = <3300000>;
  124. regulator-always-on;
  125. };
  126. reg_ddr_1v5a: sw3a { /* NVCC_DRAM, NVCC_RGMII */
  127. regulator-min-microvolt = <400000>;
  128. regulator-max-microvolt = <1975000>;
  129. regulator-always-on;
  130. };
  131. reg_ddr_1v5b: sw3b { /* NVCC_DRAM, NVCC_RGMII */
  132. regulator-min-microvolt = <400000>;
  133. regulator-max-microvolt = <1975000>;
  134. regulator-always-on;
  135. };
  136. reg_ddr_vtt: sw4 { /* MIPI conn */
  137. regulator-min-microvolt = <400000>;
  138. regulator-max-microvolt = <1975000>;
  139. regulator-always-on;
  140. };
  141. reg_5v_600mA: swbst { /* not used */
  142. regulator-min-microvolt = <5000000>;
  143. regulator-max-microvolt = <5150000>;
  144. };
  145. reg_snvs_3v: vsnvs { /* VDD_SNVS_IN */
  146. regulator-min-microvolt = <1500000>;
  147. regulator-max-microvolt = <3000000>;
  148. regulator-always-on;
  149. };
  150. vref_reg: vrefddr { /* VREF_DDR */
  151. regulator-boot-on;
  152. regulator-always-on;
  153. };
  154. reg_vgen1_1v5: vgen1 { /* not used */
  155. regulator-min-microvolt = <800000>;
  156. regulator-max-microvolt = <1550000>;
  157. };
  158. reg_vgen2_1v2_eth: vgen2 { /* pcie ? */
  159. regulator-min-microvolt = <800000>;
  160. regulator-max-microvolt = <1550000>;
  161. regulator-always-on;
  162. };
  163. reg_vgen3_2v8: vgen3 { /* not used */
  164. regulator-min-microvolt = <1800000>;
  165. regulator-max-microvolt = <3300000>;
  166. };
  167. reg_vgen4_1v8: vgen4 { /* NVCC_SD3 */
  168. regulator-min-microvolt = <1800000>;
  169. regulator-max-microvolt = <3300000>;
  170. regulator-always-on;
  171. };
  172. reg_vgen5_2v5_sgtl: vgen5 { /* Pwr LED & 5V0_delayed enable */
  173. regulator-min-microvolt = <1800000>;
  174. regulator-max-microvolt = <3300000>;
  175. regulator-always-on;
  176. };
  177. reg_vgen6_3v3: vgen6 { /* #V#_DELAYED enable, MIPI */
  178. regulator-min-microvolt = <1800000>;
  179. regulator-max-microvolt = <3300000>;
  180. regulator-always-on;
  181. };
  182. };
  183. };
  184. };
  185. &i2c2 {
  186. clock-frequency = <100000>;
  187. pinctrl-names = "default";
  188. pinctrl-0 = <&pinctrl_i2c2>;
  189. status = "okay";
  190. };
  191. &i2c4 {
  192. clock-frequency = <100000>;
  193. pinctrl-names = "default";
  194. pinctrl-0 = <&pinctrl_i2c4>;
  195. clocks = <&clks 116>;
  196. status = "okay";
  197. };
  198. &pwm1 {
  199. pinctrl-names = "default";
  200. pinctrl-0 = <&pinctrl_pwm1>;
  201. status = "okay";
  202. };
  203. &pwm2 {
  204. pinctrl-names = "default";
  205. pinctrl-0 = <&pinctrl_pwm2>;
  206. status = "okay";
  207. };
  208. &pwm3 {
  209. pinctrl-names = "default";
  210. pinctrl-0 = <&pinctrl_pwm3>;
  211. status = "okay";
  212. };
  213. &pwm4 {
  214. pinctrl-names = "default";
  215. pinctrl-0 = <&pinctrl_pwm4>;
  216. status = "okay";
  217. };
  218. &ssi1 {
  219. status = "okay";
  220. };
  221. &uart1 {
  222. pinctrl-names = "default";
  223. pinctrl-0 = <&pinctrl_uart1>;
  224. status = "okay";
  225. };
  226. &uart2 {
  227. pinctrl-names = "default";
  228. pinctrl-0 = <&pinctrl_uart2>;
  229. status = "okay";
  230. };
  231. &uart3 {
  232. pinctrl-names = "default";
  233. pinctrl-0 = <&pinctrl_uart3>;
  234. status = "okay";
  235. };
  236. &uart4 {
  237. pinctrl-names = "default";
  238. pinctrl-0 = <&pinctrl_uart4>;
  239. status = "okay";
  240. };
  241. &uart5 {
  242. pinctrl-names = "default";
  243. pinctrl-0 = <&pinctrl_uart5>;
  244. status = "okay";
  245. };
  246. &usbh1 {
  247. dr_mode = "host";
  248. disable-over-current;
  249. status = "okay";
  250. };
  251. &usbotg {
  252. vbus-supply = <&reg_usb_otg_vbus>;
  253. pinctrl-names = "default";
  254. pinctrl-0 = <&pinctrl_usbotg>;
  255. disable-over-current;
  256. dr_mode = "otg";
  257. status = "okay";
  258. };
  259. &usdhc2 {
  260. pinctrl-names = "default";
  261. pinctrl-0 = <&pinctrl_usdhc2>;
  262. cd-gpios = <&gpio1 4 0>;
  263. wp-gpios = <&gpio1 2 0>;
  264. vmmc-supply = <&reg_3p3v>;
  265. status = "okay";
  266. };
  267. &usdhc3 {
  268. pinctrl-names = "default";
  269. pinctrl-0 = <&pinctrl_usdhc3>;
  270. cd-gpios = <&gpio7 0 0>;
  271. wp-gpios = <&gpio7 1 0>;
  272. vmmc-supply = <&reg_3p3v>;
  273. status = "okay";
  274. };
  275. &usdhc4 {
  276. pinctrl-names = "default";
  277. pinctrl-0 = <&pinctrl_usdhc4>;
  278. vmmc-supply = <&reg_3p3v>;
  279. non-removable;
  280. status = "okay";
  281. };
  282. &iomuxc {
  283. pinctrl-names = "default";
  284. imx6-riotboard {
  285. pinctrl_audmux: audmuxgrp {
  286. fsl,pins = <
  287. MX6QDL_PAD_CSI0_DAT7__AUD3_RXD 0x130b0
  288. MX6QDL_PAD_CSI0_DAT4__AUD3_TXC 0x130b0
  289. MX6QDL_PAD_CSI0_DAT5__AUD3_TXD 0x110b0
  290. MX6QDL_PAD_CSI0_DAT6__AUD3_TXFS 0x130b0
  291. MX6QDL_PAD_GPIO_0__CCM_CLKO1 0x130b0 /* CAM_MCLK */
  292. >;
  293. };
  294. pinctrl_ecspi1: ecspi1grp {
  295. fsl,pins = <
  296. MX6QDL_PAD_EIM_D16__ECSPI1_SCLK 0x100b1
  297. MX6QDL_PAD_EIM_D17__ECSPI1_MISO 0x100b1
  298. MX6QDL_PAD_EIM_D18__ECSPI1_MOSI 0x100b1
  299. MX6QDL_PAD_DISP0_DAT23__GPIO5_IO17 0x000b1 /* CS0 */
  300. >;
  301. };
  302. pinctrl_ecspi2: ecspi2grp {
  303. fsl,pins = <
  304. MX6QDL_PAD_DISP0_DAT15__GPIO5_IO09 0x000b1 /* CS1 */
  305. MX6QDL_PAD_DISP0_DAT16__ECSPI2_MOSI 0x100b1
  306. MX6QDL_PAD_DISP0_DAT17__ECSPI2_MISO 0x100b1
  307. MX6QDL_PAD_DISP0_DAT18__GPIO5_IO12 0x000b1 /* CS0 */
  308. MX6QDL_PAD_DISP0_DAT19__ECSPI2_SCLK 0x100b1
  309. >;
  310. };
  311. pinctrl_ecspi3: ecspi3grp {
  312. fsl,pins = <
  313. MX6QDL_PAD_DISP0_DAT0__ECSPI3_SCLK 0x100b1
  314. MX6QDL_PAD_DISP0_DAT1__ECSPI3_MOSI 0x100b1
  315. MX6QDL_PAD_DISP0_DAT2__ECSPI3_MISO 0x100b1
  316. MX6QDL_PAD_DISP0_DAT3__GPIO4_IO24 0x000b1 /* CS0 */
  317. MX6QDL_PAD_DISP0_DAT4__GPIO4_IO25 0x000b1 /* CS1 */
  318. >;
  319. };
  320. pinctrl_enet: enetgrp {
  321. fsl,pins = <
  322. MX6QDL_PAD_ENET_MDIO__ENET_MDIO 0x1b0b0
  323. MX6QDL_PAD_ENET_MDC__ENET_MDC 0x1b0b0
  324. MX6QDL_PAD_RGMII_TXC__RGMII_TXC 0x1b0b0
  325. MX6QDL_PAD_RGMII_TD0__RGMII_TD0 0x1b0b0
  326. MX6QDL_PAD_RGMII_TD1__RGMII_TD1 0x1b0b0
  327. MX6QDL_PAD_RGMII_TD2__RGMII_TD2 0x1b0b0
  328. MX6QDL_PAD_RGMII_TD3__RGMII_TD3 0x1b0b0
  329. MX6QDL_PAD_RGMII_TX_CTL__RGMII_TX_CTL 0x1b0b0
  330. MX6QDL_PAD_ENET_REF_CLK__ENET_TX_CLK 0x0a0b1 /* AR8035 CLK_25M --> ENET_REF_CLK (V22) */
  331. MX6QDL_PAD_RGMII_RXC__RGMII_RXC 0x1b0b0 /* AR8035 pin strapping: IO voltage: pull up */
  332. MX6QDL_PAD_RGMII_RD0__RGMII_RD0 0x130b0 /* AR8035 pin strapping: PHYADDR#0: pull down */
  333. MX6QDL_PAD_RGMII_RD1__RGMII_RD1 0x130b0 /* AR8035 pin strapping: PHYADDR#1: pull down */
  334. MX6QDL_PAD_RGMII_RD2__RGMII_RD2 0x1b0b0 /* AR8035 pin strapping: MODE#1: pull up */
  335. MX6QDL_PAD_RGMII_RD3__RGMII_RD3 0x1b0b0 /* AR8035 pin strapping: MODE#3: pull up */
  336. MX6QDL_PAD_RGMII_RX_CTL__RGMII_RX_CTL 0x130b0 /* AR8035 pin strapping: MODE#0: pull down */
  337. MX6QDL_PAD_GPIO_16__ENET_REF_CLK 0x4001b0a8 /* GPIO16 -> AR8035 25MHz */
  338. MX6QDL_PAD_EIM_D31__GPIO3_IO31 0x130b0 /* RGMII_nRST */
  339. MX6QDL_PAD_ENET_TX_EN__GPIO1_IO28 0x180b0 /* AR8035 interrupt */
  340. MX6QDL_PAD_GPIO_6__ENET_IRQ 0x000b1
  341. >;
  342. };
  343. pinctrl_i2c1: i2c1grp {
  344. fsl,pins = <
  345. MX6QDL_PAD_CSI0_DAT8__I2C1_SDA 0x4001b8b1
  346. MX6QDL_PAD_CSI0_DAT9__I2C1_SCL 0x4001b8b1
  347. >;
  348. };
  349. pinctrl_i2c2: i2c2grp {
  350. fsl,pins = <
  351. MX6QDL_PAD_KEY_COL3__I2C2_SCL 0x4001b8b1
  352. MX6QDL_PAD_KEY_ROW3__I2C2_SDA 0x4001b8b1
  353. >;
  354. };
  355. pinctrl_i2c3: i2c3grp {
  356. fsl,pins = <
  357. MX6QDL_PAD_GPIO_5__I2C3_SCL 0x4001b8b1
  358. MX6QDL_PAD_GPIO_6__I2C3_SDA 0x4001b8b1
  359. >;
  360. };
  361. pinctrl_i2c4: i2c4grp {
  362. fsl,pins = <
  363. MX6QDL_PAD_GPIO_7__I2C4_SCL 0x4001b8b1
  364. MX6QDL_PAD_GPIO_8__I2C4_SDA 0x4001b8b1
  365. >;
  366. };
  367. pinctrl_led: ledgrp {
  368. fsl,pins = <
  369. MX6QDL_PAD_EIM_A25__GPIO5_IO02 0x1b0b1 /* user led0 */
  370. MX6QDL_PAD_EIM_D28__GPIO3_IO28 0x1b0b1 /* user led1 */
  371. >;
  372. };
  373. pinctrl_pwm1: pwm1grp {
  374. fsl,pins = <
  375. MX6QDL_PAD_DISP0_DAT8__PWM1_OUT 0x1b0b1
  376. >;
  377. };
  378. pinctrl_pwm2: pwm2grp {
  379. fsl,pins = <
  380. MX6QDL_PAD_DISP0_DAT9__PWM2_OUT 0x1b0b1
  381. >;
  382. };
  383. pinctrl_pwm3: pwm3grp {
  384. fsl,pins = <
  385. MX6QDL_PAD_SD1_DAT1__PWM3_OUT 0x1b0b1
  386. >;
  387. };
  388. pinctrl_pwm4: pwm4grp {
  389. fsl,pins = <
  390. MX6QDL_PAD_SD1_CMD__PWM4_OUT 0x1b0b1
  391. >;
  392. };
  393. pinctrl_uart1: uart1grp {
  394. fsl,pins = <
  395. MX6QDL_PAD_CSI0_DAT10__UART1_TX_DATA 0x1b0b1
  396. MX6QDL_PAD_CSI0_DAT11__UART1_RX_DATA 0x1b0b1
  397. >;
  398. };
  399. pinctrl_uart2: uart2grp {
  400. fsl,pins = <
  401. MX6QDL_PAD_EIM_D26__UART2_TX_DATA 0x1b0b1
  402. MX6QDL_PAD_EIM_D27__UART2_RX_DATA 0x1b0b1
  403. >;
  404. };
  405. pinctrl_uart3: uart3grp {
  406. fsl,pins = <
  407. MX6QDL_PAD_EIM_D24__UART3_TX_DATA 0x1b0b1
  408. MX6QDL_PAD_EIM_D25__UART3_RX_DATA 0x1b0b1
  409. >;
  410. };
  411. pinctrl_uart4: uart4grp {
  412. fsl,pins = <
  413. MX6QDL_PAD_KEY_COL0__UART4_TX_DATA 0x1b0b1
  414. MX6QDL_PAD_KEY_ROW0__UART4_RX_DATA 0x1b0b1
  415. >;
  416. };
  417. pinctrl_uart5: uart5grp {
  418. fsl,pins = <
  419. MX6QDL_PAD_KEY_COL1__UART5_TX_DATA 0x1b0b1
  420. MX6QDL_PAD_KEY_ROW1__UART5_RX_DATA 0x1b0b1
  421. >;
  422. };
  423. pinctrl_usbotg: usbotggrp {
  424. fsl,pins = <
  425. MX6QDL_PAD_ENET_RX_ER__USB_OTG_ID 0x17059
  426. MX6QDL_PAD_EIM_D22__GPIO3_IO22 0x000b0 /* MX6QDL_PAD_EIM_D22__USB_OTG_PWR */
  427. MX6QDL_PAD_EIM_D21__USB_OTG_OC 0x1b0b0
  428. >;
  429. };
  430. pinctrl_usdhc2: usdhc2grp {
  431. fsl,pins = <
  432. MX6QDL_PAD_SD2_CMD__SD2_CMD 0x17059
  433. MX6QDL_PAD_SD2_CLK__SD2_CLK 0x10059
  434. MX6QDL_PAD_SD2_DAT0__SD2_DATA0 0x17059
  435. MX6QDL_PAD_SD2_DAT1__SD2_DATA1 0x17059
  436. MX6QDL_PAD_SD2_DAT2__SD2_DATA2 0x17059
  437. MX6QDL_PAD_SD2_DAT3__SD2_DATA3 0x17059
  438. MX6QDL_PAD_GPIO_4__GPIO1_IO04 0x1b0b0 /* SD2 CD */
  439. MX6QDL_PAD_GPIO_2__GPIO1_IO02 0x1f0b0 /* SD2 WP */
  440. >;
  441. };
  442. pinctrl_usdhc3: usdhc3grp {
  443. fsl,pins = <
  444. MX6QDL_PAD_SD3_CMD__SD3_CMD 0x17059
  445. MX6QDL_PAD_SD3_CLK__SD3_CLK 0x10059
  446. MX6QDL_PAD_SD3_DAT0__SD3_DATA0 0x17059
  447. MX6QDL_PAD_SD3_DAT1__SD3_DATA1 0x17059
  448. MX6QDL_PAD_SD3_DAT2__SD3_DATA2 0x17059
  449. MX6QDL_PAD_SD3_DAT3__SD3_DATA3 0x17059
  450. MX6QDL_PAD_SD3_DAT5__GPIO7_IO00 0x1b0b0 /* SD3 CD */
  451. MX6QDL_PAD_SD3_DAT4__GPIO7_IO01 0x1f0b0 /* SD3 WP */
  452. >;
  453. };
  454. pinctrl_usdhc4: usdhc4grp {
  455. fsl,pins = <
  456. MX6QDL_PAD_SD4_CMD__SD4_CMD 0x17059
  457. MX6QDL_PAD_SD4_CLK__SD4_CLK 0x10059
  458. MX6QDL_PAD_SD4_DAT0__SD4_DATA0 0x17059
  459. MX6QDL_PAD_SD4_DAT1__SD4_DATA1 0x17059
  460. MX6QDL_PAD_SD4_DAT2__SD4_DATA2 0x17059
  461. MX6QDL_PAD_SD4_DAT3__SD4_DATA3 0x17059
  462. MX6QDL_PAD_NANDF_ALE__GPIO6_IO08 0x17059 /* SD4 RST (eMMC) */
  463. >;
  464. };
  465. };
  466. };