imx6q-cm-fx6.dts 2.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107
  1. /*
  2. * Copyright 2013 CompuLab Ltd.
  3. *
  4. * Author: Valentin Raevsky <valentin@compulab.co.il>
  5. *
  6. * The code contained herein is licensed under the GNU General Public
  7. * License. You may obtain a copy of the GNU General Public License
  8. * Version 2 or later at the following locations:
  9. *
  10. * http://www.opensource.org/licenses/gpl-license.html
  11. * http://www.gnu.org/copyleft/gpl.html
  12. */
  13. /dts-v1/;
  14. #include "imx6q.dtsi"
  15. / {
  16. model = "CompuLab CM-FX6";
  17. compatible = "compulab,cm-fx6", "fsl,imx6q";
  18. memory {
  19. reg = <0x10000000 0x80000000>;
  20. };
  21. leds {
  22. compatible = "gpio-leds";
  23. heartbeat-led {
  24. label = "Heartbeat";
  25. gpios = <&gpio2 31 0>;
  26. linux,default-trigger = "heartbeat";
  27. };
  28. };
  29. };
  30. &fec {
  31. pinctrl-names = "default";
  32. pinctrl-0 = <&pinctrl_enet>;
  33. phy-mode = "rgmii";
  34. status = "okay";
  35. };
  36. &gpmi {
  37. pinctrl-names = "default";
  38. pinctrl-0 = <&pinctrl_gpmi_nand>;
  39. status = "okay";
  40. };
  41. &iomuxc {
  42. imx6q-cm-fx6 {
  43. pinctrl_enet: enetgrp {
  44. fsl,pins = <
  45. MX6QDL_PAD_RGMII_RXC__RGMII_RXC 0x1b0b0
  46. MX6QDL_PAD_RGMII_RD0__RGMII_RD0 0x1b0b0
  47. MX6QDL_PAD_RGMII_RD1__RGMII_RD1 0x1b0b0
  48. MX6QDL_PAD_RGMII_RD2__RGMII_RD2 0x1b0b0
  49. MX6QDL_PAD_RGMII_RD3__RGMII_RD3 0x1b0b0
  50. MX6QDL_PAD_RGMII_RX_CTL__RGMII_RX_CTL 0x1b0b0
  51. MX6QDL_PAD_RGMII_TXC__RGMII_TXC 0x1b0b0
  52. MX6QDL_PAD_RGMII_TD0__RGMII_TD0 0x1b0b0
  53. MX6QDL_PAD_RGMII_TD1__RGMII_TD1 0x1b0b0
  54. MX6QDL_PAD_RGMII_TD2__RGMII_TD2 0x1b0b0
  55. MX6QDL_PAD_RGMII_TD3__RGMII_TD3 0x1b0b0
  56. MX6QDL_PAD_RGMII_TX_CTL__RGMII_TX_CTL 0x1b0b0
  57. MX6QDL_PAD_ENET_REF_CLK__ENET_TX_CLK 0x1b0b0
  58. MX6QDL_PAD_ENET_MDIO__ENET_MDIO 0x1b0b0
  59. MX6QDL_PAD_ENET_MDC__ENET_MDC 0x1b0b0
  60. MX6QDL_PAD_GPIO_16__ENET_REF_CLK 0x4001b0a8
  61. >;
  62. };
  63. pinctrl_gpmi_nand: gpminandgrp {
  64. fsl,pins = <
  65. MX6QDL_PAD_NANDF_CLE__NAND_CLE 0xb0b1
  66. MX6QDL_PAD_NANDF_ALE__NAND_ALE 0xb0b1
  67. MX6QDL_PAD_NANDF_WP_B__NAND_WP_B 0xb0b1
  68. MX6QDL_PAD_NANDF_RB0__NAND_READY_B 0xb000
  69. MX6QDL_PAD_NANDF_CS0__NAND_CE0_B 0xb0b1
  70. MX6QDL_PAD_NANDF_CS1__NAND_CE1_B 0xb0b1
  71. MX6QDL_PAD_SD4_CMD__NAND_RE_B 0xb0b1
  72. MX6QDL_PAD_SD4_CLK__NAND_WE_B 0xb0b1
  73. MX6QDL_PAD_NANDF_D0__NAND_DATA00 0xb0b1
  74. MX6QDL_PAD_NANDF_D1__NAND_DATA01 0xb0b1
  75. MX6QDL_PAD_NANDF_D2__NAND_DATA02 0xb0b1
  76. MX6QDL_PAD_NANDF_D3__NAND_DATA03 0xb0b1
  77. MX6QDL_PAD_NANDF_D4__NAND_DATA04 0xb0b1
  78. MX6QDL_PAD_NANDF_D5__NAND_DATA05 0xb0b1
  79. MX6QDL_PAD_NANDF_D6__NAND_DATA06 0xb0b1
  80. MX6QDL_PAD_NANDF_D7__NAND_DATA07 0xb0b1
  81. MX6QDL_PAD_SD4_DAT0__NAND_DQS 0x00b1
  82. >;
  83. };
  84. pinctrl_uart4: uart4grp {
  85. fsl,pins = <
  86. MX6QDL_PAD_KEY_COL0__UART4_TX_DATA 0x1b0b1
  87. MX6QDL_PAD_KEY_ROW0__UART4_RX_DATA 0x1b0b1
  88. >;
  89. };
  90. };
  91. };
  92. &uart4 {
  93. pinctrl-names = "default";
  94. pinctrl-0 = <&pinctrl_uart4>;
  95. status = "okay";
  96. };