imx6qdl-gw51xx.dtsi 6.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333
  1. /*
  2. * Copyright 2013 Gateworks Corporation
  3. *
  4. * The code contained herein is licensed under the GNU General Public
  5. * License. You may obtain a copy of the GNU General Public License
  6. * Version 2 or later at the following locations:
  7. *
  8. * http://www.opensource.org/licenses/gpl-license.html
  9. * http://www.gnu.org/copyleft/gpl.html
  10. */
  11. #include <dt-bindings/gpio/gpio.h>
  12. / {
  13. /* these are used by bootloader for disabling nodes */
  14. aliases {
  15. led0 = &led0;
  16. led1 = &led1;
  17. nand = &gpmi;
  18. usb0 = &usbh1;
  19. usb1 = &usbotg;
  20. };
  21. chosen {
  22. bootargs = "console=ttymxc1,115200";
  23. };
  24. leds {
  25. compatible = "gpio-leds";
  26. pinctrl-names = "default";
  27. pinctrl-0 = <&pinctrl_gpio_leds>;
  28. led0: user1 {
  29. label = "user1";
  30. gpios = <&gpio4 6 GPIO_ACTIVE_HIGH>; /* MX6_PANLEDG */
  31. default-state = "on";
  32. linux,default-trigger = "heartbeat";
  33. };
  34. led1: user2 {
  35. label = "user2";
  36. gpios = <&gpio4 7 GPIO_ACTIVE_HIGH>; /* MX6_PANLEDR */
  37. default-state = "off";
  38. };
  39. };
  40. memory {
  41. reg = <0x10000000 0x20000000>;
  42. };
  43. pps {
  44. compatible = "pps-gpio";
  45. pinctrl-names = "default";
  46. pinctrl-0 = <&pinctrl_pps>;
  47. gpios = <&gpio1 26 GPIO_ACTIVE_HIGH>;
  48. status = "okay";
  49. };
  50. regulators {
  51. compatible = "simple-bus";
  52. #address-cells = <1>;
  53. #size-cells = <0>;
  54. reg_3p3v: regulator@0 {
  55. compatible = "regulator-fixed";
  56. reg = <0>;
  57. regulator-name = "3P3V";
  58. regulator-min-microvolt = <3300000>;
  59. regulator-max-microvolt = <3300000>;
  60. regulator-always-on;
  61. };
  62. reg_5p0v: regulator@1 {
  63. compatible = "regulator-fixed";
  64. reg = <1>;
  65. regulator-name = "5P0V";
  66. regulator-min-microvolt = <5000000>;
  67. regulator-max-microvolt = <5000000>;
  68. regulator-always-on;
  69. };
  70. reg_usb_otg_vbus: regulator@2 {
  71. compatible = "regulator-fixed";
  72. reg = <2>;
  73. regulator-name = "usb_otg_vbus";
  74. regulator-min-microvolt = <5000000>;
  75. regulator-max-microvolt = <5000000>;
  76. gpio = <&gpio3 22 GPIO_ACTIVE_HIGH>;
  77. enable-active-high;
  78. };
  79. };
  80. };
  81. &fec {
  82. pinctrl-names = "default";
  83. pinctrl-0 = <&pinctrl_enet>;
  84. phy-mode = "rgmii";
  85. phy-reset-gpios = <&gpio1 30 GPIO_ACTIVE_LOW>;
  86. status = "okay";
  87. };
  88. &gpmi {
  89. pinctrl-names = "default";
  90. pinctrl-0 = <&pinctrl_gpmi_nand>;
  91. status = "okay";
  92. };
  93. &hdmi {
  94. ddc-i2c-bus = <&i2c3>;
  95. status = "okay";
  96. };
  97. &i2c1 {
  98. clock-frequency = <100000>;
  99. pinctrl-names = "default";
  100. pinctrl-0 = <&pinctrl_i2c1>;
  101. status = "okay";
  102. eeprom1: eeprom@50 {
  103. compatible = "atmel,24c02";
  104. reg = <0x50>;
  105. pagesize = <16>;
  106. };
  107. eeprom2: eeprom@51 {
  108. compatible = "atmel,24c02";
  109. reg = <0x51>;
  110. pagesize = <16>;
  111. };
  112. eeprom3: eeprom@52 {
  113. compatible = "atmel,24c02";
  114. reg = <0x52>;
  115. pagesize = <16>;
  116. };
  117. eeprom4: eeprom@53 {
  118. compatible = "atmel,24c02";
  119. reg = <0x53>;
  120. pagesize = <16>;
  121. };
  122. gpio: pca9555@23 {
  123. compatible = "nxp,pca9555";
  124. reg = <0x23>;
  125. gpio-controller;
  126. #gpio-cells = <2>;
  127. };
  128. rtc: ds1672@68 {
  129. compatible = "dallas,ds1672";
  130. reg = <0x68>;
  131. };
  132. };
  133. &i2c2 {
  134. clock-frequency = <100000>;
  135. pinctrl-names = "default";
  136. pinctrl-0 = <&pinctrl_i2c2>;
  137. status = "okay";
  138. };
  139. &i2c3 {
  140. clock-frequency = <100000>;
  141. pinctrl-names = "default";
  142. pinctrl-0 = <&pinctrl_i2c3>;
  143. status = "okay";
  144. };
  145. &pcie {
  146. pinctrl-names = "default";
  147. pinctrl-0 = <&pinctrl_pcie>;
  148. reset-gpio = <&gpio1 0 GPIO_ACTIVE_LOW>;
  149. status = "okay";
  150. };
  151. &uart1 {
  152. pinctrl-names = "default";
  153. pinctrl-0 = <&pinctrl_uart1>;
  154. status = "okay";
  155. };
  156. &uart2 {
  157. pinctrl-names = "default";
  158. pinctrl-0 = <&pinctrl_uart2>;
  159. status = "okay";
  160. };
  161. &uart3 {
  162. pinctrl-names = "default";
  163. pinctrl-0 = <&pinctrl_uart3>;
  164. status = "okay";
  165. };
  166. &uart5 {
  167. pinctrl-names = "default";
  168. pinctrl-0 = <&pinctrl_uart5>;
  169. status = "okay";
  170. };
  171. &usbotg {
  172. vbus-supply = <&reg_usb_otg_vbus>;
  173. pinctrl-names = "default";
  174. pinctrl-0 = <&pinctrl_usbotg>;
  175. disable-over-current;
  176. status = "okay";
  177. };
  178. &usbh1 {
  179. status = "okay";
  180. };
  181. &iomuxc {
  182. imx6qdl-gw51xx {
  183. pinctrl_enet: enetgrp {
  184. fsl,pins = <
  185. MX6QDL_PAD_RGMII_RXC__RGMII_RXC 0x1b0b0
  186. MX6QDL_PAD_RGMII_RD0__RGMII_RD0 0x1b0b0
  187. MX6QDL_PAD_RGMII_RD1__RGMII_RD1 0x1b0b0
  188. MX6QDL_PAD_RGMII_RD2__RGMII_RD2 0x1b0b0
  189. MX6QDL_PAD_RGMII_RD3__RGMII_RD3 0x1b0b0
  190. MX6QDL_PAD_RGMII_RX_CTL__RGMII_RX_CTL 0x1b0b0
  191. MX6QDL_PAD_RGMII_TXC__RGMII_TXC 0x1b0b0
  192. MX6QDL_PAD_RGMII_TD0__RGMII_TD0 0x1b0b0
  193. MX6QDL_PAD_RGMII_TD1__RGMII_TD1 0x1b0b0
  194. MX6QDL_PAD_RGMII_TD2__RGMII_TD2 0x1b0b0
  195. MX6QDL_PAD_RGMII_TD3__RGMII_TD3 0x1b0b0
  196. MX6QDL_PAD_RGMII_TX_CTL__RGMII_TX_CTL 0x1b0b0
  197. MX6QDL_PAD_ENET_REF_CLK__ENET_TX_CLK 0x1b0b0
  198. MX6QDL_PAD_ENET_MDIO__ENET_MDIO 0x1b0b0
  199. MX6QDL_PAD_ENET_MDC__ENET_MDC 0x1b0b0
  200. MX6QDL_PAD_GPIO_16__ENET_REF_CLK 0x4001b0a8
  201. MX6QDL_PAD_ENET_TXD0__GPIO1_IO30 0x1b0b0 /* PHY Reset */
  202. >;
  203. };
  204. pinctrl_gpio_leds: gpioledsgrp {
  205. fsl,pins = <
  206. MX6QDL_PAD_KEY_COL0__GPIO4_IO06 0x1b0b0
  207. MX6QDL_PAD_KEY_ROW0__GPIO4_IO07 0x1b0b0
  208. >;
  209. };
  210. pinctrl_gpmi_nand: gpminandgrp {
  211. fsl,pins = <
  212. MX6QDL_PAD_NANDF_CLE__NAND_CLE 0xb0b1
  213. MX6QDL_PAD_NANDF_ALE__NAND_ALE 0xb0b1
  214. MX6QDL_PAD_NANDF_WP_B__NAND_WP_B 0xb0b1
  215. MX6QDL_PAD_NANDF_RB0__NAND_READY_B 0xb000
  216. MX6QDL_PAD_NANDF_CS0__NAND_CE0_B 0xb0b1
  217. MX6QDL_PAD_NANDF_CS1__NAND_CE1_B 0xb0b1
  218. MX6QDL_PAD_SD4_CMD__NAND_RE_B 0xb0b1
  219. MX6QDL_PAD_SD4_CLK__NAND_WE_B 0xb0b1
  220. MX6QDL_PAD_NANDF_D0__NAND_DATA00 0xb0b1
  221. MX6QDL_PAD_NANDF_D1__NAND_DATA01 0xb0b1
  222. MX6QDL_PAD_NANDF_D2__NAND_DATA02 0xb0b1
  223. MX6QDL_PAD_NANDF_D3__NAND_DATA03 0xb0b1
  224. MX6QDL_PAD_NANDF_D4__NAND_DATA04 0xb0b1
  225. MX6QDL_PAD_NANDF_D5__NAND_DATA05 0xb0b1
  226. MX6QDL_PAD_NANDF_D6__NAND_DATA06 0xb0b1
  227. MX6QDL_PAD_NANDF_D7__NAND_DATA07 0xb0b1
  228. >;
  229. };
  230. pinctrl_i2c1: i2c1grp {
  231. fsl,pins = <
  232. MX6QDL_PAD_EIM_D21__I2C1_SCL 0x4001b8b1
  233. MX6QDL_PAD_EIM_D28__I2C1_SDA 0x4001b8b1
  234. >;
  235. };
  236. pinctrl_i2c2: i2c2grp {
  237. fsl,pins = <
  238. MX6QDL_PAD_KEY_COL3__I2C2_SCL 0x4001b8b1
  239. MX6QDL_PAD_KEY_ROW3__I2C2_SDA 0x4001b8b1
  240. >;
  241. };
  242. pinctrl_i2c3: i2c3grp {
  243. fsl,pins = <
  244. MX6QDL_PAD_GPIO_3__I2C3_SCL 0x4001b8b1
  245. MX6QDL_PAD_GPIO_6__I2C3_SDA 0x4001b8b1
  246. >;
  247. };
  248. pinctrl_pcie: pciegrp {
  249. fsl,pins = <
  250. MX6QDL_PAD_GPIO_0__GPIO1_IO00 0x1b0b0
  251. >;
  252. };
  253. pinctrl_pps: ppsgrp {
  254. fsl,pins = <
  255. MX6QDL_PAD_ENET_RXD1__GPIO1_IO26 0x1b0b1
  256. >;
  257. };
  258. pinctrl_uart1: uart1grp {
  259. fsl,pins = <
  260. MX6QDL_PAD_SD3_DAT7__UART1_TX_DATA 0x1b0b1
  261. MX6QDL_PAD_SD3_DAT6__UART1_RX_DATA 0x1b0b1
  262. >;
  263. };
  264. pinctrl_uart2: uart2grp {
  265. fsl,pins = <
  266. MX6QDL_PAD_SD4_DAT7__UART2_TX_DATA 0x1b0b1
  267. MX6QDL_PAD_SD4_DAT4__UART2_RX_DATA 0x1b0b1
  268. >;
  269. };
  270. pinctrl_uart3: uart3grp {
  271. fsl,pins = <
  272. MX6QDL_PAD_EIM_D24__UART3_TX_DATA 0x1b0b1
  273. MX6QDL_PAD_EIM_D25__UART3_RX_DATA 0x1b0b1
  274. >;
  275. };
  276. pinctrl_uart5: uart5grp {
  277. fsl,pins = <
  278. MX6QDL_PAD_KEY_COL1__UART5_TX_DATA 0x1b0b1
  279. MX6QDL_PAD_KEY_ROW1__UART5_RX_DATA 0x1b0b1
  280. >;
  281. };
  282. pinctrl_usbotg: usbotggrp {
  283. fsl,pins = <
  284. MX6QDL_PAD_GPIO_1__USB_OTG_ID 0x17059
  285. MX6QDL_PAD_EIM_D22__GPIO3_IO22 0x1b0b0 /* OTG_PWR_EN */
  286. >;
  287. };
  288. };
  289. };