imx6qdl-gw53xx.dtsi 10 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484
  1. /*
  2. * Copyright 2013 Gateworks Corporation
  3. *
  4. * The code contained herein is licensed under the GNU General Public
  5. * License. You may obtain a copy of the GNU General Public License
  6. * Version 2 or later at the following locations:
  7. *
  8. * http://www.opensource.org/licenses/gpl-license.html
  9. * http://www.gnu.org/copyleft/gpl.html
  10. */
  11. #include <dt-bindings/gpio/gpio.h>
  12. / {
  13. /* these are used by bootloader for disabling nodes */
  14. aliases {
  15. ethernet1 = &eth1;
  16. led0 = &led0;
  17. led1 = &led1;
  18. led2 = &led2;
  19. nand = &gpmi;
  20. ssi0 = &ssi1;
  21. usb0 = &usbh1;
  22. usb1 = &usbotg;
  23. };
  24. chosen {
  25. bootargs = "console=ttymxc1,115200";
  26. };
  27. backlight {
  28. compatible = "pwm-backlight";
  29. pwms = <&pwm4 0 5000000>;
  30. brightness-levels = <0 4 8 16 32 64 128 255>;
  31. default-brightness-level = <7>;
  32. };
  33. leds {
  34. compatible = "gpio-leds";
  35. pinctrl-names = "default";
  36. pinctrl-0 = <&pinctrl_gpio_leds>;
  37. led0: user1 {
  38. label = "user1";
  39. gpios = <&gpio4 6 GPIO_ACTIVE_HIGH>; /* MX6_PANLEDG */
  40. default-state = "on";
  41. linux,default-trigger = "heartbeat";
  42. };
  43. led1: user2 {
  44. label = "user2";
  45. gpios = <&gpio4 7 GPIO_ACTIVE_HIGH>; /* MX6_PANLEDR */
  46. default-state = "off";
  47. };
  48. led2: user3 {
  49. label = "user3";
  50. gpios = <&gpio4 15 GPIO_ACTIVE_LOW>; /* MX6_LOCLED# */
  51. default-state = "off";
  52. };
  53. };
  54. memory {
  55. reg = <0x10000000 0x40000000>;
  56. };
  57. pps {
  58. compatible = "pps-gpio";
  59. pinctrl-names = "default";
  60. pinctrl-0 = <&pinctrl_pps>;
  61. gpios = <&gpio1 26 GPIO_ACTIVE_HIGH>;
  62. status = "okay";
  63. };
  64. regulators {
  65. compatible = "simple-bus";
  66. #address-cells = <1>;
  67. #size-cells = <0>;
  68. reg_1p0v: regulator@0 {
  69. compatible = "regulator-fixed";
  70. reg = <0>;
  71. regulator-name = "1P0V";
  72. regulator-min-microvolt = <1000000>;
  73. regulator-max-microvolt = <1000000>;
  74. regulator-always-on;
  75. };
  76. /* remove when pmic 1p8 regulator available */
  77. reg_1p8v: regulator@1 {
  78. compatible = "regulator-fixed";
  79. reg = <1>;
  80. regulator-name = "1P8V";
  81. regulator-min-microvolt = <1800000>;
  82. regulator-max-microvolt = <1800000>;
  83. regulator-always-on;
  84. };
  85. reg_3p3v: regulator@2 {
  86. compatible = "regulator-fixed";
  87. reg = <2>;
  88. regulator-name = "3P3V";
  89. regulator-min-microvolt = <3300000>;
  90. regulator-max-microvolt = <3300000>;
  91. regulator-always-on;
  92. };
  93. reg_usb_h1_vbus: regulator@3 {
  94. compatible = "regulator-fixed";
  95. reg = <3>;
  96. regulator-name = "usb_h1_vbus";
  97. regulator-min-microvolt = <5000000>;
  98. regulator-max-microvolt = <5000000>;
  99. regulator-always-on;
  100. };
  101. reg_usb_otg_vbus: regulator@4 {
  102. compatible = "regulator-fixed";
  103. reg = <4>;
  104. regulator-name = "usb_otg_vbus";
  105. regulator-min-microvolt = <5000000>;
  106. regulator-max-microvolt = <5000000>;
  107. gpio = <&gpio3 22 GPIO_ACTIVE_HIGH>;
  108. enable-active-high;
  109. };
  110. };
  111. sound {
  112. compatible = "fsl,imx6q-ventana-sgtl5000",
  113. "fsl,imx-audio-sgtl5000";
  114. model = "sgtl5000-audio";
  115. ssi-controller = <&ssi1>;
  116. audio-codec = <&codec>;
  117. audio-routing =
  118. "MIC_IN", "Mic Jack",
  119. "Mic Jack", "Mic Bias",
  120. "Headphone Jack", "HP_OUT";
  121. mux-int-port = <1>;
  122. mux-ext-port = <4>;
  123. };
  124. };
  125. &audmux {
  126. pinctrl-names = "default";
  127. pinctrl-0 = <&pinctrl_audmux>;
  128. status = "okay";
  129. };
  130. &can1 {
  131. pinctrl-names = "default";
  132. pinctrl-0 = <&pinctrl_flexcan1>;
  133. status = "okay";
  134. };
  135. &fec {
  136. pinctrl-names = "default";
  137. pinctrl-0 = <&pinctrl_enet>;
  138. phy-mode = "rgmii";
  139. phy-reset-gpios = <&gpio1 30 GPIO_ACTIVE_LOW>;
  140. status = "okay";
  141. };
  142. &gpmi {
  143. pinctrl-names = "default";
  144. pinctrl-0 = <&pinctrl_gpmi_nand>;
  145. status = "okay";
  146. };
  147. &hdmi {
  148. ddc-i2c-bus = <&i2c3>;
  149. status = "okay";
  150. };
  151. &i2c1 {
  152. clock-frequency = <100000>;
  153. pinctrl-names = "default";
  154. pinctrl-0 = <&pinctrl_i2c1>;
  155. status = "okay";
  156. eeprom1: eeprom@50 {
  157. compatible = "atmel,24c02";
  158. reg = <0x50>;
  159. pagesize = <16>;
  160. };
  161. eeprom2: eeprom@51 {
  162. compatible = "atmel,24c02";
  163. reg = <0x51>;
  164. pagesize = <16>;
  165. };
  166. eeprom3: eeprom@52 {
  167. compatible = "atmel,24c02";
  168. reg = <0x52>;
  169. pagesize = <16>;
  170. };
  171. eeprom4: eeprom@53 {
  172. compatible = "atmel,24c02";
  173. reg = <0x53>;
  174. pagesize = <16>;
  175. };
  176. gpio: pca9555@23 {
  177. compatible = "nxp,pca9555";
  178. reg = <0x23>;
  179. gpio-controller;
  180. #gpio-cells = <2>;
  181. };
  182. rtc: ds1672@68 {
  183. compatible = "dallas,ds1672";
  184. reg = <0x68>;
  185. };
  186. };
  187. &i2c2 {
  188. clock-frequency = <100000>;
  189. pinctrl-names = "default";
  190. pinctrl-0 = <&pinctrl_i2c2>;
  191. status = "okay";
  192. };
  193. &i2c3 {
  194. clock-frequency = <100000>;
  195. pinctrl-names = "default";
  196. pinctrl-0 = <&pinctrl_i2c3>;
  197. status = "okay";
  198. codec: sgtl5000@0a {
  199. compatible = "fsl,sgtl5000";
  200. reg = <0x0a>;
  201. clocks = <&clks 201>;
  202. VDDA-supply = <&reg_1p8v>;
  203. VDDIO-supply = <&reg_3p3v>;
  204. };
  205. touchscreen: egalax_ts@04 {
  206. compatible = "eeti,egalax_ts";
  207. reg = <0x04>;
  208. interrupt-parent = <&gpio1>;
  209. interrupts = <11 2>;
  210. wakeup-gpios = <&gpio1 11 GPIO_ACTIVE_LOW>;
  211. };
  212. };
  213. &ldb {
  214. status = "okay";
  215. lvds-channel@1 {
  216. fsl,data-mapping = "spwg";
  217. fsl,data-width = <18>;
  218. status = "okay";
  219. display-timings {
  220. native-mode = <&timing0>;
  221. timing0: hsd100pxn1 {
  222. clock-frequency = <65000000>;
  223. hactive = <1024>;
  224. vactive = <768>;
  225. hback-porch = <220>;
  226. hfront-porch = <40>;
  227. vback-porch = <21>;
  228. vfront-porch = <7>;
  229. hsync-len = <60>;
  230. vsync-len = <10>;
  231. };
  232. };
  233. };
  234. };
  235. &pcie {
  236. pinctrl-names = "default";
  237. pinctrl-0 = <&pinctrl_pcie>;
  238. reset-gpio = <&gpio1 29 GPIO_ACTIVE_LOW>;
  239. status = "okay";
  240. eth1: sky2@8 { /* MAC/PHY on bus 8 */
  241. compatible = "marvell,sky2";
  242. };
  243. };
  244. &pwm4 {
  245. pinctrl-names = "default";
  246. pinctrl-0 = <&pinctrl_pwm4>;
  247. status = "okay";
  248. };
  249. &ssi1 {
  250. fsl,mode = "i2s-slave";
  251. status = "okay";
  252. };
  253. &uart1 {
  254. pinctrl-names = "default";
  255. pinctrl-0 = <&pinctrl_uart1>;
  256. status = "okay";
  257. };
  258. &uart2 {
  259. pinctrl-names = "default";
  260. pinctrl-0 = <&pinctrl_uart2>;
  261. status = "okay";
  262. };
  263. &uart5 {
  264. pinctrl-names = "default";
  265. pinctrl-0 = <&pinctrl_uart5>;
  266. status = "okay";
  267. };
  268. &usbotg {
  269. vbus-supply = <&reg_usb_otg_vbus>;
  270. pinctrl-names = "default";
  271. pinctrl-0 = <&pinctrl_usbotg>;
  272. disable-over-current;
  273. status = "okay";
  274. };
  275. &usbh1 {
  276. vbus-supply = <&reg_usb_h1_vbus>;
  277. status = "okay";
  278. };
  279. &usdhc3 {
  280. pinctrl-names = "default";
  281. pinctrl-0 = <&pinctrl_usdhc3>;
  282. cd-gpios = <&gpio7 0 GPIO_ACTIVE_HIGH>;
  283. vmmc-supply = <&reg_3p3v>;
  284. status = "okay";
  285. };
  286. &iomuxc {
  287. imx6qdl-gw53xx {
  288. pinctrl_audmux: audmuxgrp {
  289. fsl,pins = <
  290. MX6QDL_PAD_SD2_DAT0__AUD4_RXD 0x130b0
  291. MX6QDL_PAD_SD2_DAT3__AUD4_TXC 0x130b0
  292. MX6QDL_PAD_SD2_DAT2__AUD4_TXD 0x110b0
  293. MX6QDL_PAD_SD2_DAT1__AUD4_TXFS 0x130b0
  294. MX6QDL_PAD_GPIO_0__CCM_CLKO1 0x130b0 /* AUD4_MCK */
  295. >;
  296. };
  297. pinctrl_enet: enetgrp {
  298. fsl,pins = <
  299. MX6QDL_PAD_RGMII_RXC__RGMII_RXC 0x1b0b0
  300. MX6QDL_PAD_RGMII_RD0__RGMII_RD0 0x1b0b0
  301. MX6QDL_PAD_RGMII_RD1__RGMII_RD1 0x1b0b0
  302. MX6QDL_PAD_RGMII_RD2__RGMII_RD2 0x1b0b0
  303. MX6QDL_PAD_RGMII_RD3__RGMII_RD3 0x1b0b0
  304. MX6QDL_PAD_RGMII_RX_CTL__RGMII_RX_CTL 0x1b0b0
  305. MX6QDL_PAD_RGMII_TXC__RGMII_TXC 0x1b0b0
  306. MX6QDL_PAD_RGMII_TD0__RGMII_TD0 0x1b0b0
  307. MX6QDL_PAD_RGMII_TD1__RGMII_TD1 0x1b0b0
  308. MX6QDL_PAD_RGMII_TD2__RGMII_TD2 0x1b0b0
  309. MX6QDL_PAD_RGMII_TD3__RGMII_TD3 0x1b0b0
  310. MX6QDL_PAD_RGMII_TX_CTL__RGMII_TX_CTL 0x1b0b0
  311. MX6QDL_PAD_ENET_REF_CLK__ENET_TX_CLK 0x1b0b0
  312. MX6QDL_PAD_ENET_MDIO__ENET_MDIO 0x1b0b0
  313. MX6QDL_PAD_ENET_MDC__ENET_MDC 0x1b0b0
  314. MX6QDL_PAD_GPIO_16__ENET_REF_CLK 0x4001b0a8
  315. >;
  316. };
  317. pinctrl_flexcan1: flexcan1grp {
  318. fsl,pins = <
  319. MX6QDL_PAD_KEY_ROW2__FLEXCAN1_RX 0x1b0b1
  320. MX6QDL_PAD_KEY_COL2__FLEXCAN1_TX 0x1b0b1
  321. MX6QDL_PAD_GPIO_2__GPIO1_IO02 0x4001b0b0 /* CAN_STBY */
  322. >;
  323. };
  324. pinctrl_gpio_leds: gpioledsgrp {
  325. fsl,pins = <
  326. MX6QDL_PAD_KEY_COL0__GPIO4_IO06 0x1b0b0
  327. MX6QDL_PAD_KEY_ROW0__GPIO4_IO07 0x1b0b0
  328. MX6QDL_PAD_KEY_ROW4__GPIO4_IO15 0x1b0b0
  329. >;
  330. };
  331. pinctrl_gpmi_nand: gpminandgrp {
  332. fsl,pins = <
  333. MX6QDL_PAD_NANDF_CLE__NAND_CLE 0xb0b1
  334. MX6QDL_PAD_NANDF_ALE__NAND_ALE 0xb0b1
  335. MX6QDL_PAD_NANDF_WP_B__NAND_WP_B 0xb0b1
  336. MX6QDL_PAD_NANDF_RB0__NAND_READY_B 0xb000
  337. MX6QDL_PAD_NANDF_CS0__NAND_CE0_B 0xb0b1
  338. MX6QDL_PAD_NANDF_CS1__NAND_CE1_B 0xb0b1
  339. MX6QDL_PAD_SD4_CMD__NAND_RE_B 0xb0b1
  340. MX6QDL_PAD_SD4_CLK__NAND_WE_B 0xb0b1
  341. MX6QDL_PAD_NANDF_D0__NAND_DATA00 0xb0b1
  342. MX6QDL_PAD_NANDF_D1__NAND_DATA01 0xb0b1
  343. MX6QDL_PAD_NANDF_D2__NAND_DATA02 0xb0b1
  344. MX6QDL_PAD_NANDF_D3__NAND_DATA03 0xb0b1
  345. MX6QDL_PAD_NANDF_D4__NAND_DATA04 0xb0b1
  346. MX6QDL_PAD_NANDF_D5__NAND_DATA05 0xb0b1
  347. MX6QDL_PAD_NANDF_D6__NAND_DATA06 0xb0b1
  348. MX6QDL_PAD_NANDF_D7__NAND_DATA07 0xb0b1
  349. >;
  350. };
  351. pinctrl_i2c1: i2c1grp {
  352. fsl,pins = <
  353. MX6QDL_PAD_EIM_D21__I2C1_SCL 0x4001b8b1
  354. MX6QDL_PAD_EIM_D28__I2C1_SDA 0x4001b8b1
  355. >;
  356. };
  357. pinctrl_i2c2: i2c2grp {
  358. fsl,pins = <
  359. MX6QDL_PAD_KEY_COL3__I2C2_SCL 0x4001b8b1
  360. MX6QDL_PAD_KEY_ROW3__I2C2_SDA 0x4001b8b1
  361. >;
  362. };
  363. pinctrl_i2c3: i2c3grp {
  364. fsl,pins = <
  365. MX6QDL_PAD_GPIO_3__I2C3_SCL 0x4001b8b1
  366. MX6QDL_PAD_GPIO_6__I2C3_SDA 0x4001b8b1
  367. >;
  368. };
  369. pinctrl_pcie: pciegrp {
  370. fsl,pins = <
  371. MX6QDL_PAD_ENET_TX_EN__GPIO1_IO28 0x1b0b0 /* PCIE IRQ */
  372. MX6QDL_PAD_ENET_TXD1__GPIO1_IO29 0x1b0b0 /* PCIE RST */
  373. >;
  374. };
  375. pinctrl_pps: ppsgrp {
  376. fsl,pins = <
  377. MX6QDL_PAD_ENET_RXD1__GPIO1_IO26 0x1b0b1
  378. >;
  379. };
  380. pinctrl_pwm4: pwm4grp {
  381. fsl,pins = <
  382. MX6QDL_PAD_SD1_CMD__PWM4_OUT 0x1b0b1
  383. >;
  384. };
  385. pinctrl_uart1: uart1grp {
  386. fsl,pins = <
  387. MX6QDL_PAD_SD3_DAT7__UART1_TX_DATA 0x1b0b1
  388. MX6QDL_PAD_SD3_DAT6__UART1_RX_DATA 0x1b0b1
  389. >;
  390. };
  391. pinctrl_uart2: uart2grp {
  392. fsl,pins = <
  393. MX6QDL_PAD_SD4_DAT7__UART2_TX_DATA 0x1b0b1
  394. MX6QDL_PAD_SD4_DAT4__UART2_RX_DATA 0x1b0b1
  395. >;
  396. };
  397. pinctrl_uart5: uart5grp {
  398. fsl,pins = <
  399. MX6QDL_PAD_KEY_COL1__UART5_TX_DATA 0x1b0b1
  400. MX6QDL_PAD_KEY_ROW1__UART5_RX_DATA 0x1b0b1
  401. >;
  402. };
  403. pinctrl_usbotg: usbotggrp {
  404. fsl,pins = <
  405. MX6QDL_PAD_GPIO_1__USB_OTG_ID 0x17059
  406. MX6QDL_PAD_EIM_D22__GPIO3_IO22 0x1b0b0 /* PWR_EN */
  407. MX6QDL_PAD_KEY_COL4__GPIO4_IO14 0x1b0b0 /* OC */
  408. >;
  409. };
  410. pinctrl_usdhc3: usdhc3grp {
  411. fsl,pins = <
  412. MX6QDL_PAD_SD3_CMD__SD3_CMD 0x17059
  413. MX6QDL_PAD_SD3_CLK__SD3_CLK 0x10059
  414. MX6QDL_PAD_SD3_DAT0__SD3_DATA0 0x17059
  415. MX6QDL_PAD_SD3_DAT1__SD3_DATA1 0x17059
  416. MX6QDL_PAD_SD3_DAT2__SD3_DATA2 0x17059
  417. MX6QDL_PAD_SD3_DAT3__SD3_DATA3 0x17059
  418. MX6QDL_PAD_SD3_DAT5__GPIO7_IO00 0x1b0b0 /* CD */
  419. >;
  420. };
  421. };
  422. };