marco.dtsi 16 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757
  1. /*
  2. * DTS file for CSR SiRFmarco SoC
  3. *
  4. * Copyright (c) 2012 Cambridge Silicon Radio Limited, a CSR plc group company.
  5. *
  6. * Licensed under GPLv2 or later.
  7. */
  8. /include/ "skeleton.dtsi"
  9. / {
  10. compatible = "sirf,marco";
  11. #address-cells = <1>;
  12. #size-cells = <1>;
  13. interrupt-parent = <&gic>;
  14. cpus {
  15. #address-cells = <1>;
  16. #size-cells = <0>;
  17. cpu@0 {
  18. device_type = "cpu";
  19. compatible = "arm,cortex-a9";
  20. reg = <0>;
  21. };
  22. cpu@1 {
  23. device_type = "cpu";
  24. compatible = "arm,cortex-a9";
  25. reg = <1>;
  26. };
  27. };
  28. axi {
  29. compatible = "simple-bus";
  30. #address-cells = <1>;
  31. #size-cells = <1>;
  32. ranges = <0x40000000 0x40000000 0xa0000000>;
  33. l2-cache-controller@c0030000 {
  34. compatible = "arm,pl310-cache";
  35. reg = <0xc0030000 0x1000>;
  36. interrupts = <0 59 0>;
  37. arm,tag-latency = <1 1 1>;
  38. arm,data-latency = <1 1 1>;
  39. arm,filter-ranges = <0x40000000 0x80000000>;
  40. };
  41. gic: interrupt-controller@c0011000 {
  42. compatible = "arm,cortex-a9-gic";
  43. interrupt-controller;
  44. #interrupt-cells = <3>;
  45. reg = <0xc0011000 0x1000>,
  46. <0xc0010100 0x0100>;
  47. };
  48. rstc-iobg {
  49. compatible = "simple-bus";
  50. #address-cells = <1>;
  51. #size-cells = <1>;
  52. ranges = <0xc2000000 0xc2000000 0x1000000>;
  53. rstc: reset-controller@c2000000 {
  54. compatible = "sirf,marco-rstc";
  55. reg = <0xc2000000 0x10000>;
  56. #reset-cells = <1>;
  57. };
  58. };
  59. sys-iobg {
  60. compatible = "simple-bus";
  61. #address-cells = <1>;
  62. #size-cells = <1>;
  63. ranges = <0xc3000000 0xc3000000 0x1000000>;
  64. clock-controller@c3000000 {
  65. compatible = "sirf,marco-clkc";
  66. reg = <0xc3000000 0x1000>;
  67. interrupts = <0 3 0>;
  68. };
  69. rsc-controller@c3010000 {
  70. compatible = "sirf,marco-rsc";
  71. reg = <0xc3010000 0x1000>;
  72. };
  73. };
  74. mem-iobg {
  75. compatible = "simple-bus";
  76. #address-cells = <1>;
  77. #size-cells = <1>;
  78. ranges = <0xc4000000 0xc4000000 0x1000000>;
  79. memory-controller@c4000000 {
  80. compatible = "sirf,marco-memc";
  81. reg = <0xc4000000 0x10000>;
  82. interrupts = <0 27 0>;
  83. };
  84. };
  85. disp-iobg0 {
  86. compatible = "simple-bus";
  87. #address-cells = <1>;
  88. #size-cells = <1>;
  89. ranges = <0xc5000000 0xc5000000 0x1000000>;
  90. display0@c5000000 {
  91. compatible = "sirf,marco-lcd";
  92. reg = <0xc5000000 0x10000>;
  93. interrupts = <0 30 0>;
  94. };
  95. vpp0@c5010000 {
  96. compatible = "sirf,marco-vpp";
  97. reg = <0xc5010000 0x10000>;
  98. interrupts = <0 31 0>;
  99. };
  100. };
  101. disp-iobg1 {
  102. compatible = "simple-bus";
  103. #address-cells = <1>;
  104. #size-cells = <1>;
  105. ranges = <0xc6000000 0xc6000000 0x1000000>;
  106. display1@c6000000 {
  107. compatible = "sirf,marco-lcd";
  108. reg = <0xc6000000 0x10000>;
  109. interrupts = <0 62 0>;
  110. };
  111. vpp1@c6010000 {
  112. compatible = "sirf,marco-vpp";
  113. reg = <0xc6010000 0x10000>;
  114. interrupts = <0 63 0>;
  115. };
  116. };
  117. graphics-iobg {
  118. compatible = "simple-bus";
  119. #address-cells = <1>;
  120. #size-cells = <1>;
  121. ranges = <0xc8000000 0xc8000000 0x1000000>;
  122. graphics@c8000000 {
  123. compatible = "powervr,sgx540";
  124. reg = <0xc8000000 0x1000000>;
  125. interrupts = <0 6 0>;
  126. };
  127. };
  128. multimedia-iobg {
  129. compatible = "simple-bus";
  130. #address-cells = <1>;
  131. #size-cells = <1>;
  132. ranges = <0xc9000000 0xc9000000 0x1000000>;
  133. multimedia@a0000000 {
  134. compatible = "sirf,marco-video-codec";
  135. reg = <0xc9000000 0x1000000>;
  136. interrupts = <0 5 0>;
  137. };
  138. };
  139. dsp-iobg {
  140. compatible = "simple-bus";
  141. #address-cells = <1>;
  142. #size-cells = <1>;
  143. ranges = <0xca000000 0xca000000 0x2000000>;
  144. dspif@ca000000 {
  145. compatible = "sirf,marco-dspif";
  146. reg = <0xca000000 0x10000>;
  147. interrupts = <0 9 0>;
  148. };
  149. gps@ca010000 {
  150. compatible = "sirf,marco-gps";
  151. reg = <0xca010000 0x10000>;
  152. interrupts = <0 7 0>;
  153. };
  154. dsp@cb000000 {
  155. compatible = "sirf,marco-dsp";
  156. reg = <0xcb000000 0x1000000>;
  157. interrupts = <0 8 0>;
  158. };
  159. };
  160. peri-iobg {
  161. compatible = "simple-bus";
  162. #address-cells = <1>;
  163. #size-cells = <1>;
  164. ranges = <0xcc000000 0xcc000000 0x2000000>;
  165. timer@cc020000 {
  166. compatible = "sirf,marco-tick";
  167. reg = <0xcc020000 0x1000>;
  168. interrupts = <0 0 0>,
  169. <0 1 0>,
  170. <0 2 0>,
  171. <0 49 0>,
  172. <0 50 0>,
  173. <0 51 0>;
  174. };
  175. nand@cc030000 {
  176. compatible = "sirf,marco-nand";
  177. reg = <0xcc030000 0x10000>;
  178. interrupts = <0 41 0>;
  179. };
  180. audio@cc040000 {
  181. compatible = "sirf,marco-audio";
  182. reg = <0xcc040000 0x10000>;
  183. interrupts = <0 35 0>;
  184. };
  185. uart0: uart@cc050000 {
  186. cell-index = <0>;
  187. compatible = "sirf,marco-uart";
  188. reg = <0xcc050000 0x1000>;
  189. interrupts = <0 17 0>;
  190. fifosize = <128>;
  191. status = "disabled";
  192. };
  193. uart1: uart@cc060000 {
  194. cell-index = <1>;
  195. compatible = "sirf,marco-uart";
  196. reg = <0xcc060000 0x1000>;
  197. interrupts = <0 18 0>;
  198. fifosize = <32>;
  199. status = "disabled";
  200. };
  201. uart2: uart@cc070000 {
  202. cell-index = <2>;
  203. compatible = "sirf,marco-uart";
  204. reg = <0xcc070000 0x1000>;
  205. interrupts = <0 19 0>;
  206. fifosize = <128>;
  207. status = "disabled";
  208. };
  209. uart3: uart@cc190000 {
  210. cell-index = <3>;
  211. compatible = "sirf,marco-uart";
  212. reg = <0xcc190000 0x1000>;
  213. interrupts = <0 66 0>;
  214. fifosize = <128>;
  215. status = "disabled";
  216. };
  217. uart4: uart@cc1a0000 {
  218. cell-index = <4>;
  219. compatible = "sirf,marco-uart";
  220. reg = <0xcc1a0000 0x1000>;
  221. interrupts = <0 69 0>;
  222. fifosize = <128>;
  223. status = "disabled";
  224. };
  225. usp0: usp@cc080000 {
  226. cell-index = <0>;
  227. compatible = "sirf,marco-usp";
  228. reg = <0xcc080000 0x10000>;
  229. interrupts = <0 20 0>;
  230. status = "disabled";
  231. };
  232. usp1: usp@cc090000 {
  233. cell-index = <1>;
  234. compatible = "sirf,marco-usp";
  235. reg = <0xcc090000 0x10000>;
  236. interrupts = <0 21 0>;
  237. status = "disabled";
  238. };
  239. usp2: usp@cc0a0000 {
  240. cell-index = <2>;
  241. compatible = "sirf,marco-usp";
  242. reg = <0xcc0a0000 0x10000>;
  243. interrupts = <0 22 0>;
  244. status = "disabled";
  245. };
  246. dmac0: dma-controller@cc0b0000 {
  247. cell-index = <0>;
  248. compatible = "sirf,marco-dmac";
  249. reg = <0xcc0b0000 0x10000>;
  250. interrupts = <0 12 0>;
  251. };
  252. dmac1: dma-controller@cc160000 {
  253. cell-index = <1>;
  254. compatible = "sirf,marco-dmac";
  255. reg = <0xcc160000 0x10000>;
  256. interrupts = <0 13 0>;
  257. };
  258. vip@cc0c0000 {
  259. compatible = "sirf,marco-vip";
  260. reg = <0xcc0c0000 0x10000>;
  261. };
  262. spi0: spi@cc0d0000 {
  263. cell-index = <0>;
  264. compatible = "sirf,marco-spi";
  265. reg = <0xcc0d0000 0x10000>;
  266. interrupts = <0 15 0>;
  267. sirf,spi-num-chipselects = <1>;
  268. cs-gpios = <&gpio 0 0>;
  269. sirf,spi-dma-rx-channel = <25>;
  270. sirf,spi-dma-tx-channel = <20>;
  271. #address-cells = <1>;
  272. #size-cells = <0>;
  273. status = "disabled";
  274. };
  275. spi1: spi@cc170000 {
  276. cell-index = <1>;
  277. compatible = "sirf,marco-spi";
  278. reg = <0xcc170000 0x10000>;
  279. interrupts = <0 16 0>;
  280. sirf,spi-num-chipselects = <1>;
  281. cs-gpios = <&gpio 0 0>;
  282. sirf,spi-dma-rx-channel = <12>;
  283. sirf,spi-dma-tx-channel = <13>;
  284. #address-cells = <1>;
  285. #size-cells = <0>;
  286. status = "disabled";
  287. };
  288. i2c0: i2c@cc0e0000 {
  289. cell-index = <0>;
  290. compatible = "sirf,marco-i2c";
  291. reg = <0xcc0e0000 0x10000>;
  292. interrupts = <0 24 0>;
  293. #address-cells = <1>;
  294. #size-cells = <0>;
  295. status = "disabled";
  296. };
  297. i2c1: i2c@cc0f0000 {
  298. cell-index = <1>;
  299. compatible = "sirf,marco-i2c";
  300. reg = <0xcc0f0000 0x10000>;
  301. interrupts = <0 25 0>;
  302. #address-cells = <1>;
  303. #size-cells = <0>;
  304. status = "disabled";
  305. };
  306. tsc@cc110000 {
  307. compatible = "sirf,marco-tsc";
  308. reg = <0xcc110000 0x10000>;
  309. interrupts = <0 33 0>;
  310. };
  311. gpio: pinctrl@cc120000 {
  312. #gpio-cells = <2>;
  313. #interrupt-cells = <2>;
  314. compatible = "sirf,marco-pinctrl";
  315. reg = <0xcc120000 0x10000>;
  316. interrupts = <0 43 0>,
  317. <0 44 0>,
  318. <0 45 0>,
  319. <0 46 0>,
  320. <0 47 0>;
  321. gpio-controller;
  322. interrupt-controller;
  323. lcd_16pins_a: lcd0_0 {
  324. lcd {
  325. sirf,pins = "lcd_16bitsgrp";
  326. sirf,function = "lcd_16bits";
  327. };
  328. };
  329. lcd_18pins_a: lcd0_1 {
  330. lcd {
  331. sirf,pins = "lcd_18bitsgrp";
  332. sirf,function = "lcd_18bits";
  333. };
  334. };
  335. lcd_24pins_a: lcd0_2 {
  336. lcd {
  337. sirf,pins = "lcd_24bitsgrp";
  338. sirf,function = "lcd_24bits";
  339. };
  340. };
  341. lcdrom_pins_a: lcdrom0_0 {
  342. lcd {
  343. sirf,pins = "lcdromgrp";
  344. sirf,function = "lcdrom";
  345. };
  346. };
  347. uart0_pins_a: uart0_0 {
  348. uart {
  349. sirf,pins = "uart0grp";
  350. sirf,function = "uart0";
  351. };
  352. };
  353. uart1_pins_a: uart1_0 {
  354. uart {
  355. sirf,pins = "uart1grp";
  356. sirf,function = "uart1";
  357. };
  358. };
  359. uart2_pins_a: uart2_0 {
  360. uart {
  361. sirf,pins = "uart2grp";
  362. sirf,function = "uart2";
  363. };
  364. };
  365. uart2_noflow_pins_a: uart2_1 {
  366. uart {
  367. sirf,pins = "uart2_nostreamctrlgrp";
  368. sirf,function = "uart2_nostreamctrl";
  369. };
  370. };
  371. spi0_pins_a: spi0_0 {
  372. spi {
  373. sirf,pins = "spi0grp";
  374. sirf,function = "spi0";
  375. };
  376. };
  377. spi1_pins_a: spi1_0 {
  378. spi {
  379. sirf,pins = "spi1grp";
  380. sirf,function = "spi1";
  381. };
  382. };
  383. i2c0_pins_a: i2c0_0 {
  384. i2c {
  385. sirf,pins = "i2c0grp";
  386. sirf,function = "i2c0";
  387. };
  388. };
  389. i2c1_pins_a: i2c1_0 {
  390. i2c {
  391. sirf,pins = "i2c1grp";
  392. sirf,function = "i2c1";
  393. };
  394. };
  395. pwm0_pins_a: pwm0_0 {
  396. pwm {
  397. sirf,pins = "pwm0grp";
  398. sirf,function = "pwm0";
  399. };
  400. };
  401. pwm1_pins_a: pwm1_0 {
  402. pwm {
  403. sirf,pins = "pwm1grp";
  404. sirf,function = "pwm1";
  405. };
  406. };
  407. pwm2_pins_a: pwm2_0 {
  408. pwm {
  409. sirf,pins = "pwm2grp";
  410. sirf,function = "pwm2";
  411. };
  412. };
  413. pwm3_pins_a: pwm3_0 {
  414. pwm {
  415. sirf,pins = "pwm3grp";
  416. sirf,function = "pwm3";
  417. };
  418. };
  419. gps_pins_a: gps_0 {
  420. gps {
  421. sirf,pins = "gpsgrp";
  422. sirf,function = "gps";
  423. };
  424. };
  425. vip_pins_a: vip_0 {
  426. vip {
  427. sirf,pins = "vipgrp";
  428. sirf,function = "vip";
  429. };
  430. };
  431. sdmmc0_pins_a: sdmmc0_0 {
  432. sdmmc0 {
  433. sirf,pins = "sdmmc0grp";
  434. sirf,function = "sdmmc0";
  435. };
  436. };
  437. sdmmc1_pins_a: sdmmc1_0 {
  438. sdmmc1 {
  439. sirf,pins = "sdmmc1grp";
  440. sirf,function = "sdmmc1";
  441. };
  442. };
  443. sdmmc2_pins_a: sdmmc2_0 {
  444. sdmmc2 {
  445. sirf,pins = "sdmmc2grp";
  446. sirf,function = "sdmmc2";
  447. };
  448. };
  449. sdmmc3_pins_a: sdmmc3_0 {
  450. sdmmc3 {
  451. sirf,pins = "sdmmc3grp";
  452. sirf,function = "sdmmc3";
  453. };
  454. };
  455. sdmmc4_pins_a: sdmmc4_0 {
  456. sdmmc4 {
  457. sirf,pins = "sdmmc4grp";
  458. sirf,function = "sdmmc4";
  459. };
  460. };
  461. sdmmc5_pins_a: sdmmc5_0 {
  462. sdmmc5 {
  463. sirf,pins = "sdmmc5grp";
  464. sirf,function = "sdmmc5";
  465. };
  466. };
  467. i2s_pins_a: i2s_0 {
  468. i2s {
  469. sirf,pins = "i2sgrp";
  470. sirf,function = "i2s";
  471. };
  472. };
  473. ac97_pins_a: ac97_0 {
  474. ac97 {
  475. sirf,pins = "ac97grp";
  476. sirf,function = "ac97";
  477. };
  478. };
  479. nand_pins_a: nand_0 {
  480. nand {
  481. sirf,pins = "nandgrp";
  482. sirf,function = "nand";
  483. };
  484. };
  485. usp0_pins_a: usp0_0 {
  486. usp0 {
  487. sirf,pins = "usp0grp";
  488. sirf,function = "usp0";
  489. };
  490. };
  491. usp1_pins_a: usp1_0 {
  492. usp1 {
  493. sirf,pins = "usp1grp";
  494. sirf,function = "usp1";
  495. };
  496. };
  497. usp2_pins_a: usp2_0 {
  498. usp2 {
  499. sirf,pins = "usp2grp";
  500. sirf,function = "usp2";
  501. };
  502. };
  503. usb0_utmi_drvbus_pins_a: usb0_utmi_drvbus_0 {
  504. usb0_utmi_drvbus {
  505. sirf,pins = "usb0_utmi_drvbusgrp";
  506. sirf,function = "usb0_utmi_drvbus";
  507. };
  508. };
  509. usb1_utmi_drvbus_pins_a: usb1_utmi_drvbus_0 {
  510. usb1_utmi_drvbus {
  511. sirf,pins = "usb1_utmi_drvbusgrp";
  512. sirf,function = "usb1_utmi_drvbus";
  513. };
  514. };
  515. warm_rst_pins_a: warm_rst_0 {
  516. warm_rst {
  517. sirf,pins = "warm_rstgrp";
  518. sirf,function = "warm_rst";
  519. };
  520. };
  521. pulse_count_pins_a: pulse_count_0 {
  522. pulse_count {
  523. sirf,pins = "pulse_countgrp";
  524. sirf,function = "pulse_count";
  525. };
  526. };
  527. cko0_rst_pins_a: cko0_rst_0 {
  528. cko0_rst {
  529. sirf,pins = "cko0_rstgrp";
  530. sirf,function = "cko0_rst";
  531. };
  532. };
  533. cko1_rst_pins_a: cko1_rst_0 {
  534. cko1_rst {
  535. sirf,pins = "cko1_rstgrp";
  536. sirf,function = "cko1_rst";
  537. };
  538. };
  539. };
  540. pwm@cc130000 {
  541. compatible = "sirf,marco-pwm";
  542. reg = <0xcc130000 0x10000>;
  543. };
  544. efusesys@cc140000 {
  545. compatible = "sirf,marco-efuse";
  546. reg = <0xcc140000 0x10000>;
  547. };
  548. pulsec@cc150000 {
  549. compatible = "sirf,marco-pulsec";
  550. reg = <0xcc150000 0x10000>;
  551. interrupts = <0 48 0>;
  552. };
  553. pci-iobg {
  554. compatible = "sirf,marco-pciiobg", "simple-bus";
  555. #address-cells = <1>;
  556. #size-cells = <1>;
  557. ranges = <0xcd000000 0xcd000000 0x1000000>;
  558. sd0: sdhci@cd000000 {
  559. cell-index = <0>;
  560. compatible = "sirf,marco-sdhc";
  561. reg = <0xcd000000 0x100000>;
  562. interrupts = <0 38 0>;
  563. status = "disabled";
  564. };
  565. sd1: sdhci@cd100000 {
  566. cell-index = <1>;
  567. compatible = "sirf,marco-sdhc";
  568. reg = <0xcd100000 0x100000>;
  569. interrupts = <0 38 0>;
  570. status = "disabled";
  571. };
  572. sd2: sdhci@cd200000 {
  573. cell-index = <2>;
  574. compatible = "sirf,marco-sdhc";
  575. reg = <0xcd200000 0x100000>;
  576. interrupts = <0 23 0>;
  577. status = "disabled";
  578. };
  579. sd3: sdhci@cd300000 {
  580. cell-index = <3>;
  581. compatible = "sirf,marco-sdhc";
  582. reg = <0xcd300000 0x100000>;
  583. interrupts = <0 23 0>;
  584. status = "disabled";
  585. };
  586. sd4: sdhci@cd400000 {
  587. cell-index = <4>;
  588. compatible = "sirf,marco-sdhc";
  589. reg = <0xcd400000 0x100000>;
  590. interrupts = <0 39 0>;
  591. status = "disabled";
  592. };
  593. sd5: sdhci@cd500000 {
  594. cell-index = <5>;
  595. compatible = "sirf,marco-sdhc";
  596. reg = <0xcd500000 0x100000>;
  597. interrupts = <0 39 0>;
  598. status = "disabled";
  599. };
  600. pci-copy@cd900000 {
  601. compatible = "sirf,marco-pcicp";
  602. reg = <0xcd900000 0x100000>;
  603. interrupts = <0 40 0>;
  604. };
  605. rom-interface@cda00000 {
  606. compatible = "sirf,marco-romif";
  607. reg = <0xcda00000 0x100000>;
  608. };
  609. };
  610. };
  611. rtc-iobg {
  612. compatible = "sirf,marco-rtciobg", "sirf-marco-rtciobg-bus";
  613. #address-cells = <1>;
  614. #size-cells = <1>;
  615. reg = <0xc1000000 0x10000>;
  616. gpsrtc@1000 {
  617. compatible = "sirf,marco-gpsrtc";
  618. reg = <0x1000 0x1000>;
  619. interrupts = <0 55 0>,
  620. <0 56 0>,
  621. <0 57 0>;
  622. };
  623. sysrtc@2000 {
  624. compatible = "sirf,marco-sysrtc";
  625. reg = <0x2000 0x1000>;
  626. interrupts = <0 52 0>,
  627. <0 53 0>,
  628. <0 54 0>;
  629. };
  630. pwrc@3000 {
  631. compatible = "sirf,marco-pwrc";
  632. reg = <0x3000 0x1000>;
  633. interrupts = <0 32 0>;
  634. };
  635. };
  636. uus-iobg {
  637. compatible = "simple-bus";
  638. #address-cells = <1>;
  639. #size-cells = <1>;
  640. ranges = <0xce000000 0xce000000 0x1000000>;
  641. usb0: usb@ce000000 {
  642. compatible = "chipidea,ci13611a-marco";
  643. reg = <0xce000000 0x10000>;
  644. interrupts = <0 10 0>;
  645. };
  646. usb1: usb@ce010000 {
  647. compatible = "chipidea,ci13611a-marco";
  648. reg = <0xce010000 0x10000>;
  649. interrupts = <0 11 0>;
  650. };
  651. security@ce020000 {
  652. compatible = "sirf,marco-security";
  653. reg = <0xce020000 0x10000>;
  654. interrupts = <0 42 0>;
  655. };
  656. };
  657. can-iobg {
  658. compatible = "simple-bus";
  659. #address-cells = <1>;
  660. #size-cells = <1>;
  661. ranges = <0xd0000000 0xd0000000 0x1000000>;
  662. can0: can@d0000000 {
  663. compatible = "sirf,marco-can";
  664. reg = <0xd0000000 0x10000>;
  665. };
  666. can1: can@d0010000 {
  667. compatible = "sirf,marco-can";
  668. reg = <0xd0010000 0x10000>;
  669. };
  670. };
  671. lvds-iobg {
  672. compatible = "simple-bus";
  673. #address-cells = <1>;
  674. #size-cells = <1>;
  675. ranges = <0xd1000000 0xd1000000 0x1000000>;
  676. lvds@d1000000 {
  677. compatible = "sirf,marco-lvds";
  678. reg = <0xd1000000 0x10000>;
  679. interrupts = <0 64 0>;
  680. };
  681. };
  682. };
  683. };