mlt8735_f3gh.dts 15 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670
  1. /dts-v1/;
  2. #include "mt6735.dtsi"
  3. #include "cust.dtsi"
  4. #include "cust_eint.dtsi"
  5. #include "mlt8735_f3gh_bat_setting.dtsi"
  6. / {
  7. memory@40000000 {
  8. device_type = "memory";
  9. reg = <0 0x40000000 0 0x80000000>;
  10. };
  11. led0:led@0 {
  12. compatible = "mediatek,red";
  13. led_mode = <0>;
  14. data = <1>;
  15. pwm_config = <0 0 0 0 0>;
  16. };
  17. led1:led@1 {
  18. compatible = "mediatek,green";
  19. led_mode = <0>;
  20. data = <1>;
  21. pwm_config = <0 0 0 0 0>;
  22. };
  23. led2:led@2 {
  24. compatible = "mediatek,blue";
  25. led_mode = <0>;
  26. data = <1>;
  27. pwm_config = <0 0 0 0 0>;
  28. };
  29. led3:led@3 {
  30. compatible = "mediatek,jogball-backlight";
  31. led_mode = <0>;
  32. data = <1>;
  33. pwm_config = <0 0 0 0 0>;
  34. };
  35. led4:led@4 {
  36. compatible = "mediatek,keyboard-backlight";
  37. led_mode = <0>;
  38. data = <1>;
  39. pwm_config = <0 0 0 0 0>;
  40. };
  41. led5:led@5 {
  42. compatible = "mediatek,button-backlight";
  43. led_mode = <0>;
  44. data = <1>;
  45. pwm_config = <0 0 0 0 0>;
  46. };
  47. led6:led@6 {
  48. compatible = "mediatek,lcd-backlight";
  49. led_mode = <5>;
  50. data = <1>;
  51. pwm_config = <0 0 0 0 0>;
  52. };
  53. vibrator0:vibrator@0 {
  54. compatible = "mediatek,vibrator";
  55. vib_timer = <25>;
  56. vib_limit = <9>;
  57. vib_vol= <5>;
  58. };
  59. cust_accel@0 {
  60. compatible = "mediatek,bma222e_new";
  61. i2c_num = <2>;
  62. i2c_addr = <0x18 0 0 0>;
  63. direction = <0>;
  64. power_id = <0xffff>;
  65. power_vol = <0>;
  66. firlen = <16>;
  67. is_batch_supported = <0>;
  68. };
  69. cust_alsps@0 {
  70. compatible = "mediatek,epl2182";
  71. i2c_num = <2>;
  72. i2c_addr = <0x72 0x48 0x78 0x00>;
  73. polling_mode_ps = <0>;
  74. polling_mode_als = <1>;
  75. power_id = <0xffff>;
  76. power_vol = <0>;
  77. als_level = <0 1 1 7 15 15 100 1000 2000 3000 6000 10000 14000 18000 20000>;
  78. als_value = <40 40 90 90 160 160 225 320 640 1280 1280 2600 2600 2600 10240 10240>;
  79. ps_threshold_high = <900>;
  80. ps_threshold_low = <600>;
  81. is_batch_supported_ps = <0>;
  82. is_batch_supported_als = <0>;
  83. };
  84. };
  85. &accdet {
  86. accdet-mic-vol = <7>;
  87. headset-mode-setting = <0x500 0x200 1 0x1F0 0x800 0x800 0x20>;
  88. accdet-plugout-debounce = <20>;
  89. /*1:ACC mode, 2:low cost without in bias, 6:low cost with in bias*/
  90. accdet-mic-mode = <1>;
  91. /*0--MD_MAX--UP_MAX--DW_MAX*/
  92. headset-three-key-threshold = <0 80 220 500>;
  93. /*0--MD_MAX--VOICE_MAX--UP_MAX--DW_MAX*/
  94. headset-four-key-threshold = <0 58 121 192 450>;
  95. /* ACCDET GPIO standardization ACC mode use */
  96. pinctrl-names = "default", "state_eint_as_int";
  97. pinctrl-0 = <&accdet_pins_default>;
  98. pinctrl-1 = <&accdet_pins_eint_as_int>;
  99. status = "okay";
  100. };
  101. &pio {
  102. accdet_pins_default: eint6default {
  103. };
  104. accdet_pins_eint_as_int: eint@6 {
  105. pins_cmd_dat {
  106. pins = <PINMUX_GPIO6__FUNC_GPIO6>;
  107. slew-rate = <0>;
  108. bias-disable;
  109. };
  110. };
  111. };
  112. &touch {
  113. tpd-resolution = <768 1024>;
  114. use-tpd-button = <0>;
  115. tpd-key-num = <3>;
  116. tpd-key-local= <139 172 158 0>;
  117. tpd-key-dim-local = <90 883 100 40 230 883 100 40 370 883 100 40 0 0 0 0>;
  118. tpd-max-touch-num = <5>;
  119. tpd-filter-enable = <1>;
  120. tpd-filter-pixel-density = <124>;
  121. tpd-filter-custom-prameters = <0 0 0 0 0 0 0 0 0 0 0 0>;
  122. tpd-filter-custom-speed = <0 0 0>;
  123. pinctrl-names = "default", "state_eint_as_int", "state_eint_output0", "state_eint_output1",
  124. "state_rst_output0", "state_rst_output1";
  125. pinctrl-0 = <&CTP_pins_default>;
  126. pinctrl-1 = <&CTP_pins_eint_as_int>;
  127. pinctrl-2 = <&CTP_pins_eint_output0>;
  128. pinctrl-3 = <&CTP_pins_eint_output1>;
  129. pinctrl-4 = <&CTP_pins_rst_output0>;
  130. pinctrl-5 = <&CTP_pins_rst_output1>;
  131. status = "okay";
  132. };
  133. &mtkfb {
  134. reg = <0x7f000000 0x1000000>;
  135. };
  136. &pio {
  137. alsps_intpin_cfg: alspspincfg {
  138. pins_cmd_dat {
  139. pins = <PINMUX_GPIO65__FUNC_GPIO65>;
  140. slew-rate = <0>;
  141. bias-pull-up = <00>;
  142. };
  143. };
  144. alsps_intpin_default: alspsdefaultcfg {
  145. };
  146. CTP_pins_default: eint0default {
  147. };
  148. CTP_pins_eint_as_int: eint@0 {
  149. pins_cmd_dat {
  150. pins = <PINMUX_GPIO10__FUNC_GPIO10>;
  151. slew-rate = <0>;
  152. bias-disable;
  153. };
  154. };
  155. CTP_pins_eint_output0: eintoutput0 {
  156. pins_cmd_dat {
  157. pins = <PINMUX_GPIO10__FUNC_GPIO10>;
  158. slew-rate = <1>;
  159. output-low;
  160. };
  161. };
  162. CTP_pins_eint_output1: eintoutput1 {
  163. pins_cmd_dat {
  164. pins = <PINMUX_GPIO10__FUNC_GPIO10>;
  165. slew-rate = <1>;
  166. output-high;
  167. };
  168. };
  169. CTP_pins_rst_output0: rstoutput0 {
  170. pins_cmd_dat {
  171. pins = <PINMUX_GPIO62__FUNC_GPIO62>;
  172. slew-rate = <1>;
  173. output-low;
  174. };
  175. };
  176. CTP_pins_rst_output1: rstoutput1 {
  177. pins_cmd_dat {
  178. pins = <PINMUX_GPIO62__FUNC_GPIO62>;
  179. slew-rate = <1>;
  180. output-high;
  181. };
  182. };
  183. };
  184. &alsps {
  185. pinctrl-names = "pin_default", "pin_cfg";
  186. pinctrl-0 = <&alsps_intpin_default>;
  187. pinctrl-1 = <&alsps_intpin_cfg>;
  188. status = "okay";
  189. };
  190. /* TOUCH end */
  191. /* CAMERA GPIO begin */
  192. &pio {
  193. camera_pins_cam0_rst0: cam0@0 {
  194. pins_cmd_dat {
  195. pins = <PINMUX_GPIO44__FUNC_GPIO44>;/*GPIO_CAMERA_CMRST_PIN*/
  196. slew-rate = <1>; /*direction 0:in, 1:out*/
  197. output-low;/*direction out used only. output_low or high*/
  198. };
  199. };
  200. camera_pins_cam0_rst1: cam0@1 {
  201. pins_cmd_dat {
  202. pins = <PINMUX_GPIO44__FUNC_GPIO44>;/*GPIO_CAMERA_CMRST_PIN*/
  203. slew-rate = <1>;
  204. output-high;
  205. };
  206. };
  207. camera_pins_cam0_pnd0: cam0@2 {
  208. pins_cmd_dat {
  209. pins = <PINMUX_GPIO7__FUNC_GPIO7>;/*GPIO_CAMERA_CMPDN_PIN*/
  210. slew-rate = <1>;
  211. output-low;
  212. };
  213. };
  214. camera_pins_cam0_pnd1: cam0@3 {
  215. pins_cmd_dat {
  216. pins = <PINMUX_GPIO7__FUNC_GPIO7>;/*GPIO_CAMERA_CMPDN_PIN*/
  217. slew-rate = <1>;
  218. output-high;
  219. };
  220. };
  221. camera_pins_cam1_rst0: cam1@0 {
  222. pins_cmd_dat {
  223. pins = <PINMUX_GPIO11__FUNC_GPIO11>;/*GPIO_CAMERA_CMRST1_PIN*/
  224. slew-rate = <1>; /*direction 0:in, 1:out*/
  225. output-low;/*direction out used only. output_low or high*/
  226. };
  227. };
  228. camera_pins_cam1_rst1: cam1@1 {
  229. pins_cmd_dat {
  230. pins = <PINMUX_GPIO11__FUNC_GPIO11>;/*GPIO_CAMERA_CMRST1_PIN*/
  231. slew-rate = <1>;
  232. output-high;
  233. };
  234. };
  235. camera_pins_cam1_pnd0: cam1@2 {
  236. pins_cmd_dat {
  237. pins = <PINMUX_GPIO12__FUNC_GPIO12>;/*GPIO_CAMERA_CMPDN1_PIN*/
  238. slew-rate = <1>;
  239. output-low;
  240. };
  241. };
  242. camera_pins_cam1_pnd1: cam1@3 {
  243. pins_cmd_dat {
  244. pins = <PINMUX_GPIO12__FUNC_GPIO12>;/*GPIO_CAMERA_CMPDN1_PIN*/
  245. slew-rate = <1>;
  246. output-high;
  247. };
  248. };
  249. camera_pins_default: camdefault {
  250. };
  251. };
  252. &kd_camera_hw1 {
  253. pinctrl-names = "cam_default", "cam0_rst0", "cam0_rst1", "cam0_pnd0", "cam0_pnd1",
  254. "cam1_rst0", "cam1_rst1", "cam1_pnd0", "cam1_pnd1";
  255. pinctrl-0 = <&camera_pins_default>;
  256. pinctrl-1 = <&camera_pins_cam0_rst0>;
  257. pinctrl-2 = <&camera_pins_cam0_rst1>;
  258. pinctrl-3 = <&camera_pins_cam0_pnd0>;
  259. pinctrl-4 = <&camera_pins_cam0_pnd1>;
  260. pinctrl-5 = <&camera_pins_cam1_rst0>;
  261. pinctrl-6 = <&camera_pins_cam1_rst1>;
  262. pinctrl-7 = <&camera_pins_cam1_pnd0>;
  263. pinctrl-8 = <&camera_pins_cam1_pnd1>;
  264. status = "okay";
  265. };
  266. /* CAMERA GPIO end */
  267. /* LCM GPIO set */
  268. &dispsys {
  269. lcm_power_gpio = <&pio 1 0>;
  270. lcm_bl_gpio = <&pio 3 0>;
  271. };
  272. /* LCM end */
  273. /* CONSYS GPIO standardization */
  274. &pio {
  275. consys_pins_default: default {
  276. };
  277. gpslna_pins_init: gpslna@0 {
  278. pins_cmd_dat {
  279. pins = <PINMUX_GPIO79__FUNC_GPIO79>;
  280. slew-rate = <0>;
  281. bias-disable;
  282. output-low;
  283. };
  284. };
  285. gpslna_pins_oh: gpslna@1 {
  286. pins_cmd_dat {
  287. pins = <PINMUX_GPIO79__FUNC_GPIO79>;
  288. slew-rate = <1>;
  289. output-high;
  290. };
  291. };
  292. gpslna_pins_ol: gpslna@2 {
  293. pins_cmd_dat {
  294. pins = <PINMUX_GPIO79__FUNC_GPIO79>;
  295. slew-rate = <1>;
  296. output-low;
  297. };
  298. };
  299. };
  300. &consys {
  301. pinctrl-names = "default", "gps_lna_state_init", "gps_lna_state_oh", "gps_lna_state_ol";
  302. pinctrl-0 = <&consys_pins_default>;
  303. pinctrl-1 = <&gpslna_pins_init>;
  304. pinctrl-2 = <&gpslna_pins_oh>;
  305. pinctrl-3 = <&gpslna_pins_ol>;
  306. status = "okay";
  307. };
  308. /* CONSYS end */
  309. /* AUDIO GPIO standardization */
  310. &audgpio {
  311. pinctrl-names = "default", "audpmicclk-mode0", "audpmicclk-mode1", "audi2s1-mode0",
  312. "audi2s1-mode1", "extamp-pullhigh", "extamp-pulllow", "extamp2-pullhigh",
  313. "extamp2-pulllow", "rcvspk-pullhigh", "rcvspk-pulllow";
  314. pinctrl-0 = <&aud_pins_default>;
  315. pinctrl-1 = <&aud_pins_pmicclk_mode0>;
  316. pinctrl-2 = <&aud_pins_pmicclk_mode1>;
  317. pinctrl-3 = <&aud_pins_i2s1_mode0>;
  318. pinctrl-4 = <&aud_pins_i2s1_mode1>;
  319. pinctrl-5 = <&aud_pins_extamp_high>;
  320. pinctrl-6 = <&aud_pins_extamp_low>;
  321. pinctrl-7 = <&aud_pins_extamp2_high>;
  322. pinctrl-8 = <&aud_pins_extamp2_low>;
  323. pinctrl-9 = <&aud_pins_rcvspk_high>;
  324. pinctrl-10 = <&aud_pins_rcvspk_low>;
  325. status = "okay";
  326. };
  327. &pio {
  328. aud_pins_default: audiodefault {
  329. };
  330. aud_pins_pmicclk_mode0: pmicclkmode0 {
  331. pins_cmd0_dat {
  332. pins = <PINMUX_GPIO143__FUNC_GPIO143>;
  333. };
  334. pins_cmd1_dat {
  335. pins = <PINMUX_GPIO144__FUNC_GPIO144>;
  336. };
  337. pins_cmd2_dat {
  338. pins = <PINMUX_GPIO145__FUNC_GPIO145>;
  339. };
  340. };
  341. aud_pins_pmicclk_mode1: pmicclkmode1 {
  342. pins_cmd0_dat {
  343. pins = <PINMUX_GPIO143__FUNC_AUD_CLK_MOSI>;
  344. };
  345. pins_cmd1_dat {
  346. pins = <PINMUX_GPIO144__FUNC_AUD_DAT_MISO>;
  347. };
  348. pins_cmd2_dat {
  349. pins = <PINMUX_GPIO145__FUNC_AUD_DAT_MOSI>;
  350. };
  351. };
  352. aud_pins_i2s1_mode0: audi2s1mode0 {
  353. pins_cmd0_dat {
  354. pins = <PINMUX_GPIO78__FUNC_GPIO78>;
  355. };
  356. pins_cmd1_dat {
  357. pins = <PINMUX_GPIO79__FUNC_GPIO79>;
  358. };
  359. pins_cmd2_dat {
  360. pins = <PINMUX_GPIO80__FUNC_GPIO80>;
  361. };
  362. };
  363. aud_pins_i2s1_mode1: audi2s1mode1 {
  364. pins_cmd0_dat {
  365. pins = <PINMUX_GPIO78__FUNC_I2S0_DI>;
  366. };
  367. pins_cmd1_dat {
  368. pins = <PINMUX_GPIO79__FUNC_I2S0_LRCK>;
  369. };
  370. pins_cmd2_dat {
  371. pins = <PINMUX_GPIO80__FUNC_I2S0_BCK>;
  372. };
  373. };
  374. aud_pins_extamp_high: audexamphigh {
  375. pins_cmd_dat {
  376. pins = <PINMUX_GPIO129__FUNC_GPIO129>;
  377. slew-rate = <1>;
  378. output-high;
  379. };
  380. };
  381. aud_pins_extamp_low: audexamplow {
  382. pins_cmd_dat {
  383. pins = <PINMUX_GPIO129__FUNC_GPIO129>;
  384. slew-rate = <1>;
  385. output-low;
  386. };
  387. };
  388. aud_pins_extamp2_high: audexam2phigh {
  389. pins_cmd_dat {
  390. pins = <PINMUX_GPIO128__FUNC_GPIO128>;
  391. slew-rate = <1>;
  392. output-high;
  393. };
  394. };
  395. aud_pins_extamp2_low: audexamp2low {
  396. pins_cmd_dat {
  397. pins = <PINMUX_GPIO128__FUNC_GPIO128>;
  398. slew-rate = <1>;
  399. output-low;
  400. };
  401. };
  402. aud_pins_rcvspk_high: audrcvspkhigh {
  403. pins_cmd_dat {
  404. pins = <PINMUX_GPIO120__FUNC_GPIO120>;
  405. slew-rate = <1>;
  406. output-low; /*set low for receiver out*/
  407. };
  408. };
  409. aud_pins_rcvspk_low: audrcvspklow {
  410. pins_cmd_dat {
  411. pins = <PINMUX_GPIO120__FUNC_GPIO120>;
  412. slew-rate = <1>;
  413. output-high; /*set high for speaker out*/
  414. };
  415. };
  416. };
  417. /* AUDIO end */
  418. /* mmc start */
  419. &mmc0 {
  420. clk_src = /bits/ 8 <MSDC50_CLKSRC_400MHZ>;
  421. bus-width = <8>;
  422. max-frequency = <200000000>;
  423. cap-mmc-highspeed;
  424. msdc-sys-suspend;
  425. mmc-ddr-1_8v;
  426. mmc-hs200-1_8v;
  427. mmc-hs400-1_8v;
  428. non-removable;
  429. pinctl = <&mmc0_pins_default>;
  430. register_setting = <&mmc0_register_setting_default>;
  431. host_function = /bits/ 8 <MSDC_EMMC>;
  432. bootable;
  433. status = "okay";
  434. };
  435. &mmc1 {
  436. clk_src = /bits/ 8 <MSDC30_CLKSRC_200MHZ>;
  437. bus-width = <4>;
  438. max-frequency = <200000000>;
  439. msdc-sys-suspend;
  440. cap-sd-highspeed;
  441. sd-uhs-sdr12;
  442. sd-uhs-sdr25;
  443. sd-uhs-sdr50;
  444. sd-uhs-sdr104;
  445. sd-uhs-ddr50;
  446. pinctl = <&mmc1_pins_default>;
  447. pinctl_sdr104 = <&mmc1_pins_sdr104>;
  448. pinctl_sdr50 = <&mmc1_pins_sdr50>;
  449. pinctl_ddr50 = <&mmc1_pins_ddr50>;
  450. register_setting = <&mmc1_register_setting_default>;
  451. host_function = /bits/ 8 <MSDC_SD>;
  452. cd_level = /bits/ 8 <MSDC_CD_LOW>;
  453. cd-gpios = <&pio 5 0>;
  454. status = "okay";
  455. };
  456. &pio {
  457. mmc0_pins_default: mmc0@default {
  458. pins_cmd {
  459. drive-strength = /bits/ 8 <2>;
  460. };
  461. pins_dat {
  462. drive-strength = /bits/ 8 <2>;
  463. };
  464. pins_clk {
  465. drive-strength = /bits/ 8 <2>;
  466. };
  467. pins_rst {
  468. drive-strength = /bits/ 8 <2>;
  469. };
  470. pins_ds {
  471. drive-strength = /bits/ 8 <2>;
  472. };
  473. };
  474. mmc0_register_setting_default: mmc0@register_default {
  475. dat0rddly = /bits/ 8 <0>;
  476. dat1rddly = /bits/ 8 <0>;
  477. dat2rddly = /bits/ 8 <0>;
  478. dat3rddly = /bits/ 8 <0>;
  479. dat4rddly = /bits/ 8 <0>;
  480. dat5rddly = /bits/ 8 <0>;
  481. dat6rddly = /bits/ 8 <0>;
  482. dat7rddly = /bits/ 8 <0>;
  483. datwrddly = /bits/ 8 <0>;
  484. cmdrrddly = /bits/ 8 <0>;
  485. cmdrddly = /bits/ 8 <0>;
  486. cmd_edge = /bits/ 8 <MSDC_SMPL_FALLING>;
  487. rdata_edge = /bits/ 8 <MSDC_SMPL_FALLING>;
  488. wdata_edge = /bits/ 8 <MSDC_SMPL_FALLING>;
  489. ett-hs200-cells = <12>;
  490. ett-hs200-default = <OFFSET_MSDC_PATCH_BIT0 MSDC_PB0_INT_DAT_LATCH_CK_SEL 0x0
  491. OFFSET_MSDC_PATCH_BIT0 MSDC_PB0_CKGEN_MSDC_DLY_SEL 0x0
  492. OFFSET_MSDC_PATCH_BIT1 MSDC_PB1_CMD_RSP_TA_CNTR 0x1
  493. OFFSET_MSDC_IOCON MSDC_IOCON_RSPL 0x0
  494. OFFSET_MSDC_PAD_TUNE0 MSDC_PAD_TUNE0_CMDRDLY 0x7
  495. OFFSET_MSDC_PAD_TUNE0 MSDC_PAD_TUNE0_CMDRRDLY 0xb
  496. OFFSET_MSDC_PATCH_BIT1 MSDC_PB1_WRDAT_CRCS_TA_CNTR 0x1
  497. OFFSET_MSDC_PAD_TUNE0 MSDC_PAD_TUNE0_DATWRDLY 0xb
  498. OFFSET_MSDC_IOCON MSDC_IOCON_W_D0SPL 0x0
  499. OFFSET_MSDC_DAT_RDDLY0 MSDC_DAT_RDDLY0_D0 0x7
  500. OFFSET_MSDC_PAD_TUNE0 MSDC_PAD_TUNE0_DATRRDLY 0x9
  501. OFFSET_MSDC_IOCON MSDC_IOCON_R_D_SMPL 0x0>;
  502. ett-hs400-cells = <8>;
  503. ett-hs400-default = <OFFSET_MSDC_PATCH_BIT0 MSDC_PB0_INT_DAT_LATCH_CK_SEL 0x0
  504. OFFSET_MSDC_PATCH_BIT0 MSDC_PB0_CKGEN_MSDC_DLY_SEL 0x0
  505. OFFSET_EMMC50_PAD_DS_TUNE MSDC_EMMC50_PAD_DS_TUNE_DLY1 0x2
  506. OFFSET_EMMC50_PAD_DS_TUNE MSDC_EMMC50_PAD_DS_TUNE_DLY3 0x10
  507. OFFSET_MSDC_PATCH_BIT1 MSDC_PB1_CMD_RSP_TA_CNTR 0x1
  508. OFFSET_MSDC_IOCON MSDC_IOCON_RSPL 0x0
  509. OFFSET_MSDC_PAD_TUNE0 MSDC_PAD_TUNE0_CMDRDLY 0x6
  510. OFFSET_MSDC_PAD_TUNE0 MSDC_PAD_TUNE0_CMDRRDLY 0x6>;
  511. };
  512. mmc1_pins_default: mmc1@default {
  513. pins_cmd {
  514. drive-strength = /bits/ 8 <3>;
  515. };
  516. pins_dat {
  517. drive-strength = /bits/ 8 <3>;
  518. };
  519. pins_clk {
  520. drive-strength = /bits/ 8 <3>;
  521. };
  522. };
  523. mmc1_pins_sdr104: mmc1@sdr104 {
  524. pins_cmd {
  525. drive-strength = /bits/ 8 <2>;
  526. };
  527. pins_dat {
  528. drive-strength = /bits/ 8 <2>;
  529. };
  530. pins_clk {
  531. drive-strength = /bits/ 8 <3>;
  532. };
  533. };
  534. mmc1_pins_sdr50: mmc1@sdr50 {
  535. pins_cmd {
  536. drive-strength = /bits/ 8 <2>;
  537. };
  538. pins_dat {
  539. drive-strength = /bits/ 8 <2>;
  540. };
  541. pins_clk {
  542. drive-strength = /bits/ 8 <3>;
  543. };
  544. };
  545. mmc1_pins_ddr50: mmc1@ddr50 {
  546. pins_cmd {
  547. drive-strength = /bits/ 8 <2>;
  548. };
  549. pins_dat {
  550. drive-strength = /bits/ 8 <2>;
  551. };
  552. pins_clk {
  553. drive-strength = /bits/ 8 <3>;
  554. };
  555. };
  556. mmc1_register_setting_default: mmc1@register_default {
  557. dat0rddly = /bits/ 8 <0>;
  558. dat1rddly = /bits/ 8 <0>;
  559. dat2rddly = /bits/ 8 <0>;
  560. dat3rddly = /bits/ 8 <0>;
  561. datwrddly = /bits/ 8 <0>;
  562. cmdrrddly = /bits/ 8 <0>;
  563. cmdrddly = /bits/ 8 <0>;
  564. cmd_edge = /bits/ 8 <MSDC_SMPL_FALLING>;
  565. rdata_edge = /bits/ 8 <MSDC_SMPL_FALLING>;
  566. wdata_edge = /bits/ 8 <MSDC_SMPL_FALLING>;
  567. };
  568. };
  569. /* mmc end */
  570. /* USB GPIO Kernal Standardization start */
  571. &pio {
  572. usb_default: usb_default {
  573. };
  574. gpio0_mode1_iddig: iddig_irq_init {
  575. pins_cmd_dat {
  576. pins = <PINMUX_GPIO0__FUNC_IDDIG>;
  577. slew-rate = <0>;
  578. bias-pull-up = <00>;
  579. };
  580. };
  581. gpio83_mode2_drvvbus: drvvbus_init {
  582. pins_cmd_dat {
  583. pins = <PINMUX_GPIO83__FUNC_USB_DRVVBUS>;
  584. slew-rate = <1>;
  585. bias-pull-up = <00>;
  586. };
  587. };
  588. gpio83_mode2_drvvbus_low: drvvbus_low {
  589. pins_cmd_dat {
  590. pins = <PINMUX_GPIO83__FUNC_USB_DRVVBUS>;
  591. slew-rate = <1>;
  592. output-low;
  593. };
  594. };
  595. gpio83_mode2_drvvbus_high: drvvbus_high {
  596. pins_cmd_dat {
  597. pins = <PINMUX_GPIO83__FUNC_USB_DRVVBUS>;
  598. slew-rate = <1>;
  599. output-high;
  600. };
  601. };
  602. };
  603. &usb0 {
  604. pinctrl-names = "usb_default", "iddig_irq_init", "drvvbus_init", "drvvbus_low", "drvvbus_high";
  605. pinctrl-0 = <&usb_default>;
  606. pinctrl-1 = <&gpio0_mode1_iddig>;
  607. pinctrl-2 = <&gpio83_mode2_drvvbus>;
  608. pinctrl-3 = <&gpio83_mode2_drvvbus_low>;
  609. pinctrl-4 = <&gpio83_mode2_drvvbus_high>;
  610. status = "okay";
  611. };
  612. /* USB GPIO Kernal Standardization end */
  613. /* i2c start */
  614. &i2c3 {
  615. bq24296@6b {
  616. status = "okay";
  617. compatible = "bq24296";
  618. reg = <0x6b>;
  619. };
  620. ts3a225e@3b {
  621. compatible = "mediatek,ts3a225e";
  622. reg = <0x3b>;
  623. status = "okay";
  624. };
  625. };
  626. /* i2c end */