omap2420-clocks.dtsi 6.3 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270
  1. /*
  2. * Device Tree Source for OMAP2420 clock data
  3. *
  4. * Copyright (C) 2014 Texas Instruments, Inc.
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License version 2 as
  8. * published by the Free Software Foundation.
  9. */
  10. &prcm_clocks {
  11. sys_clkout2_src_gate: sys_clkout2_src_gate {
  12. #clock-cells = <0>;
  13. compatible = "ti,composite-no-wait-gate-clock";
  14. clocks = <&core_ck>;
  15. ti,bit-shift = <15>;
  16. reg = <0x0070>;
  17. };
  18. sys_clkout2_src_mux: sys_clkout2_src_mux {
  19. #clock-cells = <0>;
  20. compatible = "ti,composite-mux-clock";
  21. clocks = <&core_ck>, <&sys_ck>, <&func_96m_ck>, <&func_54m_ck>;
  22. ti,bit-shift = <8>;
  23. reg = <0x0070>;
  24. };
  25. sys_clkout2_src: sys_clkout2_src {
  26. #clock-cells = <0>;
  27. compatible = "ti,composite-clock";
  28. clocks = <&sys_clkout2_src_gate>, <&sys_clkout2_src_mux>;
  29. };
  30. sys_clkout2: sys_clkout2 {
  31. #clock-cells = <0>;
  32. compatible = "ti,divider-clock";
  33. clocks = <&sys_clkout2_src>;
  34. ti,bit-shift = <11>;
  35. ti,max-div = <64>;
  36. reg = <0x0070>;
  37. ti,index-power-of-two;
  38. };
  39. dsp_gate_ick: dsp_gate_ick {
  40. #clock-cells = <0>;
  41. compatible = "ti,composite-interface-clock";
  42. clocks = <&dsp_fck>;
  43. ti,bit-shift = <1>;
  44. reg = <0x0810>;
  45. };
  46. dsp_div_ick: dsp_div_ick {
  47. #clock-cells = <0>;
  48. compatible = "ti,composite-divider-clock";
  49. clocks = <&dsp_fck>;
  50. ti,bit-shift = <5>;
  51. ti,max-div = <3>;
  52. reg = <0x0840>;
  53. ti,index-starts-at-one;
  54. };
  55. dsp_ick: dsp_ick {
  56. #clock-cells = <0>;
  57. compatible = "ti,composite-clock";
  58. clocks = <&dsp_gate_ick>, <&dsp_div_ick>;
  59. };
  60. iva1_gate_ifck: iva1_gate_ifck {
  61. #clock-cells = <0>;
  62. compatible = "ti,composite-gate-clock";
  63. clocks = <&core_ck>;
  64. ti,bit-shift = <10>;
  65. reg = <0x0800>;
  66. };
  67. iva1_div_ifck: iva1_div_ifck {
  68. #clock-cells = <0>;
  69. compatible = "ti,composite-divider-clock";
  70. clocks = <&core_ck>;
  71. ti,bit-shift = <8>;
  72. reg = <0x0840>;
  73. ti,dividers = <0>, <1>, <2>, <3>, <4>, <0>, <6>, <0>, <8>, <0>, <0>, <0>, <12>;
  74. };
  75. iva1_ifck: iva1_ifck {
  76. #clock-cells = <0>;
  77. compatible = "ti,composite-clock";
  78. clocks = <&iva1_gate_ifck>, <&iva1_div_ifck>;
  79. };
  80. iva1_ifck_div: iva1_ifck_div {
  81. #clock-cells = <0>;
  82. compatible = "fixed-factor-clock";
  83. clocks = <&iva1_ifck>;
  84. clock-mult = <1>;
  85. clock-div = <2>;
  86. };
  87. iva1_mpu_int_ifck: iva1_mpu_int_ifck {
  88. #clock-cells = <0>;
  89. compatible = "ti,wait-gate-clock";
  90. clocks = <&iva1_ifck_div>;
  91. ti,bit-shift = <8>;
  92. reg = <0x0800>;
  93. };
  94. wdt3_ick: wdt3_ick {
  95. #clock-cells = <0>;
  96. compatible = "ti,omap3-interface-clock";
  97. clocks = <&l4_ck>;
  98. ti,bit-shift = <28>;
  99. reg = <0x0210>;
  100. };
  101. wdt3_fck: wdt3_fck {
  102. #clock-cells = <0>;
  103. compatible = "ti,wait-gate-clock";
  104. clocks = <&func_32k_ck>;
  105. ti,bit-shift = <28>;
  106. reg = <0x0200>;
  107. };
  108. mmc_ick: mmc_ick {
  109. #clock-cells = <0>;
  110. compatible = "ti,omap3-interface-clock";
  111. clocks = <&l4_ck>;
  112. ti,bit-shift = <26>;
  113. reg = <0x0210>;
  114. };
  115. mmc_fck: mmc_fck {
  116. #clock-cells = <0>;
  117. compatible = "ti,wait-gate-clock";
  118. clocks = <&func_96m_ck>;
  119. ti,bit-shift = <26>;
  120. reg = <0x0200>;
  121. };
  122. eac_ick: eac_ick {
  123. #clock-cells = <0>;
  124. compatible = "ti,omap3-interface-clock";
  125. clocks = <&l4_ck>;
  126. ti,bit-shift = <24>;
  127. reg = <0x0210>;
  128. };
  129. eac_fck: eac_fck {
  130. #clock-cells = <0>;
  131. compatible = "ti,wait-gate-clock";
  132. clocks = <&func_96m_ck>;
  133. ti,bit-shift = <24>;
  134. reg = <0x0200>;
  135. };
  136. i2c1_fck: i2c1_fck {
  137. #clock-cells = <0>;
  138. compatible = "ti,wait-gate-clock";
  139. clocks = <&func_12m_ck>;
  140. ti,bit-shift = <19>;
  141. reg = <0x0200>;
  142. };
  143. i2c2_fck: i2c2_fck {
  144. #clock-cells = <0>;
  145. compatible = "ti,wait-gate-clock";
  146. clocks = <&func_12m_ck>;
  147. ti,bit-shift = <20>;
  148. reg = <0x0200>;
  149. };
  150. vlynq_ick: vlynq_ick {
  151. #clock-cells = <0>;
  152. compatible = "ti,omap3-interface-clock";
  153. clocks = <&core_l3_ck>;
  154. ti,bit-shift = <3>;
  155. reg = <0x0210>;
  156. };
  157. vlynq_gate_fck: vlynq_gate_fck {
  158. #clock-cells = <0>;
  159. compatible = "ti,composite-gate-clock";
  160. clocks = <&core_ck>;
  161. ti,bit-shift = <3>;
  162. reg = <0x0200>;
  163. };
  164. core_d18_ck: core_d18_ck {
  165. #clock-cells = <0>;
  166. compatible = "fixed-factor-clock";
  167. clocks = <&core_ck>;
  168. clock-mult = <1>;
  169. clock-div = <18>;
  170. };
  171. vlynq_mux_fck: vlynq_mux_fck {
  172. #clock-cells = <0>;
  173. compatible = "ti,composite-mux-clock";
  174. clocks = <&func_96m_ck>, <&core_ck>, <&core_d2_ck>, <&core_d3_ck>, <&core_d4_ck>, <&dummy_ck>, <&core_d6_ck>, <&dummy_ck>, <&core_d8_ck>, <&core_d9_ck>, <&dummy_ck>, <&dummy_ck>, <&core_d12_ck>, <&dummy_ck>, <&dummy_ck>, <&dummy_ck>, <&core_d16_ck>, <&dummy_ck>, <&core_d18_ck>;
  175. ti,bit-shift = <15>;
  176. reg = <0x0240>;
  177. };
  178. vlynq_fck: vlynq_fck {
  179. #clock-cells = <0>;
  180. compatible = "ti,composite-clock";
  181. clocks = <&vlynq_gate_fck>, <&vlynq_mux_fck>;
  182. };
  183. };
  184. &prcm_clockdomains {
  185. gfx_clkdm: gfx_clkdm {
  186. compatible = "ti,clockdomain";
  187. clocks = <&gfx_ick>;
  188. };
  189. core_l3_clkdm: core_l3_clkdm {
  190. compatible = "ti,clockdomain";
  191. clocks = <&cam_fck>, <&vlynq_ick>, <&usb_fck>;
  192. };
  193. wkup_clkdm: wkup_clkdm {
  194. compatible = "ti,clockdomain";
  195. clocks = <&dpll_ck>, <&emul_ck>, <&gpt1_ick>, <&gpios_ick>,
  196. <&gpios_fck>, <&mpu_wdt_ick>, <&mpu_wdt_fck>,
  197. <&sync_32k_ick>, <&wdt1_ick>, <&omapctrl_ick>;
  198. };
  199. iva1_clkdm: iva1_clkdm {
  200. compatible = "ti,clockdomain";
  201. clocks = <&iva1_mpu_int_ifck>;
  202. };
  203. dss_clkdm: dss_clkdm {
  204. compatible = "ti,clockdomain";
  205. clocks = <&dss_ick>, <&dss_54m_fck>;
  206. };
  207. core_l4_clkdm: core_l4_clkdm {
  208. compatible = "ti,clockdomain";
  209. clocks = <&ssi_l4_ick>, <&gpt2_ick>, <&gpt3_ick>, <&gpt4_ick>,
  210. <&gpt5_ick>, <&gpt6_ick>, <&gpt7_ick>, <&gpt8_ick>,
  211. <&gpt9_ick>, <&gpt10_ick>, <&gpt11_ick>, <&gpt12_ick>,
  212. <&mcbsp1_ick>, <&mcbsp2_ick>, <&mcspi1_ick>,
  213. <&mcspi1_fck>, <&mcspi2_ick>, <&mcspi2_fck>,
  214. <&uart1_ick>, <&uart1_fck>, <&uart2_ick>, <&uart2_fck>,
  215. <&uart3_ick>, <&uart3_fck>, <&cam_ick>,
  216. <&mailboxes_ick>, <&wdt4_ick>, <&wdt4_fck>,
  217. <&wdt3_ick>, <&wdt3_fck>, <&mspro_ick>, <&mspro_fck>,
  218. <&mmc_ick>, <&mmc_fck>, <&fac_ick>, <&fac_fck>,
  219. <&eac_ick>, <&eac_fck>, <&hdq_ick>, <&hdq_fck>,
  220. <&i2c1_ick>, <&i2c1_fck>, <&i2c2_ick>, <&i2c2_fck>,
  221. <&des_ick>, <&sha_ick>, <&rng_ick>, <&aes_ick>,
  222. <&pka_ick>;
  223. };
  224. };
  225. &func_96m_ck {
  226. compatible = "fixed-factor-clock";
  227. clocks = <&apll96_ck>;
  228. clock-mult = <1>;
  229. clock-div = <1>;
  230. };
  231. &dsp_div_fck {
  232. ti,dividers = <0>, <1>, <2>, <3>, <4>, <0>, <6>, <0>, <8>, <0>, <0>, <0>, <12>;
  233. };
  234. &ssi_ssr_sst_div_fck {
  235. ti,dividers = <0>, <1>, <2>, <3>, <4>, <0>, <6>, <0>, <8>;
  236. };