qcom-apq8084.dtsi 4.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230
  1. /dts-v1/;
  2. #include "skeleton.dtsi"
  3. #include <dt-bindings/clock/qcom,gcc-apq8084.h>
  4. #include <dt-bindings/gpio/gpio.h>
  5. / {
  6. model = "Qualcomm APQ 8084";
  7. compatible = "qcom,apq8084";
  8. interrupt-parent = <&intc>;
  9. cpus {
  10. #address-cells = <1>;
  11. #size-cells = <0>;
  12. cpu@0 {
  13. device_type = "cpu";
  14. compatible = "qcom,krait";
  15. reg = <0>;
  16. enable-method = "qcom,kpss-acc-v2";
  17. next-level-cache = <&L2>;
  18. qcom,acc = <&acc0>;
  19. };
  20. cpu@1 {
  21. device_type = "cpu";
  22. compatible = "qcom,krait";
  23. reg = <1>;
  24. enable-method = "qcom,kpss-acc-v2";
  25. next-level-cache = <&L2>;
  26. qcom,acc = <&acc1>;
  27. };
  28. cpu@2 {
  29. device_type = "cpu";
  30. compatible = "qcom,krait";
  31. reg = <2>;
  32. enable-method = "qcom,kpss-acc-v2";
  33. next-level-cache = <&L2>;
  34. qcom,acc = <&acc2>;
  35. };
  36. cpu@3 {
  37. device_type = "cpu";
  38. compatible = "qcom,krait";
  39. reg = <3>;
  40. enable-method = "qcom,kpss-acc-v2";
  41. next-level-cache = <&L2>;
  42. qcom,acc = <&acc3>;
  43. };
  44. L2: l2-cache {
  45. compatible = "qcom,arch-cache";
  46. cache-level = <2>;
  47. qcom,saw = <&saw_l2>;
  48. };
  49. };
  50. cpu-pmu {
  51. compatible = "qcom,krait-pmu";
  52. interrupts = <1 7 0xf04>;
  53. };
  54. timer {
  55. compatible = "arm,armv7-timer";
  56. interrupts = <1 2 0xf08>,
  57. <1 3 0xf08>,
  58. <1 4 0xf08>,
  59. <1 1 0xf08>;
  60. clock-frequency = <19200000>;
  61. };
  62. soc: soc {
  63. #address-cells = <1>;
  64. #size-cells = <1>;
  65. ranges;
  66. compatible = "simple-bus";
  67. intc: interrupt-controller@f9000000 {
  68. compatible = "qcom,msm-qgic2";
  69. interrupt-controller;
  70. #interrupt-cells = <3>;
  71. reg = <0xf9000000 0x1000>,
  72. <0xf9002000 0x1000>;
  73. };
  74. timer@f9020000 {
  75. #address-cells = <1>;
  76. #size-cells = <1>;
  77. ranges;
  78. compatible = "arm,armv7-timer-mem";
  79. reg = <0xf9020000 0x1000>;
  80. clock-frequency = <19200000>;
  81. frame@f9021000 {
  82. frame-number = <0>;
  83. interrupts = <0 8 0x4>,
  84. <0 7 0x4>;
  85. reg = <0xf9021000 0x1000>,
  86. <0xf9022000 0x1000>;
  87. };
  88. frame@f9023000 {
  89. frame-number = <1>;
  90. interrupts = <0 9 0x4>;
  91. reg = <0xf9023000 0x1000>;
  92. status = "disabled";
  93. };
  94. frame@f9024000 {
  95. frame-number = <2>;
  96. interrupts = <0 10 0x4>;
  97. reg = <0xf9024000 0x1000>;
  98. status = "disabled";
  99. };
  100. frame@f9025000 {
  101. frame-number = <3>;
  102. interrupts = <0 11 0x4>;
  103. reg = <0xf9025000 0x1000>;
  104. status = "disabled";
  105. };
  106. frame@f9026000 {
  107. frame-number = <4>;
  108. interrupts = <0 12 0x4>;
  109. reg = <0xf9026000 0x1000>;
  110. status = "disabled";
  111. };
  112. frame@f9027000 {
  113. frame-number = <5>;
  114. interrupts = <0 13 0x4>;
  115. reg = <0xf9027000 0x1000>;
  116. status = "disabled";
  117. };
  118. frame@f9028000 {
  119. frame-number = <6>;
  120. interrupts = <0 14 0x4>;
  121. reg = <0xf9028000 0x1000>;
  122. status = "disabled";
  123. };
  124. };
  125. saw_l2: regulator@f9012000 {
  126. compatible = "qcom,saw2";
  127. reg = <0xf9012000 0x1000>;
  128. regulator;
  129. };
  130. acc0: clock-controller@f9088000 {
  131. compatible = "qcom,kpss-acc-v2";
  132. reg = <0xf9088000 0x1000>,
  133. <0xf9008000 0x1000>;
  134. };
  135. acc1: clock-controller@f9098000 {
  136. compatible = "qcom,kpss-acc-v2";
  137. reg = <0xf9098000 0x1000>,
  138. <0xf9008000 0x1000>;
  139. };
  140. acc2: clock-controller@f90a8000 {
  141. compatible = "qcom,kpss-acc-v2";
  142. reg = <0xf90a8000 0x1000>,
  143. <0xf9008000 0x1000>;
  144. };
  145. acc3: clock-controller@f90b8000 {
  146. compatible = "qcom,kpss-acc-v2";
  147. reg = <0xf90b8000 0x1000>,
  148. <0xf9008000 0x1000>;
  149. };
  150. restart@fc4ab000 {
  151. compatible = "qcom,pshold";
  152. reg = <0xfc4ab000 0x4>;
  153. };
  154. gcc: clock-controller@fc400000 {
  155. compatible = "qcom,gcc-apq8084";
  156. #clock-cells = <1>;
  157. #reset-cells = <1>;
  158. reg = <0xfc400000 0x4000>;
  159. };
  160. tlmm: pinctrl@fd510000 {
  161. compatible = "qcom,apq8084-pinctrl";
  162. reg = <0xfd510000 0x4000>;
  163. gpio-controller;
  164. #gpio-cells = <2>;
  165. interrupt-controller;
  166. #interrupt-cells = <2>;
  167. interrupts = <0 208 0>;
  168. };
  169. serial@f995e000 {
  170. compatible = "qcom,msm-uartdm-v1.4", "qcom,msm-uartdm";
  171. reg = <0xf995e000 0x1000>;
  172. interrupts = <0 114 0x0>;
  173. clocks = <&gcc GCC_BLSP2_UART2_APPS_CLK>, <&gcc GCC_BLSP2_AHB_CLK>;
  174. clock-names = "core", "iface";
  175. status = "disabled";
  176. };
  177. sdhci@f9824900 {
  178. compatible = "qcom,sdhci-msm-v4";
  179. reg = <0xf9824900 0x11c>, <0xf9824000 0x800>;
  180. reg-names = "hc_mem", "core_mem";
  181. interrupts = <0 123 0>, <0 138 0>;
  182. interrupt-names = "hc_irq", "pwr_irq";
  183. clocks = <&gcc GCC_SDCC1_APPS_CLK>, <&gcc GCC_SDCC1_AHB_CLK>;
  184. clock-names = "core", "iface";
  185. status = "disabled";
  186. };
  187. sdhci@f98a4900 {
  188. compatible = "qcom,sdhci-msm-v4";
  189. reg = <0xf98a4900 0x11c>, <0xf98a4000 0x800>;
  190. reg-names = "hc_mem", "core_mem";
  191. interrupts = <0 125 0>, <0 221 0>;
  192. interrupt-names = "hc_irq", "pwr_irq";
  193. clocks = <&gcc GCC_SDCC2_APPS_CLK>, <&gcc GCC_SDCC2_AHB_CLK>;
  194. clock-names = "core", "iface";
  195. status = "disabled";
  196. };
  197. };
  198. };