qcom-msm8660.dtsi 4.4 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201
  1. /dts-v1/;
  2. /include/ "skeleton.dtsi"
  3. #include <dt-bindings/interrupt-controller/arm-gic.h>
  4. #include <dt-bindings/clock/qcom,gcc-msm8660.h>
  5. #include <dt-bindings/soc/qcom,gsbi.h>
  6. / {
  7. model = "Qualcomm MSM8660";
  8. compatible = "qcom,msm8660";
  9. interrupt-parent = <&intc>;
  10. cpus {
  11. #address-cells = <1>;
  12. #size-cells = <0>;
  13. cpu@0 {
  14. compatible = "qcom,scorpion";
  15. enable-method = "qcom,gcc-msm8660";
  16. device_type = "cpu";
  17. reg = <0>;
  18. next-level-cache = <&L2>;
  19. };
  20. cpu@1 {
  21. compatible = "qcom,scorpion";
  22. enable-method = "qcom,gcc-msm8660";
  23. device_type = "cpu";
  24. reg = <1>;
  25. next-level-cache = <&L2>;
  26. };
  27. L2: l2-cache {
  28. compatible = "cache";
  29. cache-level = <2>;
  30. };
  31. };
  32. soc: soc {
  33. #address-cells = <1>;
  34. #size-cells = <1>;
  35. ranges;
  36. compatible = "simple-bus";
  37. intc: interrupt-controller@2080000 {
  38. compatible = "qcom,msm-8660-qgic";
  39. interrupt-controller;
  40. #interrupt-cells = <3>;
  41. reg = < 0x02080000 0x1000 >,
  42. < 0x02081000 0x1000 >;
  43. };
  44. timer@2000000 {
  45. compatible = "qcom,scss-timer", "qcom,msm-timer";
  46. interrupts = <1 0 0x301>,
  47. <1 1 0x301>,
  48. <1 2 0x301>;
  49. reg = <0x02000000 0x100>;
  50. clock-frequency = <27000000>,
  51. <32768>;
  52. cpu-offset = <0x40000>;
  53. };
  54. msmgpio: gpio@800000 {
  55. compatible = "qcom,msm-gpio";
  56. reg = <0x00800000 0x4000>;
  57. gpio-controller;
  58. #gpio-cells = <2>;
  59. ngpio = <173>;
  60. interrupts = <0 16 0x4>;
  61. interrupt-controller;
  62. #interrupt-cells = <2>;
  63. };
  64. gcc: clock-controller@900000 {
  65. compatible = "qcom,gcc-msm8660";
  66. #clock-cells = <1>;
  67. #reset-cells = <1>;
  68. reg = <0x900000 0x4000>;
  69. };
  70. gsbi12: gsbi@19c00000 {
  71. compatible = "qcom,gsbi-v1.0.0";
  72. reg = <0x19c00000 0x100>;
  73. clocks = <&gcc GSBI12_H_CLK>;
  74. clock-names = "iface";
  75. #address-cells = <1>;
  76. #size-cells = <1>;
  77. ranges;
  78. serial@19c40000 {
  79. compatible = "qcom,msm-uartdm-v1.3", "qcom,msm-uartdm";
  80. reg = <0x19c40000 0x1000>,
  81. <0x19c00000 0x1000>;
  82. interrupts = <0 195 0x0>;
  83. clocks = <&gcc GSBI12_UART_CLK>, <&gcc GSBI12_H_CLK>;
  84. clock-names = "core", "iface";
  85. status = "disabled";
  86. };
  87. };
  88. qcom,ssbi@500000 {
  89. compatible = "qcom,ssbi";
  90. reg = <0x500000 0x1000>;
  91. qcom,controller-type = "pmic-arbiter";
  92. pmicintc: pmic@0 {
  93. compatible = "qcom,pm8058";
  94. interrupt-parent = <&msmgpio>;
  95. interrupts = <88 8>;
  96. #interrupt-cells = <2>;
  97. interrupt-controller;
  98. #address-cells = <1>;
  99. #size-cells = <0>;
  100. pwrkey@1c {
  101. compatible = "qcom,pm8058-pwrkey";
  102. reg = <0x1c>;
  103. interrupt-parent = <&pmicintc>;
  104. interrupts = <50 1>, <51 1>;
  105. debounce = <15625>;
  106. pull-up;
  107. };
  108. keypad@148 {
  109. compatible = "qcom,pm8058-keypad";
  110. reg = <0x148>;
  111. interrupt-parent = <&pmicintc>;
  112. interrupts = <74 1>, <75 1>;
  113. debounce = <15>;
  114. scan-delay = <32>;
  115. row-hold = <91500>;
  116. };
  117. rtc@11d {
  118. compatible = "qcom,pm8058-rtc";
  119. interrupt-parent = <&pmicintc>;
  120. interrupts = <39 1>;
  121. reg = <0x11d>;
  122. allow-set-time;
  123. };
  124. vibrator@4a {
  125. compatible = "qcom,pm8058-vib";
  126. reg = <0x4a>;
  127. };
  128. };
  129. };
  130. /* Temporary fixed regulator */
  131. vsdcc_fixed: vsdcc-regulator {
  132. compatible = "regulator-fixed";
  133. regulator-name = "SDCC Power";
  134. regulator-min-microvolt = <2700000>;
  135. regulator-max-microvolt = <2700000>;
  136. regulator-always-on;
  137. };
  138. amba {
  139. compatible = "arm,amba-bus";
  140. #address-cells = <1>;
  141. #size-cells = <1>;
  142. ranges;
  143. sdcc1: sdcc@12400000 {
  144. status = "disabled";
  145. compatible = "arm,pl18x", "arm,primecell";
  146. arm,primecell-periphid = <0x00051180>;
  147. reg = <0x12400000 0x8000>;
  148. interrupts = <GIC_SPI 104 IRQ_TYPE_LEVEL_HIGH>;
  149. interrupt-names = "cmd_irq";
  150. clocks = <&gcc SDC1_CLK>, <&gcc SDC1_H_CLK>;
  151. clock-names = "mclk", "apb_pclk";
  152. bus-width = <8>;
  153. max-frequency = <48000000>;
  154. non-removable;
  155. cap-sd-highspeed;
  156. cap-mmc-highspeed;
  157. vmmc-supply = <&vsdcc_fixed>;
  158. };
  159. sdcc3: sdcc@12180000 {
  160. compatible = "arm,pl18x", "arm,primecell";
  161. arm,primecell-periphid = <0x00051180>;
  162. status = "disabled";
  163. reg = <0x12180000 0x8000>;
  164. interrupts = <GIC_SPI 102 IRQ_TYPE_LEVEL_HIGH>;
  165. interrupt-names = "cmd_irq";
  166. clocks = <&gcc SDC3_CLK>, <&gcc SDC3_H_CLK>;
  167. clock-names = "mclk", "apb_pclk";
  168. bus-width = <4>;
  169. cap-sd-highspeed;
  170. cap-mmc-highspeed;
  171. max-frequency = <48000000>;
  172. no-1-8-v;
  173. vmmc-supply = <&vsdcc_fixed>;
  174. };
  175. };
  176. };
  177. };