stih407.dtsi 6.0 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263
  1. /*
  2. * Copyright (C) 2014 STMicroelectronics Limited.
  3. * Author: Giuseppe Cavallaro <peppe.cavallaro@st.com>
  4. *
  5. * This program is free software; you can redistribute it and/or modify
  6. * it under the terms of the GNU General Public License version 2 as
  7. * publishhed by the Free Software Foundation.
  8. */
  9. #include "stih407-clock.dtsi"
  10. #include "stih407-pinctrl.dtsi"
  11. / {
  12. #address-cells = <1>;
  13. #size-cells = <1>;
  14. cpus {
  15. #address-cells = <1>;
  16. #size-cells = <0>;
  17. cpu@0 {
  18. device_type = "cpu";
  19. compatible = "arm,cortex-a9";
  20. reg = <0>;
  21. };
  22. cpu@1 {
  23. device_type = "cpu";
  24. compatible = "arm,cortex-a9";
  25. reg = <1>;
  26. };
  27. };
  28. intc: interrupt-controller@08761000 {
  29. compatible = "arm,cortex-a9-gic";
  30. #interrupt-cells = <3>;
  31. interrupt-controller;
  32. reg = <0x08761000 0x1000>, <0x08760100 0x100>;
  33. };
  34. scu@08760000 {
  35. compatible = "arm,cortex-a9-scu";
  36. reg = <0x08760000 0x1000>;
  37. };
  38. timer@08760200 {
  39. interrupt-parent = <&intc>;
  40. compatible = "arm,cortex-a9-global-timer";
  41. reg = <0x08760200 0x100>;
  42. interrupts = <GIC_PPI 11 IRQ_TYPE_LEVEL_HIGH>;
  43. clocks = <&arm_periph_clk>;
  44. };
  45. l2: cache-controller {
  46. compatible = "arm,pl310-cache";
  47. reg = <0x08762000 0x1000>;
  48. arm,data-latency = <3 3 3>;
  49. arm,tag-latency = <2 2 2>;
  50. cache-unified;
  51. cache-level = <2>;
  52. };
  53. soc {
  54. #address-cells = <1>;
  55. #size-cells = <1>;
  56. interrupt-parent = <&intc>;
  57. ranges;
  58. compatible = "simple-bus";
  59. syscfg_sbc: sbc-syscfg@9620000 {
  60. compatible = "st,stih407-sbc-syscfg", "syscon";
  61. reg = <0x9620000 0x1000>;
  62. };
  63. syscfg_front: front-syscfg@9280000 {
  64. compatible = "st,stih407-front-syscfg", "syscon";
  65. reg = <0x9280000 0x1000>;
  66. };
  67. syscfg_rear: rear-syscfg@9290000 {
  68. compatible = "st,stih407-rear-syscfg", "syscon";
  69. reg = <0x9290000 0x1000>;
  70. };
  71. syscfg_flash: flash-syscfg@92a0000 {
  72. compatible = "st,stih407-flash-syscfg", "syscon";
  73. reg = <0x92a0000 0x1000>;
  74. };
  75. syscfg_sbc_reg: fvdp-lite-syscfg@9600000 {
  76. compatible = "st,stih407-sbc-reg-syscfg", "syscon";
  77. reg = <0x9600000 0x1000>;
  78. };
  79. syscfg_core: core-syscfg@92b0000 {
  80. compatible = "st,stih407-core-syscfg", "syscon";
  81. reg = <0x92b0000 0x1000>;
  82. };
  83. syscfg_lpm: lpm-syscfg@94b5100 {
  84. compatible = "st,stih407-lpm-syscfg", "syscon";
  85. reg = <0x94b5100 0x1000>;
  86. };
  87. serial@9830000 {
  88. compatible = "st,asc";
  89. reg = <0x9830000 0x2c>;
  90. interrupts = <GIC_SPI 122 IRQ_TYPE_NONE>;
  91. pinctrl-names = "default";
  92. pinctrl-0 = <&pinctrl_serial0>;
  93. clocks = <&clk_ext2f_a9>;
  94. status = "disabled";
  95. };
  96. serial@9831000 {
  97. compatible = "st,asc";
  98. reg = <0x9831000 0x2c>;
  99. interrupts = <GIC_SPI 123 IRQ_TYPE_NONE>;
  100. pinctrl-names = "default";
  101. pinctrl-0 = <&pinctrl_serial1>;
  102. clocks = <&clk_ext2f_a9>;
  103. status = "disabled";
  104. };
  105. serial@9832000 {
  106. compatible = "st,asc";
  107. reg = <0x9832000 0x2c>;
  108. interrupts = <GIC_SPI 124 IRQ_TYPE_NONE>;
  109. pinctrl-names = "default";
  110. pinctrl-0 = <&pinctrl_serial2>;
  111. clocks = <&clk_ext2f_a9>;
  112. status = "disabled";
  113. };
  114. /* SBC_ASC0 - UART10 */
  115. sbc_serial0: serial@9530000 {
  116. compatible = "st,asc";
  117. reg = <0x9530000 0x2c>;
  118. interrupts = <GIC_SPI 138 IRQ_TYPE_NONE>;
  119. pinctrl-names = "default";
  120. pinctrl-0 = <&pinctrl_sbc_serial0>;
  121. clocks = <&clk_sysin>;
  122. status = "disabled";
  123. };
  124. serial@9531000 {
  125. compatible = "st,asc";
  126. reg = <0x9531000 0x2c>;
  127. interrupts = <GIC_SPI 139 IRQ_TYPE_NONE>;
  128. pinctrl-names = "default";
  129. pinctrl-0 = <&pinctrl_sbc_serial1>;
  130. clocks = <&clk_sysin>;
  131. status = "disabled";
  132. };
  133. i2c@9840000 {
  134. compatible = "st,comms-ssc4-i2c";
  135. interrupts = <GIC_SPI 112 IRQ_TYPE_LEVEL_HIGH>;
  136. reg = <0x9840000 0x110>;
  137. clocks = <&clk_ext2f_a9>;
  138. clock-names = "ssc";
  139. clock-frequency = <400000>;
  140. pinctrl-names = "default";
  141. pinctrl-0 = <&pinctrl_i2c0_default>;
  142. status = "disabled";
  143. };
  144. i2c@9841000 {
  145. compatible = "st,comms-ssc4-i2c";
  146. reg = <0x9841000 0x110>;
  147. interrupts = <GIC_SPI 113 IRQ_TYPE_LEVEL_HIGH>;
  148. clocks = <&clk_ext2f_a9>;
  149. clock-names = "ssc";
  150. clock-frequency = <400000>;
  151. pinctrl-names = "default";
  152. pinctrl-0 = <&pinctrl_i2c1_default>;
  153. status = "disabled";
  154. };
  155. i2c@9842000 {
  156. compatible = "st,comms-ssc4-i2c";
  157. reg = <0x9842000 0x110>;
  158. interrupts = <GIC_SPI 114 IRQ_TYPE_LEVEL_HIGH>;
  159. clocks = <&clk_ext2f_a9>;
  160. clock-names = "ssc";
  161. clock-frequency = <400000>;
  162. pinctrl-names = "default";
  163. pinctrl-0 = <&pinctrl_i2c2_default>;
  164. status = "disabled";
  165. };
  166. i2c@9843000 {
  167. compatible = "st,comms-ssc4-i2c";
  168. reg = <0x9843000 0x110>;
  169. interrupts = <GIC_SPI 115 IRQ_TYPE_LEVEL_HIGH>;
  170. clocks = <&clk_ext2f_a9>;
  171. clock-names = "ssc";
  172. clock-frequency = <400000>;
  173. pinctrl-names = "default";
  174. pinctrl-0 = <&pinctrl_i2c3_default>;
  175. status = "disabled";
  176. };
  177. i2c@9844000 {
  178. compatible = "st,comms-ssc4-i2c";
  179. reg = <0x9844000 0x110>;
  180. interrupts = <GIC_SPI 116 IRQ_TYPE_LEVEL_HIGH>;
  181. clocks = <&clk_ext2f_a9>;
  182. clock-names = "ssc";
  183. clock-frequency = <400000>;
  184. pinctrl-names = "default";
  185. pinctrl-0 = <&pinctrl_i2c4_default>;
  186. status = "disabled";
  187. };
  188. i2c@9845000 {
  189. compatible = "st,comms-ssc4-i2c";
  190. reg = <0x9845000 0x110>;
  191. interrupts = <GIC_SPI 117 IRQ_TYPE_LEVEL_HIGH>;
  192. clocks = <&clk_ext2f_a9>;
  193. clock-names = "ssc";
  194. clock-frequency = <400000>;
  195. pinctrl-names = "default";
  196. pinctrl-0 = <&pinctrl_i2c5_default>;
  197. status = "disabled";
  198. };
  199. /* SSCs on SBC */
  200. i2c@9540000 {
  201. compatible = "st,comms-ssc4-i2c";
  202. reg = <0x9540000 0x110>;
  203. interrupts = <GIC_SPI 135 IRQ_TYPE_LEVEL_HIGH>;
  204. clocks = <&clk_sysin>;
  205. clock-names = "ssc";
  206. clock-frequency = <400000>;
  207. pinctrl-names = "default";
  208. pinctrl-0 = <&pinctrl_i2c10_default>;
  209. status = "disabled";
  210. };
  211. i2c@9541000 {
  212. compatible = "st,comms-ssc4-i2c";
  213. reg = <0x9541000 0x110>;
  214. interrupts = <GIC_SPI 136 IRQ_TYPE_LEVEL_HIGH>;
  215. clocks = <&clk_sysin>;
  216. clock-names = "ssc";
  217. clock-frequency = <400000>;
  218. pinctrl-names = "default";
  219. pinctrl-0 = <&pinctrl_i2c11_default>;
  220. status = "disabled";
  221. };
  222. };
  223. };