io.h 14 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423
  1. /*
  2. * arch/arm/include/asm/io.h
  3. *
  4. * Copyright (C) 1996-2000 Russell King
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License version 2 as
  8. * published by the Free Software Foundation.
  9. *
  10. * Modifications:
  11. * 16-Sep-1996 RMK Inlined the inx/outx functions & optimised for both
  12. * constant addresses and variable addresses.
  13. * 04-Dec-1997 RMK Moved a lot of this stuff to the new architecture
  14. * specific IO header files.
  15. * 27-Mar-1999 PJB Second parameter of memcpy_toio is const..
  16. * 04-Apr-1999 PJB Added check_signature.
  17. * 12-Dec-1999 RMK More cleanups
  18. * 18-Jun-2000 RMK Removed virt_to_* and friends definitions
  19. * 05-Oct-2004 BJD Moved memory string functions to use void __iomem
  20. */
  21. #ifndef __ASM_ARM_IO_H
  22. #define __ASM_ARM_IO_H
  23. #ifdef __KERNEL__
  24. #include <linux/types.h>
  25. #include <linux/blk_types.h>
  26. #include <asm/byteorder.h>
  27. #include <asm/memory.h>
  28. #include <asm-generic/pci_iomap.h>
  29. #include <xen/xen.h>
  30. /*
  31. * ISA I/O bus memory addresses are 1:1 with the physical address.
  32. */
  33. #define isa_virt_to_bus virt_to_phys
  34. #define isa_page_to_bus page_to_phys
  35. #define isa_bus_to_virt phys_to_virt
  36. /*
  37. * Atomic MMIO-wide IO modify
  38. */
  39. extern void atomic_io_modify(void __iomem *reg, u32 mask, u32 set);
  40. extern void atomic_io_modify_relaxed(void __iomem *reg, u32 mask, u32 set);
  41. /*
  42. * Generic IO read/write. These perform native-endian accesses. Note
  43. * that some architectures will want to re-define __raw_{read,write}w.
  44. */
  45. extern void __raw_writesb(void __iomem *addr, const void *data, int bytelen);
  46. extern void __raw_writesw(void __iomem *addr, const void *data, int wordlen);
  47. extern void __raw_writesl(void __iomem *addr, const void *data, int longlen);
  48. extern void __raw_readsb(const void __iomem *addr, void *data, int bytelen);
  49. extern void __raw_readsw(const void __iomem *addr, void *data, int wordlen);
  50. extern void __raw_readsl(const void __iomem *addr, void *data, int longlen);
  51. #if __LINUX_ARM_ARCH__ < 6
  52. /*
  53. * Half-word accesses are problematic with RiscPC due to limitations of
  54. * the bus. Rather than special-case the machine, just let the compiler
  55. * generate the access for CPUs prior to ARMv6.
  56. */
  57. #define __raw_readw(a) (__chk_io_ptr(a), *(volatile unsigned short __force *)(a))
  58. #define __raw_writew(v,a) ((void)(__chk_io_ptr(a), *(volatile unsigned short __force *)(a) = (v)))
  59. #else
  60. /*
  61. * When running under a hypervisor, we want to avoid I/O accesses with
  62. * writeback addressing modes as these incur a significant performance
  63. * overhead (the address generation must be emulated in software).
  64. */
  65. static inline void __raw_writew(u16 val, volatile void __iomem *addr)
  66. {
  67. asm volatile("strh %1, %0"
  68. : "+Q" (*(volatile u16 __force *)addr)
  69. : "r" (val));
  70. }
  71. static inline u16 __raw_readw(const volatile void __iomem *addr)
  72. {
  73. u16 val;
  74. asm volatile("ldrh %1, %0"
  75. : "+Q" (*(volatile u16 __force *)addr),
  76. "=r" (val));
  77. return val;
  78. }
  79. #endif
  80. static inline void __raw_writeb(u8 val, volatile void __iomem *addr)
  81. {
  82. asm volatile("strb %1, %0"
  83. : "+Qo" (*(volatile u8 __force *)addr)
  84. : "r" (val));
  85. }
  86. static inline void __raw_writel(u32 val, volatile void __iomem *addr)
  87. {
  88. asm volatile("str %1, %0"
  89. : "+Qo" (*(volatile u32 __force *)addr)
  90. : "r" (val));
  91. }
  92. static inline u8 __raw_readb(const volatile void __iomem *addr)
  93. {
  94. u8 val;
  95. asm volatile("ldrb %1, %0"
  96. : "+Qo" (*(volatile u8 __force *)addr),
  97. "=r" (val));
  98. return val;
  99. }
  100. static inline u32 __raw_readl(const volatile void __iomem *addr)
  101. {
  102. u32 val;
  103. asm volatile("ldr %1, %0"
  104. : "+Qo" (*(volatile u32 __force *)addr),
  105. "=r" (val));
  106. return val;
  107. }
  108. /*
  109. * Architecture ioremap implementation.
  110. */
  111. #define MT_DEVICE 0
  112. #define MT_DEVICE_NONSHARED 1
  113. #define MT_DEVICE_CACHED 2
  114. #define MT_DEVICE_WC 3
  115. /*
  116. * types 4 onwards can be found in asm/mach/map.h and are undefined
  117. * for ioremap
  118. */
  119. /*
  120. * __arm_ioremap takes CPU physical address.
  121. * __arm_ioremap_pfn takes a Page Frame Number and an offset into that page
  122. * The _caller variety takes a __builtin_return_address(0) value for
  123. * /proc/vmalloc to use - and should only be used in non-inline functions.
  124. */
  125. extern void __iomem *__arm_ioremap_pfn_caller(unsigned long, unsigned long,
  126. size_t, unsigned int, void *);
  127. extern void __iomem *__arm_ioremap_caller(phys_addr_t, size_t, unsigned int,
  128. void *);
  129. extern void __iomem *__arm_ioremap_pfn(unsigned long, unsigned long, size_t, unsigned int);
  130. extern void __iomem *__arm_ioremap(phys_addr_t, size_t, unsigned int);
  131. extern void __iomem *__arm_ioremap_exec(phys_addr_t, size_t, bool cached);
  132. extern void __iounmap(volatile void __iomem *addr);
  133. extern void __arm_iounmap(volatile void __iomem *addr);
  134. extern void __iomem * (*arch_ioremap_caller)(phys_addr_t, size_t,
  135. unsigned int, void *);
  136. extern void (*arch_iounmap)(volatile void __iomem *);
  137. /*
  138. * Bad read/write accesses...
  139. */
  140. extern void __readwrite_bug(const char *fn);
  141. /*
  142. * A typesafe __io() helper
  143. */
  144. static inline void __iomem *__typesafe_io(unsigned long addr)
  145. {
  146. return (void __iomem *)addr;
  147. }
  148. #define IOMEM(x) ((void __force __iomem *)(x))
  149. /* IO barriers */
  150. #ifdef CONFIG_ARM_DMA_MEM_BUFFERABLE
  151. #include <asm/barrier.h>
  152. #define __iormb() rmb()
  153. #define __iowmb() wmb()
  154. #else
  155. #define __iormb() do { } while (0)
  156. #define __iowmb() do { } while (0)
  157. #endif
  158. /* PCI fixed i/o mapping */
  159. #define PCI_IO_VIRT_BASE 0xfee00000
  160. #define PCI_IOBASE ((void __iomem *)PCI_IO_VIRT_BASE)
  161. #if defined(CONFIG_PCI)
  162. void pci_ioremap_set_mem_type(int mem_type);
  163. #else
  164. static inline void pci_ioremap_set_mem_type(int mem_type) {}
  165. #endif
  166. extern int pci_ioremap_io(unsigned int offset, phys_addr_t phys_addr);
  167. /*
  168. * Now, pick up the machine-defined IO definitions
  169. */
  170. #ifdef CONFIG_NEED_MACH_IO_H
  171. #include <mach/io.h>
  172. #elif defined(CONFIG_PCI)
  173. #define IO_SPACE_LIMIT ((resource_size_t)0xfffff)
  174. #define __io(a) __typesafe_io(PCI_IO_VIRT_BASE + ((a) & IO_SPACE_LIMIT))
  175. #else
  176. #define __io(a) __typesafe_io((a) & IO_SPACE_LIMIT)
  177. #endif
  178. /*
  179. * This is the limit of PC card/PCI/ISA IO space, which is by default
  180. * 64K if we have PC card, PCI or ISA support. Otherwise, default to
  181. * zero to prevent ISA/PCI drivers claiming IO space (and potentially
  182. * oopsing.)
  183. *
  184. * Only set this larger if you really need inb() et.al. to operate over
  185. * a larger address space. Note that SOC_COMMON ioremaps each sockets
  186. * IO space area, and so inb() et.al. must be defined to operate as per
  187. * readb() et.al. on such platforms.
  188. */
  189. #ifndef IO_SPACE_LIMIT
  190. #if defined(CONFIG_PCMCIA_SOC_COMMON) || defined(CONFIG_PCMCIA_SOC_COMMON_MODULE)
  191. #define IO_SPACE_LIMIT ((resource_size_t)0xffffffff)
  192. #elif defined(CONFIG_PCI) || defined(CONFIG_ISA) || defined(CONFIG_PCCARD)
  193. #define IO_SPACE_LIMIT ((resource_size_t)0xffff)
  194. #else
  195. #define IO_SPACE_LIMIT ((resource_size_t)0)
  196. #endif
  197. #endif
  198. /*
  199. * IO port access primitives
  200. * -------------------------
  201. *
  202. * The ARM doesn't have special IO access instructions; all IO is memory
  203. * mapped. Note that these are defined to perform little endian accesses
  204. * only. Their primary purpose is to access PCI and ISA peripherals.
  205. *
  206. * Note that for a big endian machine, this implies that the following
  207. * big endian mode connectivity is in place, as described by numerous
  208. * ARM documents:
  209. *
  210. * PCI: D0-D7 D8-D15 D16-D23 D24-D31
  211. * ARM: D24-D31 D16-D23 D8-D15 D0-D7
  212. *
  213. * The machine specific io.h include defines __io to translate an "IO"
  214. * address to a memory address.
  215. *
  216. * Note that we prevent GCC re-ordering or caching values in expressions
  217. * by introducing sequence points into the in*() definitions. Note that
  218. * __raw_* do not guarantee this behaviour.
  219. *
  220. * The {in,out}[bwl] macros are for emulating x86-style PCI/ISA IO space.
  221. */
  222. #ifdef __io
  223. #define outb(v,p) ({ __iowmb(); __raw_writeb(v,__io(p)); })
  224. #define outw(v,p) ({ __iowmb(); __raw_writew((__force __u16) \
  225. cpu_to_le16(v),__io(p)); })
  226. #define outl(v,p) ({ __iowmb(); __raw_writel((__force __u32) \
  227. cpu_to_le32(v),__io(p)); })
  228. #define inb(p) ({ __u8 __v = __raw_readb(__io(p)); __iormb(); __v; })
  229. #define inw(p) ({ __u16 __v = le16_to_cpu((__force __le16) \
  230. __raw_readw(__io(p))); __iormb(); __v; })
  231. #define inl(p) ({ __u32 __v = le32_to_cpu((__force __le32) \
  232. __raw_readl(__io(p))); __iormb(); __v; })
  233. #define outsb(p,d,l) __raw_writesb(__io(p),d,l)
  234. #define outsw(p,d,l) __raw_writesw(__io(p),d,l)
  235. #define outsl(p,d,l) __raw_writesl(__io(p),d,l)
  236. #define insb(p,d,l) __raw_readsb(__io(p),d,l)
  237. #define insw(p,d,l) __raw_readsw(__io(p),d,l)
  238. #define insl(p,d,l) __raw_readsl(__io(p),d,l)
  239. #endif
  240. #define outb_p(val,port) outb((val),(port))
  241. #define outw_p(val,port) outw((val),(port))
  242. #define outl_p(val,port) outl((val),(port))
  243. #define inb_p(port) inb((port))
  244. #define inw_p(port) inw((port))
  245. #define inl_p(port) inl((port))
  246. #define outsb_p(port,from,len) outsb(port,from,len)
  247. #define outsw_p(port,from,len) outsw(port,from,len)
  248. #define outsl_p(port,from,len) outsl(port,from,len)
  249. #define insb_p(port,to,len) insb(port,to,len)
  250. #define insw_p(port,to,len) insw(port,to,len)
  251. #define insl_p(port,to,len) insl(port,to,len)
  252. /*
  253. * String version of IO memory access ops:
  254. */
  255. extern void _memcpy_fromio(void *, const volatile void __iomem *, size_t);
  256. extern void _memcpy_toio(volatile void __iomem *, const void *, size_t);
  257. extern void _memset_io(volatile void __iomem *, int, size_t);
  258. #define mmiowb()
  259. /*
  260. * Memory access primitives
  261. * ------------------------
  262. *
  263. * These perform PCI memory accesses via an ioremap region. They don't
  264. * take an address as such, but a cookie.
  265. *
  266. * Again, this are defined to perform little endian accesses. See the
  267. * IO port primitives for more information.
  268. */
  269. #ifndef readl
  270. #define readb_relaxed(c) ({ u8 __r = __raw_readb(c); __r; })
  271. #define readw_relaxed(c) ({ u16 __r = le16_to_cpu((__force __le16) \
  272. __raw_readw(c)); __r; })
  273. #define readl_relaxed(c) ({ u32 __r = le32_to_cpu((__force __le32) \
  274. __raw_readl(c)); __r; })
  275. #define writeb_relaxed(v,c) __raw_writeb(v,c)
  276. #define writew_relaxed(v,c) __raw_writew((__force u16) cpu_to_le16(v),c)
  277. #define writel_relaxed(v,c) __raw_writel((__force u32) cpu_to_le32(v),c)
  278. #define readb(c) ({ u8 __v = readb_relaxed(c); __iormb(); __v; })
  279. #define readw(c) ({ u16 __v = readw_relaxed(c); __iormb(); __v; })
  280. #define readl(c) ({ u32 __v = readl_relaxed(c); __iormb(); __v; })
  281. #define writeb(v,c) ({ __iowmb(); writeb_relaxed(v,c); })
  282. #define writew(v,c) ({ __iowmb(); writew_relaxed(v,c); })
  283. #define writel(v,c) ({ __iowmb(); writel_relaxed(v,c); })
  284. #define readsb(p,d,l) __raw_readsb(p,d,l)
  285. #define readsw(p,d,l) __raw_readsw(p,d,l)
  286. #define readsl(p,d,l) __raw_readsl(p,d,l)
  287. #define writesb(p,d,l) __raw_writesb(p,d,l)
  288. #define writesw(p,d,l) __raw_writesw(p,d,l)
  289. #define writesl(p,d,l) __raw_writesl(p,d,l)
  290. #define memset_io(c,v,l) _memset_io(c,(v),(l))
  291. #define memcpy_fromio(a,c,l) _memcpy_fromio((a),c,(l))
  292. #define memcpy_toio(c,a,l) _memcpy_toio(c,(a),(l))
  293. #endif /* readl */
  294. /*
  295. * ioremap and friends.
  296. *
  297. * ioremap takes a PCI memory address, as specified in
  298. * Documentation/io-mapping.txt.
  299. *
  300. */
  301. #define ioremap(cookie,size) __arm_ioremap((cookie), (size), MT_DEVICE)
  302. #define ioremap_nocache(cookie,size) __arm_ioremap((cookie), (size), MT_DEVICE)
  303. #define ioremap_cache(cookie,size) __arm_ioremap((cookie), (size), MT_DEVICE_CACHED)
  304. #define ioremap_wc(cookie,size) __arm_ioremap((cookie), (size), MT_DEVICE_WC)
  305. #define iounmap __arm_iounmap
  306. /*
  307. * io{read,write}{8,16,32} macros
  308. */
  309. #ifndef ioread8
  310. #define ioread8(p) ({ unsigned int __v = __raw_readb(p); __iormb(); __v; })
  311. #define ioread16(p) ({ unsigned int __v = le16_to_cpu((__force __le16)__raw_readw(p)); __iormb(); __v; })
  312. #define ioread32(p) ({ unsigned int __v = le32_to_cpu((__force __le32)__raw_readl(p)); __iormb(); __v; })
  313. #define ioread16be(p) ({ unsigned int __v = be16_to_cpu((__force __be16)__raw_readw(p)); __iormb(); __v; })
  314. #define ioread32be(p) ({ unsigned int __v = be32_to_cpu((__force __be32)__raw_readl(p)); __iormb(); __v; })
  315. #define iowrite8(v,p) ({ __iowmb(); __raw_writeb(v, p); })
  316. #define iowrite16(v,p) ({ __iowmb(); __raw_writew((__force __u16)cpu_to_le16(v), p); })
  317. #define iowrite32(v,p) ({ __iowmb(); __raw_writel((__force __u32)cpu_to_le32(v), p); })
  318. #define iowrite16be(v,p) ({ __iowmb(); __raw_writew((__force __u16)cpu_to_be16(v), p); })
  319. #define iowrite32be(v,p) ({ __iowmb(); __raw_writel((__force __u32)cpu_to_be32(v), p); })
  320. #define ioread8_rep(p,d,c) __raw_readsb(p,d,c)
  321. #define ioread16_rep(p,d,c) __raw_readsw(p,d,c)
  322. #define ioread32_rep(p,d,c) __raw_readsl(p,d,c)
  323. #define iowrite8_rep(p,s,c) __raw_writesb(p,s,c)
  324. #define iowrite16_rep(p,s,c) __raw_writesw(p,s,c)
  325. #define iowrite32_rep(p,s,c) __raw_writesl(p,s,c)
  326. extern void __iomem *ioport_map(unsigned long port, unsigned int nr);
  327. extern void ioport_unmap(void __iomem *addr);
  328. #endif
  329. struct pci_dev;
  330. extern void pci_iounmap(struct pci_dev *dev, void __iomem *addr);
  331. /*
  332. * can the hardware map this into one segment or not, given no other
  333. * constraints.
  334. */
  335. #define BIOVEC_MERGEABLE(vec1, vec2) \
  336. ((bvec_to_phys((vec1)) + (vec1)->bv_len) == bvec_to_phys((vec2)))
  337. struct bio_vec;
  338. extern bool xen_biovec_phys_mergeable(const struct bio_vec *vec1,
  339. const struct bio_vec *vec2);
  340. #define BIOVEC_PHYS_MERGEABLE(vec1, vec2) \
  341. (__BIOVEC_PHYS_MERGEABLE(vec1, vec2) && \
  342. (!xen_domain() || xen_biovec_phys_mergeable(vec1, vec2)))
  343. #ifdef CONFIG_MMU
  344. #define ARCH_HAS_VALID_PHYS_ADDR_RANGE
  345. extern int valid_phys_addr_range(phys_addr_t addr, size_t size);
  346. extern int valid_mmap_phys_addr_range(unsigned long pfn, size_t size);
  347. extern int devmem_is_allowed(unsigned long pfn);
  348. #endif
  349. /*
  350. * Convert a physical pointer to a virtual kernel pointer for /dev/mem
  351. * access
  352. */
  353. #define xlate_dev_mem_ptr(p) __va(p)
  354. /*
  355. * Convert a virtual cached pointer to an uncached pointer
  356. */
  357. #define xlate_dev_kmem_ptr(p) p
  358. /*
  359. * Register ISA memory and port locations for glibc iopl/inb/outb
  360. * emulation.
  361. */
  362. extern void register_isa_ports(unsigned int mmio, unsigned int io,
  363. unsigned int io_shift);
  364. #endif /* __KERNEL__ */
  365. #endif /* __ASM_ARM_IO_H */