omap_hwmod_33xx_43xx_ipblock_data.c 37 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470
  1. /*
  2. *
  3. * Copyright (C) 2013 Texas Instruments Incorporated
  4. *
  5. * Hwmod common for AM335x and AM43x
  6. *
  7. * This program is free software; you can redistribute it and/or
  8. * modify it under the terms of the GNU General Public License as
  9. * published by the Free Software Foundation version 2.
  10. *
  11. * This program is distributed "as is" WITHOUT ANY WARRANTY of any
  12. * kind, whether express or implied; without even the implied warranty
  13. * of MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  14. * GNU General Public License for more details.
  15. */
  16. #include <linux/platform_data/gpio-omap.h>
  17. #include <linux/platform_data/spi-omap2-mcspi.h>
  18. #include "omap_hwmod.h"
  19. #include "i2c.h"
  20. #include "mmc.h"
  21. #include "wd_timer.h"
  22. #include "cm33xx.h"
  23. #include "prm33xx.h"
  24. #include "omap_hwmod_33xx_43xx_common_data.h"
  25. #include "prcm43xx.h"
  26. #include "common.h"
  27. #define CLKCTRL(oh, clkctrl) ((oh).prcm.omap4.clkctrl_offs = (clkctrl))
  28. #define RSTCTRL(oh, rstctrl) ((oh).prcm.omap4.rstctrl_offs = (rstctrl))
  29. #define RSTST(oh, rstst) ((oh).prcm.omap4.rstst_offs = (rstst))
  30. /*
  31. * 'l3' class
  32. * instance(s): l3_main, l3_s, l3_instr
  33. */
  34. static struct omap_hwmod_class am33xx_l3_hwmod_class = {
  35. .name = "l3",
  36. };
  37. struct omap_hwmod am33xx_l3_main_hwmod = {
  38. .name = "l3_main",
  39. .class = &am33xx_l3_hwmod_class,
  40. .clkdm_name = "l3_clkdm",
  41. .flags = HWMOD_INIT_NO_IDLE,
  42. .main_clk = "l3_gclk",
  43. .prcm = {
  44. .omap4 = {
  45. .modulemode = MODULEMODE_SWCTRL,
  46. },
  47. },
  48. };
  49. /* l3_s */
  50. struct omap_hwmod am33xx_l3_s_hwmod = {
  51. .name = "l3_s",
  52. .class = &am33xx_l3_hwmod_class,
  53. .clkdm_name = "l3s_clkdm",
  54. };
  55. /* l3_instr */
  56. struct omap_hwmod am33xx_l3_instr_hwmod = {
  57. .name = "l3_instr",
  58. .class = &am33xx_l3_hwmod_class,
  59. .clkdm_name = "l3_clkdm",
  60. .flags = HWMOD_INIT_NO_IDLE,
  61. .main_clk = "l3_gclk",
  62. .prcm = {
  63. .omap4 = {
  64. .modulemode = MODULEMODE_SWCTRL,
  65. },
  66. },
  67. };
  68. /*
  69. * 'l4' class
  70. * instance(s): l4_ls, l4_hs, l4_wkup, l4_fw
  71. */
  72. struct omap_hwmod_class am33xx_l4_hwmod_class = {
  73. .name = "l4",
  74. };
  75. /* l4_ls */
  76. struct omap_hwmod am33xx_l4_ls_hwmod = {
  77. .name = "l4_ls",
  78. .class = &am33xx_l4_hwmod_class,
  79. .clkdm_name = "l4ls_clkdm",
  80. .flags = HWMOD_INIT_NO_IDLE,
  81. .main_clk = "l4ls_gclk",
  82. .prcm = {
  83. .omap4 = {
  84. .modulemode = MODULEMODE_SWCTRL,
  85. },
  86. },
  87. };
  88. /* l4_wkup */
  89. struct omap_hwmod am33xx_l4_wkup_hwmod = {
  90. .name = "l4_wkup",
  91. .class = &am33xx_l4_hwmod_class,
  92. .clkdm_name = "l4_wkup_clkdm",
  93. .flags = HWMOD_INIT_NO_IDLE,
  94. .prcm = {
  95. .omap4 = {
  96. .modulemode = MODULEMODE_SWCTRL,
  97. },
  98. },
  99. };
  100. /*
  101. * 'mpu' class
  102. */
  103. static struct omap_hwmod_class am33xx_mpu_hwmod_class = {
  104. .name = "mpu",
  105. };
  106. struct omap_hwmod am33xx_mpu_hwmod = {
  107. .name = "mpu",
  108. .class = &am33xx_mpu_hwmod_class,
  109. .clkdm_name = "mpu_clkdm",
  110. .flags = HWMOD_INIT_NO_IDLE,
  111. .main_clk = "dpll_mpu_m2_ck",
  112. .prcm = {
  113. .omap4 = {
  114. .modulemode = MODULEMODE_SWCTRL,
  115. },
  116. },
  117. };
  118. /*
  119. * 'wakeup m3' class
  120. * Wakeup controller sub-system under wakeup domain
  121. */
  122. struct omap_hwmod_class am33xx_wkup_m3_hwmod_class = {
  123. .name = "wkup_m3",
  124. };
  125. /*
  126. * 'pru-icss' class
  127. * Programmable Real-Time Unit and Industrial Communication Subsystem
  128. */
  129. static struct omap_hwmod_class am33xx_pruss_hwmod_class = {
  130. .name = "pruss",
  131. };
  132. static struct omap_hwmod_rst_info am33xx_pruss_resets[] = {
  133. { .name = "pruss", .rst_shift = 1 },
  134. };
  135. /* pru-icss */
  136. /* Pseudo hwmod for reset control purpose only */
  137. struct omap_hwmod am33xx_pruss_hwmod = {
  138. .name = "pruss",
  139. .class = &am33xx_pruss_hwmod_class,
  140. .clkdm_name = "pruss_ocp_clkdm",
  141. .main_clk = "pruss_ocp_gclk",
  142. .prcm = {
  143. .omap4 = {
  144. .modulemode = MODULEMODE_SWCTRL,
  145. },
  146. },
  147. .rst_lines = am33xx_pruss_resets,
  148. .rst_lines_cnt = ARRAY_SIZE(am33xx_pruss_resets),
  149. };
  150. /* gfx */
  151. /* Pseudo hwmod for reset control purpose only */
  152. static struct omap_hwmod_class am33xx_gfx_hwmod_class = {
  153. .name = "gfx",
  154. };
  155. static struct omap_hwmod_rst_info am33xx_gfx_resets[] = {
  156. { .name = "gfx", .rst_shift = 0, .st_shift = 0},
  157. };
  158. struct omap_hwmod am33xx_gfx_hwmod = {
  159. .name = "gfx",
  160. .class = &am33xx_gfx_hwmod_class,
  161. .clkdm_name = "gfx_l3_clkdm",
  162. .main_clk = "gfx_fck_div_ck",
  163. .prcm = {
  164. .omap4 = {
  165. .modulemode = MODULEMODE_SWCTRL,
  166. },
  167. },
  168. .rst_lines = am33xx_gfx_resets,
  169. .rst_lines_cnt = ARRAY_SIZE(am33xx_gfx_resets),
  170. };
  171. /*
  172. * 'prcm' class
  173. * power and reset manager (whole prcm infrastructure)
  174. */
  175. static struct omap_hwmod_class am33xx_prcm_hwmod_class = {
  176. .name = "prcm",
  177. };
  178. /* prcm */
  179. struct omap_hwmod am33xx_prcm_hwmod = {
  180. .name = "prcm",
  181. .class = &am33xx_prcm_hwmod_class,
  182. .clkdm_name = "l4_wkup_clkdm",
  183. };
  184. /*
  185. * 'aes0' class
  186. */
  187. static struct omap_hwmod_class_sysconfig am33xx_aes0_sysc = {
  188. .rev_offs = 0x80,
  189. .sysc_offs = 0x84,
  190. .syss_offs = 0x88,
  191. .sysc_flags = SYSS_HAS_RESET_STATUS,
  192. };
  193. static struct omap_hwmod_class am33xx_aes0_hwmod_class = {
  194. .name = "aes0",
  195. .sysc = &am33xx_aes0_sysc,
  196. };
  197. struct omap_hwmod am33xx_aes0_hwmod = {
  198. .name = "aes",
  199. .class = &am33xx_aes0_hwmod_class,
  200. .clkdm_name = "l3_clkdm",
  201. .main_clk = "aes0_fck",
  202. .prcm = {
  203. .omap4 = {
  204. .modulemode = MODULEMODE_SWCTRL,
  205. },
  206. },
  207. };
  208. /* sha0 HIB2 (the 'P' (public) device) */
  209. static struct omap_hwmod_class_sysconfig am33xx_sha0_sysc = {
  210. .rev_offs = 0x100,
  211. .sysc_offs = 0x110,
  212. .syss_offs = 0x114,
  213. .sysc_flags = SYSS_HAS_RESET_STATUS,
  214. };
  215. static struct omap_hwmod_class am33xx_sha0_hwmod_class = {
  216. .name = "sha0",
  217. .sysc = &am33xx_sha0_sysc,
  218. };
  219. struct omap_hwmod am33xx_sha0_hwmod = {
  220. .name = "sham",
  221. .class = &am33xx_sha0_hwmod_class,
  222. .clkdm_name = "l3_clkdm",
  223. .main_clk = "l3_gclk",
  224. .prcm = {
  225. .omap4 = {
  226. .modulemode = MODULEMODE_SWCTRL,
  227. },
  228. },
  229. };
  230. /* ocmcram */
  231. static struct omap_hwmod_class am33xx_ocmcram_hwmod_class = {
  232. .name = "ocmcram",
  233. };
  234. struct omap_hwmod am33xx_ocmcram_hwmod = {
  235. .name = "ocmcram",
  236. .class = &am33xx_ocmcram_hwmod_class,
  237. .clkdm_name = "l3_clkdm",
  238. .flags = HWMOD_INIT_NO_IDLE,
  239. .main_clk = "l3_gclk",
  240. .prcm = {
  241. .omap4 = {
  242. .modulemode = MODULEMODE_SWCTRL,
  243. },
  244. },
  245. };
  246. /* 'smartreflex' class */
  247. static struct omap_hwmod_class am33xx_smartreflex_hwmod_class = {
  248. .name = "smartreflex",
  249. };
  250. /* smartreflex0 */
  251. struct omap_hwmod am33xx_smartreflex0_hwmod = {
  252. .name = "smartreflex0",
  253. .class = &am33xx_smartreflex_hwmod_class,
  254. .clkdm_name = "l4_wkup_clkdm",
  255. .main_clk = "smartreflex0_fck",
  256. .prcm = {
  257. .omap4 = {
  258. .modulemode = MODULEMODE_SWCTRL,
  259. },
  260. },
  261. };
  262. /* smartreflex1 */
  263. struct omap_hwmod am33xx_smartreflex1_hwmod = {
  264. .name = "smartreflex1",
  265. .class = &am33xx_smartreflex_hwmod_class,
  266. .clkdm_name = "l4_wkup_clkdm",
  267. .main_clk = "smartreflex1_fck",
  268. .prcm = {
  269. .omap4 = {
  270. .modulemode = MODULEMODE_SWCTRL,
  271. },
  272. },
  273. };
  274. /*
  275. * 'control' module class
  276. */
  277. struct omap_hwmod_class am33xx_control_hwmod_class = {
  278. .name = "control",
  279. };
  280. /*
  281. * 'cpgmac' class
  282. * cpsw/cpgmac sub system
  283. */
  284. static struct omap_hwmod_class_sysconfig am33xx_cpgmac_sysc = {
  285. .rev_offs = 0x0,
  286. .sysc_offs = 0x8,
  287. .syss_offs = 0x4,
  288. .sysc_flags = (SYSC_HAS_SIDLEMODE | SYSC_HAS_MIDLEMODE |
  289. SYSS_HAS_RESET_STATUS),
  290. .idlemodes = (SIDLE_FORCE | SIDLE_NO | MSTANDBY_FORCE |
  291. MSTANDBY_NO),
  292. .sysc_fields = &omap_hwmod_sysc_type3,
  293. };
  294. static struct omap_hwmod_class am33xx_cpgmac0_hwmod_class = {
  295. .name = "cpgmac0",
  296. .sysc = &am33xx_cpgmac_sysc,
  297. };
  298. struct omap_hwmod am33xx_cpgmac0_hwmod = {
  299. .name = "cpgmac0",
  300. .class = &am33xx_cpgmac0_hwmod_class,
  301. .clkdm_name = "cpsw_125mhz_clkdm",
  302. .flags = (HWMOD_SWSUP_SIDLE | HWMOD_SWSUP_MSTANDBY),
  303. .main_clk = "cpsw_125mhz_gclk",
  304. .mpu_rt_idx = 1,
  305. .prcm = {
  306. .omap4 = {
  307. .modulemode = MODULEMODE_SWCTRL,
  308. },
  309. },
  310. };
  311. /*
  312. * mdio class
  313. */
  314. static struct omap_hwmod_class am33xx_mdio_hwmod_class = {
  315. .name = "davinci_mdio",
  316. };
  317. struct omap_hwmod am33xx_mdio_hwmod = {
  318. .name = "davinci_mdio",
  319. .class = &am33xx_mdio_hwmod_class,
  320. .clkdm_name = "cpsw_125mhz_clkdm",
  321. .main_clk = "cpsw_125mhz_gclk",
  322. };
  323. /*
  324. * dcan class
  325. */
  326. static struct omap_hwmod_class am33xx_dcan_hwmod_class = {
  327. .name = "d_can",
  328. };
  329. /* dcan0 */
  330. struct omap_hwmod am33xx_dcan0_hwmod = {
  331. .name = "d_can0",
  332. .class = &am33xx_dcan_hwmod_class,
  333. .clkdm_name = "l4ls_clkdm",
  334. .main_clk = "dcan0_fck",
  335. .prcm = {
  336. .omap4 = {
  337. .modulemode = MODULEMODE_SWCTRL,
  338. },
  339. },
  340. };
  341. /* dcan1 */
  342. struct omap_hwmod am33xx_dcan1_hwmod = {
  343. .name = "d_can1",
  344. .class = &am33xx_dcan_hwmod_class,
  345. .clkdm_name = "l4ls_clkdm",
  346. .main_clk = "dcan1_fck",
  347. .prcm = {
  348. .omap4 = {
  349. .modulemode = MODULEMODE_SWCTRL,
  350. },
  351. },
  352. };
  353. /* elm */
  354. static struct omap_hwmod_class_sysconfig am33xx_elm_sysc = {
  355. .rev_offs = 0x0000,
  356. .sysc_offs = 0x0010,
  357. .syss_offs = 0x0014,
  358. .sysc_flags = (SYSC_HAS_CLOCKACTIVITY | SYSC_HAS_SIDLEMODE |
  359. SYSC_HAS_SOFTRESET | SYSC_HAS_AUTOIDLE |
  360. SYSS_HAS_RESET_STATUS),
  361. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
  362. .sysc_fields = &omap_hwmod_sysc_type1,
  363. };
  364. static struct omap_hwmod_class am33xx_elm_hwmod_class = {
  365. .name = "elm",
  366. .sysc = &am33xx_elm_sysc,
  367. };
  368. struct omap_hwmod am33xx_elm_hwmod = {
  369. .name = "elm",
  370. .class = &am33xx_elm_hwmod_class,
  371. .clkdm_name = "l4ls_clkdm",
  372. .main_clk = "l4ls_gclk",
  373. .prcm = {
  374. .omap4 = {
  375. .modulemode = MODULEMODE_SWCTRL,
  376. },
  377. },
  378. };
  379. /* pwmss */
  380. static struct omap_hwmod_class_sysconfig am33xx_epwmss_sysc = {
  381. .rev_offs = 0x0,
  382. .sysc_offs = 0x4,
  383. .sysc_flags = (SYSC_HAS_SIDLEMODE | SYSC_HAS_MIDLEMODE),
  384. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  385. SIDLE_SMART_WKUP | MSTANDBY_FORCE | MSTANDBY_NO |
  386. MSTANDBY_SMART | MSTANDBY_SMART_WKUP),
  387. .sysc_fields = &omap_hwmod_sysc_type2,
  388. };
  389. struct omap_hwmod_class am33xx_epwmss_hwmod_class = {
  390. .name = "epwmss",
  391. .sysc = &am33xx_epwmss_sysc,
  392. };
  393. static struct omap_hwmod_class am33xx_ecap_hwmod_class = {
  394. .name = "ecap",
  395. };
  396. static struct omap_hwmod_class am33xx_eqep_hwmod_class = {
  397. .name = "eqep",
  398. };
  399. struct omap_hwmod_class am33xx_ehrpwm_hwmod_class = {
  400. .name = "ehrpwm",
  401. };
  402. /* epwmss0 */
  403. struct omap_hwmod am33xx_epwmss0_hwmod = {
  404. .name = "epwmss0",
  405. .class = &am33xx_epwmss_hwmod_class,
  406. .clkdm_name = "l4ls_clkdm",
  407. .main_clk = "l4ls_gclk",
  408. .prcm = {
  409. .omap4 = {
  410. .modulemode = MODULEMODE_SWCTRL,
  411. },
  412. },
  413. };
  414. /* ecap0 */
  415. struct omap_hwmod am33xx_ecap0_hwmod = {
  416. .name = "ecap0",
  417. .class = &am33xx_ecap_hwmod_class,
  418. .clkdm_name = "l4ls_clkdm",
  419. .main_clk = "l4ls_gclk",
  420. };
  421. /* eqep0 */
  422. struct omap_hwmod am33xx_eqep0_hwmod = {
  423. .name = "eqep0",
  424. .class = &am33xx_eqep_hwmod_class,
  425. .clkdm_name = "l4ls_clkdm",
  426. .main_clk = "l4ls_gclk",
  427. };
  428. /* ehrpwm0 */
  429. struct omap_hwmod am33xx_ehrpwm0_hwmod = {
  430. .name = "ehrpwm0",
  431. .class = &am33xx_ehrpwm_hwmod_class,
  432. .clkdm_name = "l4ls_clkdm",
  433. .main_clk = "l4ls_gclk",
  434. };
  435. /* epwmss1 */
  436. struct omap_hwmod am33xx_epwmss1_hwmod = {
  437. .name = "epwmss1",
  438. .class = &am33xx_epwmss_hwmod_class,
  439. .clkdm_name = "l4ls_clkdm",
  440. .main_clk = "l4ls_gclk",
  441. .prcm = {
  442. .omap4 = {
  443. .modulemode = MODULEMODE_SWCTRL,
  444. },
  445. },
  446. };
  447. /* ecap1 */
  448. struct omap_hwmod am33xx_ecap1_hwmod = {
  449. .name = "ecap1",
  450. .class = &am33xx_ecap_hwmod_class,
  451. .clkdm_name = "l4ls_clkdm",
  452. .main_clk = "l4ls_gclk",
  453. };
  454. /* eqep1 */
  455. struct omap_hwmod am33xx_eqep1_hwmod = {
  456. .name = "eqep1",
  457. .class = &am33xx_eqep_hwmod_class,
  458. .clkdm_name = "l4ls_clkdm",
  459. .main_clk = "l4ls_gclk",
  460. };
  461. /* ehrpwm1 */
  462. struct omap_hwmod am33xx_ehrpwm1_hwmod = {
  463. .name = "ehrpwm1",
  464. .class = &am33xx_ehrpwm_hwmod_class,
  465. .clkdm_name = "l4ls_clkdm",
  466. .main_clk = "l4ls_gclk",
  467. };
  468. /* epwmss2 */
  469. struct omap_hwmod am33xx_epwmss2_hwmod = {
  470. .name = "epwmss2",
  471. .class = &am33xx_epwmss_hwmod_class,
  472. .clkdm_name = "l4ls_clkdm",
  473. .main_clk = "l4ls_gclk",
  474. .prcm = {
  475. .omap4 = {
  476. .modulemode = MODULEMODE_SWCTRL,
  477. },
  478. },
  479. };
  480. /* ecap2 */
  481. struct omap_hwmod am33xx_ecap2_hwmod = {
  482. .name = "ecap2",
  483. .class = &am33xx_ecap_hwmod_class,
  484. .clkdm_name = "l4ls_clkdm",
  485. .main_clk = "l4ls_gclk",
  486. };
  487. /* eqep2 */
  488. struct omap_hwmod am33xx_eqep2_hwmod = {
  489. .name = "eqep2",
  490. .class = &am33xx_eqep_hwmod_class,
  491. .clkdm_name = "l4ls_clkdm",
  492. .main_clk = "l4ls_gclk",
  493. };
  494. /* ehrpwm2 */
  495. struct omap_hwmod am33xx_ehrpwm2_hwmod = {
  496. .name = "ehrpwm2",
  497. .class = &am33xx_ehrpwm_hwmod_class,
  498. .clkdm_name = "l4ls_clkdm",
  499. .main_clk = "l4ls_gclk",
  500. };
  501. /*
  502. * 'gpio' class: for gpio 0,1,2,3
  503. */
  504. static struct omap_hwmod_class_sysconfig am33xx_gpio_sysc = {
  505. .rev_offs = 0x0000,
  506. .sysc_offs = 0x0010,
  507. .syss_offs = 0x0114,
  508. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_ENAWAKEUP |
  509. SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET |
  510. SYSS_HAS_RESET_STATUS),
  511. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  512. SIDLE_SMART_WKUP),
  513. .sysc_fields = &omap_hwmod_sysc_type1,
  514. };
  515. struct omap_hwmod_class am33xx_gpio_hwmod_class = {
  516. .name = "gpio",
  517. .sysc = &am33xx_gpio_sysc,
  518. .rev = 2,
  519. };
  520. struct omap_gpio_dev_attr gpio_dev_attr = {
  521. .bank_width = 32,
  522. .dbck_flag = true,
  523. };
  524. /* gpio1 */
  525. static struct omap_hwmod_opt_clk gpio1_opt_clks[] = {
  526. { .role = "dbclk", .clk = "gpio1_dbclk" },
  527. };
  528. struct omap_hwmod am33xx_gpio1_hwmod = {
  529. .name = "gpio2",
  530. .class = &am33xx_gpio_hwmod_class,
  531. .clkdm_name = "l4ls_clkdm",
  532. .flags = HWMOD_CONTROL_OPT_CLKS_IN_RESET,
  533. .main_clk = "l4ls_gclk",
  534. .prcm = {
  535. .omap4 = {
  536. .modulemode = MODULEMODE_SWCTRL,
  537. },
  538. },
  539. .opt_clks = gpio1_opt_clks,
  540. .opt_clks_cnt = ARRAY_SIZE(gpio1_opt_clks),
  541. .dev_attr = &gpio_dev_attr,
  542. };
  543. /* gpio2 */
  544. static struct omap_hwmod_opt_clk gpio2_opt_clks[] = {
  545. { .role = "dbclk", .clk = "gpio2_dbclk" },
  546. };
  547. struct omap_hwmod am33xx_gpio2_hwmod = {
  548. .name = "gpio3",
  549. .class = &am33xx_gpio_hwmod_class,
  550. .clkdm_name = "l4ls_clkdm",
  551. .flags = HWMOD_CONTROL_OPT_CLKS_IN_RESET,
  552. .main_clk = "l4ls_gclk",
  553. .prcm = {
  554. .omap4 = {
  555. .modulemode = MODULEMODE_SWCTRL,
  556. },
  557. },
  558. .opt_clks = gpio2_opt_clks,
  559. .opt_clks_cnt = ARRAY_SIZE(gpio2_opt_clks),
  560. .dev_attr = &gpio_dev_attr,
  561. };
  562. /* gpio3 */
  563. static struct omap_hwmod_opt_clk gpio3_opt_clks[] = {
  564. { .role = "dbclk", .clk = "gpio3_dbclk" },
  565. };
  566. struct omap_hwmod am33xx_gpio3_hwmod = {
  567. .name = "gpio4",
  568. .class = &am33xx_gpio_hwmod_class,
  569. .clkdm_name = "l4ls_clkdm",
  570. .flags = HWMOD_CONTROL_OPT_CLKS_IN_RESET,
  571. .main_clk = "l4ls_gclk",
  572. .prcm = {
  573. .omap4 = {
  574. .modulemode = MODULEMODE_SWCTRL,
  575. },
  576. },
  577. .opt_clks = gpio3_opt_clks,
  578. .opt_clks_cnt = ARRAY_SIZE(gpio3_opt_clks),
  579. .dev_attr = &gpio_dev_attr,
  580. };
  581. /* gpmc */
  582. static struct omap_hwmod_class_sysconfig gpmc_sysc = {
  583. .rev_offs = 0x0,
  584. .sysc_offs = 0x10,
  585. .syss_offs = 0x14,
  586. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_SIDLEMODE |
  587. SYSC_HAS_SOFTRESET | SYSS_HAS_RESET_STATUS),
  588. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
  589. .sysc_fields = &omap_hwmod_sysc_type1,
  590. };
  591. static struct omap_hwmod_class am33xx_gpmc_hwmod_class = {
  592. .name = "gpmc",
  593. .sysc = &gpmc_sysc,
  594. };
  595. struct omap_hwmod am33xx_gpmc_hwmod = {
  596. .name = "gpmc",
  597. .class = &am33xx_gpmc_hwmod_class,
  598. .clkdm_name = "l3s_clkdm",
  599. .flags = (HWMOD_INIT_NO_IDLE | HWMOD_INIT_NO_RESET),
  600. .main_clk = "l3s_gclk",
  601. .prcm = {
  602. .omap4 = {
  603. .modulemode = MODULEMODE_SWCTRL,
  604. },
  605. },
  606. };
  607. /* 'i2c' class */
  608. static struct omap_hwmod_class_sysconfig am33xx_i2c_sysc = {
  609. .sysc_offs = 0x0010,
  610. .syss_offs = 0x0090,
  611. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_CLOCKACTIVITY |
  612. SYSC_HAS_ENAWAKEUP | SYSC_HAS_SIDLEMODE |
  613. SYSC_HAS_SOFTRESET | SYSS_HAS_RESET_STATUS),
  614. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  615. SIDLE_SMART_WKUP),
  616. .sysc_fields = &omap_hwmod_sysc_type1,
  617. };
  618. static struct omap_hwmod_class i2c_class = {
  619. .name = "i2c",
  620. .sysc = &am33xx_i2c_sysc,
  621. .rev = OMAP_I2C_IP_VERSION_2,
  622. .reset = &omap_i2c_reset,
  623. };
  624. static struct omap_i2c_dev_attr i2c_dev_attr = {
  625. .flags = OMAP_I2C_FLAG_BUS_SHIFT_NONE,
  626. };
  627. /* i2c1 */
  628. struct omap_hwmod am33xx_i2c1_hwmod = {
  629. .name = "i2c1",
  630. .class = &i2c_class,
  631. .clkdm_name = "l4_wkup_clkdm",
  632. .flags = HWMOD_16BIT_REG | HWMOD_SET_DEFAULT_CLOCKACT,
  633. .main_clk = "dpll_per_m2_div4_wkupdm_ck",
  634. .prcm = {
  635. .omap4 = {
  636. .modulemode = MODULEMODE_SWCTRL,
  637. },
  638. },
  639. .dev_attr = &i2c_dev_attr,
  640. };
  641. /* i2c1 */
  642. struct omap_hwmod am33xx_i2c2_hwmod = {
  643. .name = "i2c2",
  644. .class = &i2c_class,
  645. .clkdm_name = "l4ls_clkdm",
  646. .flags = HWMOD_16BIT_REG | HWMOD_SET_DEFAULT_CLOCKACT,
  647. .main_clk = "dpll_per_m2_div4_ck",
  648. .prcm = {
  649. .omap4 = {
  650. .modulemode = MODULEMODE_SWCTRL,
  651. },
  652. },
  653. .dev_attr = &i2c_dev_attr,
  654. };
  655. /* i2c3 */
  656. struct omap_hwmod am33xx_i2c3_hwmod = {
  657. .name = "i2c3",
  658. .class = &i2c_class,
  659. .clkdm_name = "l4ls_clkdm",
  660. .flags = HWMOD_16BIT_REG | HWMOD_SET_DEFAULT_CLOCKACT,
  661. .main_clk = "dpll_per_m2_div4_ck",
  662. .prcm = {
  663. .omap4 = {
  664. .modulemode = MODULEMODE_SWCTRL,
  665. },
  666. },
  667. .dev_attr = &i2c_dev_attr,
  668. };
  669. /*
  670. * 'mailbox' class
  671. * mailbox module allowing communication between the on-chip processors using a
  672. * queued mailbox-interrupt mechanism.
  673. */
  674. static struct omap_hwmod_class_sysconfig am33xx_mailbox_sysc = {
  675. .rev_offs = 0x0000,
  676. .sysc_offs = 0x0010,
  677. .sysc_flags = (SYSC_HAS_RESET_STATUS | SYSC_HAS_SIDLEMODE |
  678. SYSC_HAS_SOFTRESET),
  679. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
  680. .sysc_fields = &omap_hwmod_sysc_type2,
  681. };
  682. static struct omap_hwmod_class am33xx_mailbox_hwmod_class = {
  683. .name = "mailbox",
  684. .sysc = &am33xx_mailbox_sysc,
  685. };
  686. struct omap_hwmod am33xx_mailbox_hwmod = {
  687. .name = "mailbox",
  688. .class = &am33xx_mailbox_hwmod_class,
  689. .clkdm_name = "l4ls_clkdm",
  690. .main_clk = "l4ls_gclk",
  691. .prcm = {
  692. .omap4 = {
  693. .modulemode = MODULEMODE_SWCTRL,
  694. },
  695. },
  696. };
  697. /*
  698. * 'mcasp' class
  699. */
  700. static struct omap_hwmod_class_sysconfig am33xx_mcasp_sysc = {
  701. .rev_offs = 0x0,
  702. .sysc_offs = 0x4,
  703. .sysc_flags = SYSC_HAS_SIDLEMODE,
  704. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
  705. .sysc_fields = &omap_hwmod_sysc_type3,
  706. };
  707. static struct omap_hwmod_class am33xx_mcasp_hwmod_class = {
  708. .name = "mcasp",
  709. .sysc = &am33xx_mcasp_sysc,
  710. };
  711. /* mcasp0 */
  712. struct omap_hwmod am33xx_mcasp0_hwmod = {
  713. .name = "mcasp0",
  714. .class = &am33xx_mcasp_hwmod_class,
  715. .clkdm_name = "l3s_clkdm",
  716. .main_clk = "mcasp0_fck",
  717. .prcm = {
  718. .omap4 = {
  719. .modulemode = MODULEMODE_SWCTRL,
  720. },
  721. },
  722. };
  723. /* mcasp1 */
  724. struct omap_hwmod am33xx_mcasp1_hwmod = {
  725. .name = "mcasp1",
  726. .class = &am33xx_mcasp_hwmod_class,
  727. .clkdm_name = "l3s_clkdm",
  728. .main_clk = "mcasp1_fck",
  729. .prcm = {
  730. .omap4 = {
  731. .modulemode = MODULEMODE_SWCTRL,
  732. },
  733. },
  734. };
  735. /* 'mmc' class */
  736. static struct omap_hwmod_class_sysconfig am33xx_mmc_sysc = {
  737. .rev_offs = 0x1fc,
  738. .sysc_offs = 0x10,
  739. .syss_offs = 0x14,
  740. .sysc_flags = (SYSC_HAS_CLOCKACTIVITY | SYSC_HAS_SIDLEMODE |
  741. SYSC_HAS_ENAWAKEUP | SYSC_HAS_SOFTRESET |
  742. SYSC_HAS_AUTOIDLE | SYSS_HAS_RESET_STATUS),
  743. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
  744. .sysc_fields = &omap_hwmod_sysc_type1,
  745. };
  746. static struct omap_hwmod_class am33xx_mmc_hwmod_class = {
  747. .name = "mmc",
  748. .sysc = &am33xx_mmc_sysc,
  749. };
  750. /* mmc0 */
  751. static struct omap_mmc_dev_attr am33xx_mmc0_dev_attr = {
  752. .flags = OMAP_HSMMC_SUPPORTS_DUAL_VOLT,
  753. };
  754. struct omap_hwmod am33xx_mmc0_hwmod = {
  755. .name = "mmc1",
  756. .class = &am33xx_mmc_hwmod_class,
  757. .clkdm_name = "l4ls_clkdm",
  758. .main_clk = "mmc_clk",
  759. .prcm = {
  760. .omap4 = {
  761. .modulemode = MODULEMODE_SWCTRL,
  762. },
  763. },
  764. .dev_attr = &am33xx_mmc0_dev_attr,
  765. };
  766. /* mmc1 */
  767. static struct omap_mmc_dev_attr am33xx_mmc1_dev_attr = {
  768. .flags = OMAP_HSMMC_SUPPORTS_DUAL_VOLT,
  769. };
  770. struct omap_hwmod am33xx_mmc1_hwmod = {
  771. .name = "mmc2",
  772. .class = &am33xx_mmc_hwmod_class,
  773. .clkdm_name = "l4ls_clkdm",
  774. .main_clk = "mmc_clk",
  775. .prcm = {
  776. .omap4 = {
  777. .modulemode = MODULEMODE_SWCTRL,
  778. },
  779. },
  780. .dev_attr = &am33xx_mmc1_dev_attr,
  781. };
  782. /* mmc2 */
  783. static struct omap_mmc_dev_attr am33xx_mmc2_dev_attr = {
  784. .flags = OMAP_HSMMC_SUPPORTS_DUAL_VOLT,
  785. };
  786. struct omap_hwmod am33xx_mmc2_hwmod = {
  787. .name = "mmc3",
  788. .class = &am33xx_mmc_hwmod_class,
  789. .clkdm_name = "l3s_clkdm",
  790. .main_clk = "mmc_clk",
  791. .prcm = {
  792. .omap4 = {
  793. .modulemode = MODULEMODE_SWCTRL,
  794. },
  795. },
  796. .dev_attr = &am33xx_mmc2_dev_attr,
  797. };
  798. /*
  799. * 'rtc' class
  800. * rtc subsystem
  801. */
  802. static struct omap_hwmod_class_sysconfig am33xx_rtc_sysc = {
  803. .rev_offs = 0x0074,
  804. .sysc_offs = 0x0078,
  805. .sysc_flags = SYSC_HAS_SIDLEMODE,
  806. .idlemodes = (SIDLE_FORCE | SIDLE_NO |
  807. SIDLE_SMART | SIDLE_SMART_WKUP),
  808. .sysc_fields = &omap_hwmod_sysc_type3,
  809. };
  810. static struct omap_hwmod_class am33xx_rtc_hwmod_class = {
  811. .name = "rtc",
  812. .sysc = &am33xx_rtc_sysc,
  813. };
  814. struct omap_hwmod am33xx_rtc_hwmod = {
  815. .name = "rtc",
  816. .class = &am33xx_rtc_hwmod_class,
  817. .clkdm_name = "l4_rtc_clkdm",
  818. .main_clk = "clk_32768_ck",
  819. .prcm = {
  820. .omap4 = {
  821. .modulemode = MODULEMODE_SWCTRL,
  822. },
  823. },
  824. };
  825. /* 'spi' class */
  826. static struct omap_hwmod_class_sysconfig am33xx_mcspi_sysc = {
  827. .rev_offs = 0x0000,
  828. .sysc_offs = 0x0110,
  829. .syss_offs = 0x0114,
  830. .sysc_flags = (SYSC_HAS_CLOCKACTIVITY | SYSC_HAS_SIDLEMODE |
  831. SYSC_HAS_SOFTRESET | SYSC_HAS_AUTOIDLE |
  832. SYSS_HAS_RESET_STATUS),
  833. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
  834. .sysc_fields = &omap_hwmod_sysc_type1,
  835. };
  836. struct omap_hwmod_class am33xx_spi_hwmod_class = {
  837. .name = "mcspi",
  838. .sysc = &am33xx_mcspi_sysc,
  839. .rev = OMAP4_MCSPI_REV,
  840. };
  841. /* spi0 */
  842. struct omap2_mcspi_dev_attr mcspi_attrib = {
  843. .num_chipselect = 2,
  844. };
  845. struct omap_hwmod am33xx_spi0_hwmod = {
  846. .name = "spi0",
  847. .class = &am33xx_spi_hwmod_class,
  848. .clkdm_name = "l4ls_clkdm",
  849. .main_clk = "dpll_per_m2_div4_ck",
  850. .prcm = {
  851. .omap4 = {
  852. .modulemode = MODULEMODE_SWCTRL,
  853. },
  854. },
  855. .dev_attr = &mcspi_attrib,
  856. };
  857. /* spi1 */
  858. struct omap_hwmod am33xx_spi1_hwmod = {
  859. .name = "spi1",
  860. .class = &am33xx_spi_hwmod_class,
  861. .clkdm_name = "l4ls_clkdm",
  862. .main_clk = "dpll_per_m2_div4_ck",
  863. .prcm = {
  864. .omap4 = {
  865. .modulemode = MODULEMODE_SWCTRL,
  866. },
  867. },
  868. .dev_attr = &mcspi_attrib,
  869. };
  870. /*
  871. * 'spinlock' class
  872. * spinlock provides hardware assistance for synchronizing the
  873. * processes running on multiple processors
  874. */
  875. static struct omap_hwmod_class_sysconfig am33xx_spinlock_sysc = {
  876. .rev_offs = 0x0000,
  877. .sysc_offs = 0x0010,
  878. .syss_offs = 0x0014,
  879. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_CLOCKACTIVITY |
  880. SYSC_HAS_ENAWAKEUP | SYSC_HAS_SIDLEMODE |
  881. SYSC_HAS_SOFTRESET | SYSS_HAS_RESET_STATUS),
  882. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
  883. .sysc_fields = &omap_hwmod_sysc_type1,
  884. };
  885. static struct omap_hwmod_class am33xx_spinlock_hwmod_class = {
  886. .name = "spinlock",
  887. .sysc = &am33xx_spinlock_sysc,
  888. };
  889. struct omap_hwmod am33xx_spinlock_hwmod = {
  890. .name = "spinlock",
  891. .class = &am33xx_spinlock_hwmod_class,
  892. .clkdm_name = "l4ls_clkdm",
  893. .main_clk = "l4ls_gclk",
  894. .prcm = {
  895. .omap4 = {
  896. .modulemode = MODULEMODE_SWCTRL,
  897. },
  898. },
  899. };
  900. /* 'timer 2-7' class */
  901. static struct omap_hwmod_class_sysconfig am33xx_timer_sysc = {
  902. .rev_offs = 0x0000,
  903. .sysc_offs = 0x0010,
  904. .syss_offs = 0x0014,
  905. .sysc_flags = (SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET),
  906. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  907. SIDLE_SMART_WKUP),
  908. .sysc_fields = &omap_hwmod_sysc_type2,
  909. };
  910. struct omap_hwmod_class am33xx_timer_hwmod_class = {
  911. .name = "timer",
  912. .sysc = &am33xx_timer_sysc,
  913. };
  914. /* timer1 1ms */
  915. static struct omap_hwmod_class_sysconfig am33xx_timer1ms_sysc = {
  916. .rev_offs = 0x0000,
  917. .sysc_offs = 0x0010,
  918. .syss_offs = 0x0014,
  919. .sysc_flags = (SYSC_HAS_CLOCKACTIVITY | SYSC_HAS_SIDLEMODE |
  920. SYSC_HAS_SOFTRESET | SYSC_HAS_AUTOIDLE |
  921. SYSS_HAS_RESET_STATUS),
  922. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
  923. .sysc_fields = &omap_hwmod_sysc_type1,
  924. };
  925. static struct omap_hwmod_class am33xx_timer1ms_hwmod_class = {
  926. .name = "timer",
  927. .sysc = &am33xx_timer1ms_sysc,
  928. };
  929. struct omap_hwmod am33xx_timer1_hwmod = {
  930. .name = "timer1",
  931. .class = &am33xx_timer1ms_hwmod_class,
  932. .clkdm_name = "l4_wkup_clkdm",
  933. .main_clk = "timer1_fck",
  934. .prcm = {
  935. .omap4 = {
  936. .modulemode = MODULEMODE_SWCTRL,
  937. },
  938. },
  939. };
  940. struct omap_hwmod am33xx_timer2_hwmod = {
  941. .name = "timer2",
  942. .class = &am33xx_timer_hwmod_class,
  943. .clkdm_name = "l4ls_clkdm",
  944. .main_clk = "timer2_fck",
  945. .prcm = {
  946. .omap4 = {
  947. .modulemode = MODULEMODE_SWCTRL,
  948. },
  949. },
  950. };
  951. struct omap_hwmod am33xx_timer3_hwmod = {
  952. .name = "timer3",
  953. .class = &am33xx_timer_hwmod_class,
  954. .clkdm_name = "l4ls_clkdm",
  955. .main_clk = "timer3_fck",
  956. .prcm = {
  957. .omap4 = {
  958. .modulemode = MODULEMODE_SWCTRL,
  959. },
  960. },
  961. };
  962. struct omap_hwmod am33xx_timer4_hwmod = {
  963. .name = "timer4",
  964. .class = &am33xx_timer_hwmod_class,
  965. .clkdm_name = "l4ls_clkdm",
  966. .main_clk = "timer4_fck",
  967. .prcm = {
  968. .omap4 = {
  969. .modulemode = MODULEMODE_SWCTRL,
  970. },
  971. },
  972. };
  973. struct omap_hwmod am33xx_timer5_hwmod = {
  974. .name = "timer5",
  975. .class = &am33xx_timer_hwmod_class,
  976. .clkdm_name = "l4ls_clkdm",
  977. .main_clk = "timer5_fck",
  978. .prcm = {
  979. .omap4 = {
  980. .modulemode = MODULEMODE_SWCTRL,
  981. },
  982. },
  983. };
  984. struct omap_hwmod am33xx_timer6_hwmod = {
  985. .name = "timer6",
  986. .class = &am33xx_timer_hwmod_class,
  987. .clkdm_name = "l4ls_clkdm",
  988. .main_clk = "timer6_fck",
  989. .prcm = {
  990. .omap4 = {
  991. .modulemode = MODULEMODE_SWCTRL,
  992. },
  993. },
  994. };
  995. struct omap_hwmod am33xx_timer7_hwmod = {
  996. .name = "timer7",
  997. .class = &am33xx_timer_hwmod_class,
  998. .clkdm_name = "l4ls_clkdm",
  999. .main_clk = "timer7_fck",
  1000. .prcm = {
  1001. .omap4 = {
  1002. .modulemode = MODULEMODE_SWCTRL,
  1003. },
  1004. },
  1005. };
  1006. /* tpcc */
  1007. static struct omap_hwmod_class am33xx_tpcc_hwmod_class = {
  1008. .name = "tpcc",
  1009. };
  1010. struct omap_hwmod am33xx_tpcc_hwmod = {
  1011. .name = "tpcc",
  1012. .class = &am33xx_tpcc_hwmod_class,
  1013. .clkdm_name = "l3_clkdm",
  1014. .main_clk = "l3_gclk",
  1015. .prcm = {
  1016. .omap4 = {
  1017. .modulemode = MODULEMODE_SWCTRL,
  1018. },
  1019. },
  1020. };
  1021. static struct omap_hwmod_class_sysconfig am33xx_tptc_sysc = {
  1022. .rev_offs = 0x0,
  1023. .sysc_offs = 0x10,
  1024. .sysc_flags = (SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET |
  1025. SYSC_HAS_MIDLEMODE),
  1026. .idlemodes = (SIDLE_FORCE | SIDLE_SMART | MSTANDBY_FORCE),
  1027. .sysc_fields = &omap_hwmod_sysc_type2,
  1028. };
  1029. /* 'tptc' class */
  1030. static struct omap_hwmod_class am33xx_tptc_hwmod_class = {
  1031. .name = "tptc",
  1032. .sysc = &am33xx_tptc_sysc,
  1033. };
  1034. /* tptc0 */
  1035. struct omap_hwmod am33xx_tptc0_hwmod = {
  1036. .name = "tptc0",
  1037. .class = &am33xx_tptc_hwmod_class,
  1038. .clkdm_name = "l3_clkdm",
  1039. .flags = HWMOD_SWSUP_SIDLE | HWMOD_SWSUP_MSTANDBY,
  1040. .main_clk = "l3_gclk",
  1041. .prcm = {
  1042. .omap4 = {
  1043. .modulemode = MODULEMODE_SWCTRL,
  1044. },
  1045. },
  1046. };
  1047. /* tptc1 */
  1048. struct omap_hwmod am33xx_tptc1_hwmod = {
  1049. .name = "tptc1",
  1050. .class = &am33xx_tptc_hwmod_class,
  1051. .clkdm_name = "l3_clkdm",
  1052. .flags = (HWMOD_SWSUP_SIDLE | HWMOD_SWSUP_MSTANDBY),
  1053. .main_clk = "l3_gclk",
  1054. .prcm = {
  1055. .omap4 = {
  1056. .modulemode = MODULEMODE_SWCTRL,
  1057. },
  1058. },
  1059. };
  1060. /* tptc2 */
  1061. struct omap_hwmod am33xx_tptc2_hwmod = {
  1062. .name = "tptc2",
  1063. .class = &am33xx_tptc_hwmod_class,
  1064. .clkdm_name = "l3_clkdm",
  1065. .flags = (HWMOD_SWSUP_SIDLE | HWMOD_SWSUP_MSTANDBY),
  1066. .main_clk = "l3_gclk",
  1067. .prcm = {
  1068. .omap4 = {
  1069. .modulemode = MODULEMODE_SWCTRL,
  1070. },
  1071. },
  1072. };
  1073. /* 'uart' class */
  1074. static struct omap_hwmod_class_sysconfig uart_sysc = {
  1075. .rev_offs = 0x50,
  1076. .sysc_offs = 0x54,
  1077. .syss_offs = 0x58,
  1078. .sysc_flags = (SYSC_HAS_SIDLEMODE | SYSC_HAS_ENAWAKEUP |
  1079. SYSC_HAS_SOFTRESET | SYSC_HAS_AUTOIDLE),
  1080. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  1081. SIDLE_SMART_WKUP),
  1082. .sysc_fields = &omap_hwmod_sysc_type1,
  1083. };
  1084. static struct omap_hwmod_class uart_class = {
  1085. .name = "uart",
  1086. .sysc = &uart_sysc,
  1087. };
  1088. struct omap_hwmod am33xx_uart1_hwmod = {
  1089. .name = "uart1",
  1090. .class = &uart_class,
  1091. .clkdm_name = "l4_wkup_clkdm",
  1092. .flags = DEBUG_AM33XXUART1_FLAGS | HWMOD_SWSUP_SIDLE_ACT,
  1093. .main_clk = "dpll_per_m2_div4_wkupdm_ck",
  1094. .prcm = {
  1095. .omap4 = {
  1096. .modulemode = MODULEMODE_SWCTRL,
  1097. },
  1098. },
  1099. };
  1100. struct omap_hwmod am33xx_uart2_hwmod = {
  1101. .name = "uart2",
  1102. .class = &uart_class,
  1103. .clkdm_name = "l4ls_clkdm",
  1104. .flags = HWMOD_SWSUP_SIDLE_ACT,
  1105. .main_clk = "dpll_per_m2_div4_ck",
  1106. .prcm = {
  1107. .omap4 = {
  1108. .modulemode = MODULEMODE_SWCTRL,
  1109. },
  1110. },
  1111. };
  1112. /* uart3 */
  1113. struct omap_hwmod am33xx_uart3_hwmod = {
  1114. .name = "uart3",
  1115. .class = &uart_class,
  1116. .clkdm_name = "l4ls_clkdm",
  1117. .flags = HWMOD_SWSUP_SIDLE_ACT,
  1118. .main_clk = "dpll_per_m2_div4_ck",
  1119. .prcm = {
  1120. .omap4 = {
  1121. .modulemode = MODULEMODE_SWCTRL,
  1122. },
  1123. },
  1124. };
  1125. struct omap_hwmod am33xx_uart4_hwmod = {
  1126. .name = "uart4",
  1127. .class = &uart_class,
  1128. .clkdm_name = "l4ls_clkdm",
  1129. .flags = HWMOD_SWSUP_SIDLE_ACT,
  1130. .main_clk = "dpll_per_m2_div4_ck",
  1131. .prcm = {
  1132. .omap4 = {
  1133. .modulemode = MODULEMODE_SWCTRL,
  1134. },
  1135. },
  1136. };
  1137. struct omap_hwmod am33xx_uart5_hwmod = {
  1138. .name = "uart5",
  1139. .class = &uart_class,
  1140. .clkdm_name = "l4ls_clkdm",
  1141. .flags = HWMOD_SWSUP_SIDLE_ACT,
  1142. .main_clk = "dpll_per_m2_div4_ck",
  1143. .prcm = {
  1144. .omap4 = {
  1145. .modulemode = MODULEMODE_SWCTRL,
  1146. },
  1147. },
  1148. };
  1149. struct omap_hwmod am33xx_uart6_hwmod = {
  1150. .name = "uart6",
  1151. .class = &uart_class,
  1152. .clkdm_name = "l4ls_clkdm",
  1153. .flags = HWMOD_SWSUP_SIDLE_ACT,
  1154. .main_clk = "dpll_per_m2_div4_ck",
  1155. .prcm = {
  1156. .omap4 = {
  1157. .modulemode = MODULEMODE_SWCTRL,
  1158. },
  1159. },
  1160. };
  1161. /* 'wd_timer' class */
  1162. static struct omap_hwmod_class_sysconfig wdt_sysc = {
  1163. .rev_offs = 0x0,
  1164. .sysc_offs = 0x10,
  1165. .syss_offs = 0x14,
  1166. .sysc_flags = (SYSC_HAS_EMUFREE | SYSC_HAS_SIDLEMODE |
  1167. SYSC_HAS_SOFTRESET | SYSS_HAS_RESET_STATUS),
  1168. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  1169. SIDLE_SMART_WKUP),
  1170. .sysc_fields = &omap_hwmod_sysc_type1,
  1171. };
  1172. static struct omap_hwmod_class am33xx_wd_timer_hwmod_class = {
  1173. .name = "wd_timer",
  1174. .sysc = &wdt_sysc,
  1175. .pre_shutdown = &omap2_wd_timer_disable,
  1176. };
  1177. /*
  1178. * XXX: device.c file uses hardcoded name for watchdog timer
  1179. * driver "wd_timer2, so we are also using same name as of now...
  1180. */
  1181. struct omap_hwmod am33xx_wd_timer1_hwmod = {
  1182. .name = "wd_timer2",
  1183. .class = &am33xx_wd_timer_hwmod_class,
  1184. .clkdm_name = "l4_wkup_clkdm",
  1185. .flags = HWMOD_SWSUP_SIDLE,
  1186. .main_clk = "wdt1_fck",
  1187. .prcm = {
  1188. .omap4 = {
  1189. .modulemode = MODULEMODE_SWCTRL,
  1190. },
  1191. },
  1192. };
  1193. static void omap_hwmod_am33xx_clkctrl(void)
  1194. {
  1195. CLKCTRL(am33xx_uart2_hwmod, AM33XX_CM_PER_UART1_CLKCTRL_OFFSET);
  1196. CLKCTRL(am33xx_uart3_hwmod, AM33XX_CM_PER_UART2_CLKCTRL_OFFSET);
  1197. CLKCTRL(am33xx_uart4_hwmod, AM33XX_CM_PER_UART3_CLKCTRL_OFFSET);
  1198. CLKCTRL(am33xx_uart5_hwmod, AM33XX_CM_PER_UART4_CLKCTRL_OFFSET);
  1199. CLKCTRL(am33xx_uart6_hwmod, AM33XX_CM_PER_UART5_CLKCTRL_OFFSET);
  1200. CLKCTRL(am33xx_dcan0_hwmod, AM33XX_CM_PER_DCAN0_CLKCTRL_OFFSET);
  1201. CLKCTRL(am33xx_dcan1_hwmod, AM33XX_CM_PER_DCAN1_CLKCTRL_OFFSET);
  1202. CLKCTRL(am33xx_elm_hwmod, AM33XX_CM_PER_ELM_CLKCTRL_OFFSET);
  1203. CLKCTRL(am33xx_epwmss0_hwmod, AM33XX_CM_PER_EPWMSS0_CLKCTRL_OFFSET);
  1204. CLKCTRL(am33xx_epwmss1_hwmod, AM33XX_CM_PER_EPWMSS1_CLKCTRL_OFFSET);
  1205. CLKCTRL(am33xx_epwmss2_hwmod, AM33XX_CM_PER_EPWMSS2_CLKCTRL_OFFSET);
  1206. CLKCTRL(am33xx_gpio1_hwmod, AM33XX_CM_PER_GPIO1_CLKCTRL_OFFSET);
  1207. CLKCTRL(am33xx_gpio2_hwmod, AM33XX_CM_PER_GPIO2_CLKCTRL_OFFSET);
  1208. CLKCTRL(am33xx_gpio3_hwmod, AM33XX_CM_PER_GPIO3_CLKCTRL_OFFSET);
  1209. CLKCTRL(am33xx_i2c2_hwmod, AM33XX_CM_PER_I2C1_CLKCTRL_OFFSET);
  1210. CLKCTRL(am33xx_i2c3_hwmod, AM33XX_CM_PER_I2C2_CLKCTRL_OFFSET);
  1211. CLKCTRL(am33xx_mailbox_hwmod, AM33XX_CM_PER_MAILBOX0_CLKCTRL_OFFSET);
  1212. CLKCTRL(am33xx_mcasp0_hwmod, AM33XX_CM_PER_MCASP0_CLKCTRL_OFFSET);
  1213. CLKCTRL(am33xx_mcasp1_hwmod, AM33XX_CM_PER_MCASP1_CLKCTRL_OFFSET);
  1214. CLKCTRL(am33xx_mmc0_hwmod, AM33XX_CM_PER_MMC0_CLKCTRL_OFFSET);
  1215. CLKCTRL(am33xx_mmc1_hwmod, AM33XX_CM_PER_MMC1_CLKCTRL_OFFSET);
  1216. CLKCTRL(am33xx_spi0_hwmod, AM33XX_CM_PER_SPI0_CLKCTRL_OFFSET);
  1217. CLKCTRL(am33xx_spi1_hwmod, AM33XX_CM_PER_SPI1_CLKCTRL_OFFSET);
  1218. CLKCTRL(am33xx_spinlock_hwmod, AM33XX_CM_PER_SPINLOCK_CLKCTRL_OFFSET);
  1219. CLKCTRL(am33xx_timer2_hwmod, AM33XX_CM_PER_TIMER2_CLKCTRL_OFFSET);
  1220. CLKCTRL(am33xx_timer3_hwmod, AM33XX_CM_PER_TIMER3_CLKCTRL_OFFSET);
  1221. CLKCTRL(am33xx_timer4_hwmod, AM33XX_CM_PER_TIMER4_CLKCTRL_OFFSET);
  1222. CLKCTRL(am33xx_timer5_hwmod, AM33XX_CM_PER_TIMER5_CLKCTRL_OFFSET);
  1223. CLKCTRL(am33xx_timer6_hwmod, AM33XX_CM_PER_TIMER6_CLKCTRL_OFFSET);
  1224. CLKCTRL(am33xx_timer7_hwmod, AM33XX_CM_PER_TIMER7_CLKCTRL_OFFSET);
  1225. CLKCTRL(am33xx_smartreflex0_hwmod,
  1226. AM33XX_CM_WKUP_SMARTREFLEX0_CLKCTRL_OFFSET);
  1227. CLKCTRL(am33xx_smartreflex1_hwmod,
  1228. AM33XX_CM_WKUP_SMARTREFLEX1_CLKCTRL_OFFSET);
  1229. CLKCTRL(am33xx_uart1_hwmod, AM33XX_CM_WKUP_UART0_CLKCTRL_OFFSET);
  1230. CLKCTRL(am33xx_timer1_hwmod, AM33XX_CM_WKUP_TIMER1_CLKCTRL_OFFSET);
  1231. CLKCTRL(am33xx_i2c1_hwmod, AM33XX_CM_WKUP_I2C0_CLKCTRL_OFFSET);
  1232. CLKCTRL(am33xx_wd_timer1_hwmod, AM33XX_CM_WKUP_WDT1_CLKCTRL_OFFSET);
  1233. CLKCTRL(am33xx_rtc_hwmod, AM33XX_CM_RTC_RTC_CLKCTRL_OFFSET);
  1234. CLKCTRL(am33xx_mmc2_hwmod, AM33XX_CM_PER_MMC2_CLKCTRL_OFFSET);
  1235. CLKCTRL(am33xx_gpmc_hwmod, AM33XX_CM_PER_GPMC_CLKCTRL_OFFSET);
  1236. CLKCTRL(am33xx_l4_ls_hwmod, AM33XX_CM_PER_L4LS_CLKCTRL_OFFSET);
  1237. CLKCTRL(am33xx_l4_wkup_hwmod, AM33XX_CM_WKUP_L4WKUP_CLKCTRL_OFFSET);
  1238. CLKCTRL(am33xx_l3_main_hwmod, AM33XX_CM_PER_L3_CLKCTRL_OFFSET);
  1239. CLKCTRL(am33xx_tpcc_hwmod, AM33XX_CM_PER_TPCC_CLKCTRL_OFFSET);
  1240. CLKCTRL(am33xx_tptc0_hwmod, AM33XX_CM_PER_TPTC0_CLKCTRL_OFFSET);
  1241. CLKCTRL(am33xx_tptc1_hwmod, AM33XX_CM_PER_TPTC1_CLKCTRL_OFFSET);
  1242. CLKCTRL(am33xx_tptc2_hwmod, AM33XX_CM_PER_TPTC2_CLKCTRL_OFFSET);
  1243. CLKCTRL(am33xx_gfx_hwmod, AM33XX_CM_GFX_GFX_CLKCTRL_OFFSET);
  1244. CLKCTRL(am33xx_cpgmac0_hwmod, AM33XX_CM_PER_CPGMAC0_CLKCTRL_OFFSET);
  1245. CLKCTRL(am33xx_pruss_hwmod, AM33XX_CM_PER_PRUSS_CLKCTRL_OFFSET);
  1246. CLKCTRL(am33xx_mpu_hwmod , AM33XX_CM_MPU_MPU_CLKCTRL_OFFSET);
  1247. CLKCTRL(am33xx_l3_instr_hwmod , AM33XX_CM_PER_L3_INSTR_CLKCTRL_OFFSET);
  1248. CLKCTRL(am33xx_ocmcram_hwmod , AM33XX_CM_PER_OCMCRAM_CLKCTRL_OFFSET);
  1249. CLKCTRL(am33xx_sha0_hwmod , AM33XX_CM_PER_SHA0_CLKCTRL_OFFSET);
  1250. CLKCTRL(am33xx_aes0_hwmod , AM33XX_CM_PER_AES0_CLKCTRL_OFFSET);
  1251. }
  1252. static void omap_hwmod_am33xx_rst(void)
  1253. {
  1254. RSTCTRL(am33xx_pruss_hwmod, AM33XX_RM_PER_RSTCTRL_OFFSET);
  1255. RSTCTRL(am33xx_gfx_hwmod, AM33XX_RM_GFX_RSTCTRL_OFFSET);
  1256. RSTST(am33xx_gfx_hwmod, AM33XX_RM_GFX_RSTST_OFFSET);
  1257. }
  1258. void omap_hwmod_am33xx_reg(void)
  1259. {
  1260. omap_hwmod_am33xx_clkctrl();
  1261. omap_hwmod_am33xx_rst();
  1262. }
  1263. static void omap_hwmod_am43xx_clkctrl(void)
  1264. {
  1265. CLKCTRL(am33xx_uart2_hwmod, AM43XX_CM_PER_UART1_CLKCTRL_OFFSET);
  1266. CLKCTRL(am33xx_uart3_hwmod, AM43XX_CM_PER_UART2_CLKCTRL_OFFSET);
  1267. CLKCTRL(am33xx_uart4_hwmod, AM43XX_CM_PER_UART3_CLKCTRL_OFFSET);
  1268. CLKCTRL(am33xx_uart5_hwmod, AM43XX_CM_PER_UART4_CLKCTRL_OFFSET);
  1269. CLKCTRL(am33xx_uart6_hwmod, AM43XX_CM_PER_UART5_CLKCTRL_OFFSET);
  1270. CLKCTRL(am33xx_dcan0_hwmod, AM43XX_CM_PER_DCAN0_CLKCTRL_OFFSET);
  1271. CLKCTRL(am33xx_dcan1_hwmod, AM43XX_CM_PER_DCAN1_CLKCTRL_OFFSET);
  1272. CLKCTRL(am33xx_elm_hwmod, AM43XX_CM_PER_ELM_CLKCTRL_OFFSET);
  1273. CLKCTRL(am33xx_epwmss0_hwmod, AM43XX_CM_PER_EPWMSS0_CLKCTRL_OFFSET);
  1274. CLKCTRL(am33xx_epwmss1_hwmod, AM43XX_CM_PER_EPWMSS1_CLKCTRL_OFFSET);
  1275. CLKCTRL(am33xx_epwmss2_hwmod, AM43XX_CM_PER_EPWMSS2_CLKCTRL_OFFSET);
  1276. CLKCTRL(am33xx_gpio1_hwmod, AM43XX_CM_PER_GPIO1_CLKCTRL_OFFSET);
  1277. CLKCTRL(am33xx_gpio2_hwmod, AM43XX_CM_PER_GPIO2_CLKCTRL_OFFSET);
  1278. CLKCTRL(am33xx_gpio3_hwmod, AM43XX_CM_PER_GPIO3_CLKCTRL_OFFSET);
  1279. CLKCTRL(am33xx_i2c2_hwmod, AM43XX_CM_PER_I2C1_CLKCTRL_OFFSET);
  1280. CLKCTRL(am33xx_i2c3_hwmod, AM43XX_CM_PER_I2C2_CLKCTRL_OFFSET);
  1281. CLKCTRL(am33xx_mailbox_hwmod, AM43XX_CM_PER_MAILBOX0_CLKCTRL_OFFSET);
  1282. CLKCTRL(am33xx_mcasp0_hwmod, AM43XX_CM_PER_MCASP0_CLKCTRL_OFFSET);
  1283. CLKCTRL(am33xx_mcasp1_hwmod, AM43XX_CM_PER_MCASP1_CLKCTRL_OFFSET);
  1284. CLKCTRL(am33xx_mmc0_hwmod, AM43XX_CM_PER_MMC0_CLKCTRL_OFFSET);
  1285. CLKCTRL(am33xx_mmc1_hwmod, AM43XX_CM_PER_MMC1_CLKCTRL_OFFSET);
  1286. CLKCTRL(am33xx_spi0_hwmod, AM43XX_CM_PER_SPI0_CLKCTRL_OFFSET);
  1287. CLKCTRL(am33xx_spi1_hwmod, AM43XX_CM_PER_SPI1_CLKCTRL_OFFSET);
  1288. CLKCTRL(am33xx_spinlock_hwmod, AM43XX_CM_PER_SPINLOCK_CLKCTRL_OFFSET);
  1289. CLKCTRL(am33xx_timer2_hwmod, AM43XX_CM_PER_TIMER2_CLKCTRL_OFFSET);
  1290. CLKCTRL(am33xx_timer3_hwmod, AM43XX_CM_PER_TIMER3_CLKCTRL_OFFSET);
  1291. CLKCTRL(am33xx_timer4_hwmod, AM43XX_CM_PER_TIMER4_CLKCTRL_OFFSET);
  1292. CLKCTRL(am33xx_timer5_hwmod, AM43XX_CM_PER_TIMER5_CLKCTRL_OFFSET);
  1293. CLKCTRL(am33xx_timer6_hwmod, AM43XX_CM_PER_TIMER6_CLKCTRL_OFFSET);
  1294. CLKCTRL(am33xx_timer7_hwmod, AM43XX_CM_PER_TIMER7_CLKCTRL_OFFSET);
  1295. CLKCTRL(am33xx_smartreflex0_hwmod,
  1296. AM43XX_CM_WKUP_SMARTREFLEX0_CLKCTRL_OFFSET);
  1297. CLKCTRL(am33xx_smartreflex1_hwmod,
  1298. AM43XX_CM_WKUP_SMARTREFLEX1_CLKCTRL_OFFSET);
  1299. CLKCTRL(am33xx_uart1_hwmod, AM43XX_CM_WKUP_UART0_CLKCTRL_OFFSET);
  1300. CLKCTRL(am33xx_timer1_hwmod, AM43XX_CM_WKUP_TIMER1_CLKCTRL_OFFSET);
  1301. CLKCTRL(am33xx_i2c1_hwmod, AM43XX_CM_WKUP_I2C0_CLKCTRL_OFFSET);
  1302. CLKCTRL(am33xx_wd_timer1_hwmod, AM43XX_CM_WKUP_WDT1_CLKCTRL_OFFSET);
  1303. CLKCTRL(am33xx_rtc_hwmod, AM43XX_CM_RTC_RTC_CLKCTRL_OFFSET);
  1304. CLKCTRL(am33xx_mmc2_hwmod, AM43XX_CM_PER_MMC2_CLKCTRL_OFFSET);
  1305. CLKCTRL(am33xx_gpmc_hwmod, AM43XX_CM_PER_GPMC_CLKCTRL_OFFSET);
  1306. CLKCTRL(am33xx_l4_ls_hwmod, AM43XX_CM_PER_L4LS_CLKCTRL_OFFSET);
  1307. CLKCTRL(am33xx_l4_wkup_hwmod, AM43XX_CM_WKUP_L4WKUP_CLKCTRL_OFFSET);
  1308. CLKCTRL(am33xx_l3_main_hwmod, AM43XX_CM_PER_L3_CLKCTRL_OFFSET);
  1309. CLKCTRL(am33xx_tpcc_hwmod, AM43XX_CM_PER_TPCC_CLKCTRL_OFFSET);
  1310. CLKCTRL(am33xx_tptc0_hwmod, AM43XX_CM_PER_TPTC0_CLKCTRL_OFFSET);
  1311. CLKCTRL(am33xx_tptc1_hwmod, AM43XX_CM_PER_TPTC1_CLKCTRL_OFFSET);
  1312. CLKCTRL(am33xx_tptc2_hwmod, AM43XX_CM_PER_TPTC2_CLKCTRL_OFFSET);
  1313. CLKCTRL(am33xx_gfx_hwmod, AM43XX_CM_GFX_GFX_CLKCTRL_OFFSET);
  1314. CLKCTRL(am33xx_cpgmac0_hwmod, AM43XX_CM_PER_CPGMAC0_CLKCTRL_OFFSET);
  1315. CLKCTRL(am33xx_pruss_hwmod, AM43XX_CM_PER_PRUSS_CLKCTRL_OFFSET);
  1316. CLKCTRL(am33xx_mpu_hwmod , AM43XX_CM_MPU_MPU_CLKCTRL_OFFSET);
  1317. CLKCTRL(am33xx_l3_instr_hwmod , AM43XX_CM_PER_L3_INSTR_CLKCTRL_OFFSET);
  1318. CLKCTRL(am33xx_ocmcram_hwmod , AM43XX_CM_PER_OCMCRAM_CLKCTRL_OFFSET);
  1319. CLKCTRL(am33xx_sha0_hwmod , AM43XX_CM_PER_SHA0_CLKCTRL_OFFSET);
  1320. CLKCTRL(am33xx_aes0_hwmod , AM43XX_CM_PER_AES0_CLKCTRL_OFFSET);
  1321. }
  1322. static void omap_hwmod_am43xx_rst(void)
  1323. {
  1324. RSTCTRL(am33xx_pruss_hwmod, AM43XX_RM_PER_RSTCTRL_OFFSET);
  1325. RSTCTRL(am33xx_gfx_hwmod, AM43XX_RM_GFX_RSTCTRL_OFFSET);
  1326. RSTST(am33xx_gfx_hwmod, AM43XX_RM_GFX_RSTST_OFFSET);
  1327. }
  1328. void omap_hwmod_am43xx_reg(void)
  1329. {
  1330. omap_hwmod_am43xx_clkctrl();
  1331. omap_hwmod_am43xx_rst();
  1332. }