mipsregs.h 55 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888
  1. /*
  2. * This file is subject to the terms and conditions of the GNU General Public
  3. * License. See the file "COPYING" in the main directory of this archive
  4. * for more details.
  5. *
  6. * Copyright (C) 1994, 1995, 1996, 1997, 2000, 2001 by Ralf Baechle
  7. * Copyright (C) 2000 Silicon Graphics, Inc.
  8. * Modified for further R[236]000 support by Paul M. Antoine, 1996.
  9. * Kevin D. Kissell, kevink@mips.com and Carsten Langgaard, carstenl@mips.com
  10. * Copyright (C) 2000, 07 MIPS Technologies, Inc.
  11. * Copyright (C) 2003, 2004 Maciej W. Rozycki
  12. */
  13. #ifndef _ASM_MIPSREGS_H
  14. #define _ASM_MIPSREGS_H
  15. #include <linux/linkage.h>
  16. #include <linux/types.h>
  17. #include <asm/hazards.h>
  18. #include <asm/war.h>
  19. /*
  20. * The following macros are especially useful for __asm__
  21. * inline assembler.
  22. */
  23. #ifndef __STR
  24. #define __STR(x) #x
  25. #endif
  26. #ifndef STR
  27. #define STR(x) __STR(x)
  28. #endif
  29. /*
  30. * Configure language
  31. */
  32. #ifdef __ASSEMBLY__
  33. #define _ULCAST_
  34. #else
  35. #define _ULCAST_ (unsigned long)
  36. #endif
  37. /*
  38. * Coprocessor 0 register names
  39. */
  40. #define CP0_INDEX $0
  41. #define CP0_RANDOM $1
  42. #define CP0_ENTRYLO0 $2
  43. #define CP0_ENTRYLO1 $3
  44. #define CP0_CONF $3
  45. #define CP0_CONTEXT $4
  46. #define CP0_PAGEMASK $5
  47. #define CP0_WIRED $6
  48. #define CP0_INFO $7
  49. #define CP0_BADVADDR $8
  50. #define CP0_COUNT $9
  51. #define CP0_ENTRYHI $10
  52. #define CP0_COMPARE $11
  53. #define CP0_STATUS $12
  54. #define CP0_CAUSE $13
  55. #define CP0_EPC $14
  56. #define CP0_PRID $15
  57. #define CP0_CONFIG $16
  58. #define CP0_LLADDR $17
  59. #define CP0_WATCHLO $18
  60. #define CP0_WATCHHI $19
  61. #define CP0_XCONTEXT $20
  62. #define CP0_FRAMEMASK $21
  63. #define CP0_DIAGNOSTIC $22
  64. #define CP0_DEBUG $23
  65. #define CP0_DEPC $24
  66. #define CP0_PERFORMANCE $25
  67. #define CP0_ECC $26
  68. #define CP0_CACHEERR $27
  69. #define CP0_TAGLO $28
  70. #define CP0_TAGHI $29
  71. #define CP0_ERROREPC $30
  72. #define CP0_DESAVE $31
  73. /*
  74. * R4640/R4650 cp0 register names. These registers are listed
  75. * here only for completeness; without MMU these CPUs are not useable
  76. * by Linux. A future ELKS port might take make Linux run on them
  77. * though ...
  78. */
  79. #define CP0_IBASE $0
  80. #define CP0_IBOUND $1
  81. #define CP0_DBASE $2
  82. #define CP0_DBOUND $3
  83. #define CP0_CALG $17
  84. #define CP0_IWATCH $18
  85. #define CP0_DWATCH $19
  86. /*
  87. * Coprocessor 0 Set 1 register names
  88. */
  89. #define CP0_S1_DERRADDR0 $26
  90. #define CP0_S1_DERRADDR1 $27
  91. #define CP0_S1_INTCONTROL $20
  92. /*
  93. * Coprocessor 0 Set 2 register names
  94. */
  95. #define CP0_S2_SRSCTL $12 /* MIPSR2 */
  96. /*
  97. * Coprocessor 0 Set 3 register names
  98. */
  99. #define CP0_S3_SRSMAP $12 /* MIPSR2 */
  100. /*
  101. * TX39 Series
  102. */
  103. #define CP0_TX39_CACHE $7
  104. /*
  105. * Coprocessor 1 (FPU) register names
  106. */
  107. #define CP1_REVISION $0
  108. #define CP1_STATUS $31
  109. /*
  110. * FPU Status Register Values
  111. */
  112. /*
  113. * Status Register Values
  114. */
  115. #define FPU_CSR_FLUSH 0x01000000 /* flush denormalised results to 0 */
  116. #define FPU_CSR_COND 0x00800000 /* $fcc0 */
  117. #define FPU_CSR_COND0 0x00800000 /* $fcc0 */
  118. #define FPU_CSR_COND1 0x02000000 /* $fcc1 */
  119. #define FPU_CSR_COND2 0x04000000 /* $fcc2 */
  120. #define FPU_CSR_COND3 0x08000000 /* $fcc3 */
  121. #define FPU_CSR_COND4 0x10000000 /* $fcc4 */
  122. #define FPU_CSR_COND5 0x20000000 /* $fcc5 */
  123. #define FPU_CSR_COND6 0x40000000 /* $fcc6 */
  124. #define FPU_CSR_COND7 0x80000000 /* $fcc7 */
  125. /*
  126. * Bits 18 - 20 of the FPU Status Register will be read as 0,
  127. * and should be written as zero.
  128. */
  129. #define FPU_CSR_RSVD 0x001c0000
  130. /*
  131. * X the exception cause indicator
  132. * E the exception enable
  133. * S the sticky/flag bit
  134. */
  135. #define FPU_CSR_ALL_X 0x0003f000
  136. #define FPU_CSR_UNI_X 0x00020000
  137. #define FPU_CSR_INV_X 0x00010000
  138. #define FPU_CSR_DIV_X 0x00008000
  139. #define FPU_CSR_OVF_X 0x00004000
  140. #define FPU_CSR_UDF_X 0x00002000
  141. #define FPU_CSR_INE_X 0x00001000
  142. #define FPU_CSR_ALL_E 0x00000f80
  143. #define FPU_CSR_INV_E 0x00000800
  144. #define FPU_CSR_DIV_E 0x00000400
  145. #define FPU_CSR_OVF_E 0x00000200
  146. #define FPU_CSR_UDF_E 0x00000100
  147. #define FPU_CSR_INE_E 0x00000080
  148. #define FPU_CSR_ALL_S 0x0000007c
  149. #define FPU_CSR_INV_S 0x00000040
  150. #define FPU_CSR_DIV_S 0x00000020
  151. #define FPU_CSR_OVF_S 0x00000010
  152. #define FPU_CSR_UDF_S 0x00000008
  153. #define FPU_CSR_INE_S 0x00000004
  154. /* Bits 0 and 1 of FPU Status Register specify the rounding mode */
  155. #define FPU_CSR_RM 0x00000003
  156. #define FPU_CSR_RN 0x0 /* nearest */
  157. #define FPU_CSR_RZ 0x1 /* towards zero */
  158. #define FPU_CSR_RU 0x2 /* towards +Infinity */
  159. #define FPU_CSR_RD 0x3 /* towards -Infinity */
  160. /*
  161. * Values for PageMask register
  162. */
  163. #ifdef CONFIG_CPU_VR41XX
  164. /* Why doesn't stupidity hurt ... */
  165. #define PM_1K 0x00000000
  166. #define PM_4K 0x00001800
  167. #define PM_16K 0x00007800
  168. #define PM_64K 0x0001f800
  169. #define PM_256K 0x0007f800
  170. #else
  171. #define PM_4K 0x00000000
  172. #define PM_8K 0x00002000
  173. #define PM_16K 0x00006000
  174. #define PM_32K 0x0000e000
  175. #define PM_64K 0x0001e000
  176. #define PM_128K 0x0003e000
  177. #define PM_256K 0x0007e000
  178. #define PM_512K 0x000fe000
  179. #define PM_1M 0x001fe000
  180. #define PM_2M 0x003fe000
  181. #define PM_4M 0x007fe000
  182. #define PM_8M 0x00ffe000
  183. #define PM_16M 0x01ffe000
  184. #define PM_32M 0x03ffe000
  185. #define PM_64M 0x07ffe000
  186. #define PM_256M 0x1fffe000
  187. #define PM_1G 0x7fffe000
  188. #endif
  189. /*
  190. * Default page size for a given kernel configuration
  191. */
  192. #ifdef CONFIG_PAGE_SIZE_4KB
  193. #define PM_DEFAULT_MASK PM_4K
  194. #elif defined(CONFIG_PAGE_SIZE_8KB)
  195. #define PM_DEFAULT_MASK PM_8K
  196. #elif defined(CONFIG_PAGE_SIZE_16KB)
  197. #define PM_DEFAULT_MASK PM_16K
  198. #elif defined(CONFIG_PAGE_SIZE_32KB)
  199. #define PM_DEFAULT_MASK PM_32K
  200. #elif defined(CONFIG_PAGE_SIZE_64KB)
  201. #define PM_DEFAULT_MASK PM_64K
  202. #else
  203. #error Bad page size configuration!
  204. #endif
  205. /*
  206. * Default huge tlb size for a given kernel configuration
  207. */
  208. #ifdef CONFIG_PAGE_SIZE_4KB
  209. #define PM_HUGE_MASK PM_1M
  210. #elif defined(CONFIG_PAGE_SIZE_8KB)
  211. #define PM_HUGE_MASK PM_4M
  212. #elif defined(CONFIG_PAGE_SIZE_16KB)
  213. #define PM_HUGE_MASK PM_16M
  214. #elif defined(CONFIG_PAGE_SIZE_32KB)
  215. #define PM_HUGE_MASK PM_64M
  216. #elif defined(CONFIG_PAGE_SIZE_64KB)
  217. #define PM_HUGE_MASK PM_256M
  218. #elif defined(CONFIG_MIPS_HUGE_TLB_SUPPORT)
  219. #error Bad page size configuration for hugetlbfs!
  220. #endif
  221. /*
  222. * Values used for computation of new tlb entries
  223. */
  224. #define PL_4K 12
  225. #define PL_16K 14
  226. #define PL_64K 16
  227. #define PL_256K 18
  228. #define PL_1M 20
  229. #define PL_4M 22
  230. #define PL_16M 24
  231. #define PL_64M 26
  232. #define PL_256M 28
  233. /*
  234. * PageGrain bits
  235. */
  236. #define PG_RIE (_ULCAST_(1) << 31)
  237. #define PG_XIE (_ULCAST_(1) << 30)
  238. #define PG_ELPA (_ULCAST_(1) << 29)
  239. #define PG_ESP (_ULCAST_(1) << 28)
  240. #define PG_IEC (_ULCAST_(1) << 27)
  241. /*
  242. * R4x00 interrupt enable / cause bits
  243. */
  244. #define IE_SW0 (_ULCAST_(1) << 8)
  245. #define IE_SW1 (_ULCAST_(1) << 9)
  246. #define IE_IRQ0 (_ULCAST_(1) << 10)
  247. #define IE_IRQ1 (_ULCAST_(1) << 11)
  248. #define IE_IRQ2 (_ULCAST_(1) << 12)
  249. #define IE_IRQ3 (_ULCAST_(1) << 13)
  250. #define IE_IRQ4 (_ULCAST_(1) << 14)
  251. #define IE_IRQ5 (_ULCAST_(1) << 15)
  252. /*
  253. * R4x00 interrupt cause bits
  254. */
  255. #define C_SW0 (_ULCAST_(1) << 8)
  256. #define C_SW1 (_ULCAST_(1) << 9)
  257. #define C_IRQ0 (_ULCAST_(1) << 10)
  258. #define C_IRQ1 (_ULCAST_(1) << 11)
  259. #define C_IRQ2 (_ULCAST_(1) << 12)
  260. #define C_IRQ3 (_ULCAST_(1) << 13)
  261. #define C_IRQ4 (_ULCAST_(1) << 14)
  262. #define C_IRQ5 (_ULCAST_(1) << 15)
  263. /*
  264. * Bitfields in the R4xx0 cp0 status register
  265. */
  266. #define ST0_IE 0x00000001
  267. #define ST0_EXL 0x00000002
  268. #define ST0_ERL 0x00000004
  269. #define ST0_KSU 0x00000018
  270. # define KSU_USER 0x00000010
  271. # define KSU_SUPERVISOR 0x00000008
  272. # define KSU_KERNEL 0x00000000
  273. #define ST0_UX 0x00000020
  274. #define ST0_SX 0x00000040
  275. #define ST0_KX 0x00000080
  276. #define ST0_DE 0x00010000
  277. #define ST0_CE 0x00020000
  278. /*
  279. * Setting c0_status.co enables Hit_Writeback and Hit_Writeback_Invalidate
  280. * cacheops in userspace. This bit exists only on RM7000 and RM9000
  281. * processors.
  282. */
  283. #define ST0_CO 0x08000000
  284. /*
  285. * Bitfields in the R[23]000 cp0 status register.
  286. */
  287. #define ST0_IEC 0x00000001
  288. #define ST0_KUC 0x00000002
  289. #define ST0_IEP 0x00000004
  290. #define ST0_KUP 0x00000008
  291. #define ST0_IEO 0x00000010
  292. #define ST0_KUO 0x00000020
  293. /* bits 6 & 7 are reserved on R[23]000 */
  294. #define ST0_ISC 0x00010000
  295. #define ST0_SWC 0x00020000
  296. #define ST0_CM 0x00080000
  297. /*
  298. * Bits specific to the R4640/R4650
  299. */
  300. #define ST0_UM (_ULCAST_(1) << 4)
  301. #define ST0_IL (_ULCAST_(1) << 23)
  302. #define ST0_DL (_ULCAST_(1) << 24)
  303. /*
  304. * Enable the MIPS MDMX and DSP ASEs
  305. */
  306. #define ST0_MX 0x01000000
  307. /*
  308. * Bitfields in the TX39 family CP0 Configuration Register 3
  309. */
  310. #define TX39_CONF_ICS_SHIFT 19
  311. #define TX39_CONF_ICS_MASK 0x00380000
  312. #define TX39_CONF_ICS_1KB 0x00000000
  313. #define TX39_CONF_ICS_2KB 0x00080000
  314. #define TX39_CONF_ICS_4KB 0x00100000
  315. #define TX39_CONF_ICS_8KB 0x00180000
  316. #define TX39_CONF_ICS_16KB 0x00200000
  317. #define TX39_CONF_DCS_SHIFT 16
  318. #define TX39_CONF_DCS_MASK 0x00070000
  319. #define TX39_CONF_DCS_1KB 0x00000000
  320. #define TX39_CONF_DCS_2KB 0x00010000
  321. #define TX39_CONF_DCS_4KB 0x00020000
  322. #define TX39_CONF_DCS_8KB 0x00030000
  323. #define TX39_CONF_DCS_16KB 0x00040000
  324. #define TX39_CONF_CWFON 0x00004000
  325. #define TX39_CONF_WBON 0x00002000
  326. #define TX39_CONF_RF_SHIFT 10
  327. #define TX39_CONF_RF_MASK 0x00000c00
  328. #define TX39_CONF_DOZE 0x00000200
  329. #define TX39_CONF_HALT 0x00000100
  330. #define TX39_CONF_LOCK 0x00000080
  331. #define TX39_CONF_ICE 0x00000020
  332. #define TX39_CONF_DCE 0x00000010
  333. #define TX39_CONF_IRSIZE_SHIFT 2
  334. #define TX39_CONF_IRSIZE_MASK 0x0000000c
  335. #define TX39_CONF_DRSIZE_SHIFT 0
  336. #define TX39_CONF_DRSIZE_MASK 0x00000003
  337. /*
  338. * Status register bits available in all MIPS CPUs.
  339. */
  340. #define ST0_IM 0x0000ff00
  341. #define STATUSB_IP0 8
  342. #define STATUSF_IP0 (_ULCAST_(1) << 8)
  343. #define STATUSB_IP1 9
  344. #define STATUSF_IP1 (_ULCAST_(1) << 9)
  345. #define STATUSB_IP2 10
  346. #define STATUSF_IP2 (_ULCAST_(1) << 10)
  347. #define STATUSB_IP3 11
  348. #define STATUSF_IP3 (_ULCAST_(1) << 11)
  349. #define STATUSB_IP4 12
  350. #define STATUSF_IP4 (_ULCAST_(1) << 12)
  351. #define STATUSB_IP5 13
  352. #define STATUSF_IP5 (_ULCAST_(1) << 13)
  353. #define STATUSB_IP6 14
  354. #define STATUSF_IP6 (_ULCAST_(1) << 14)
  355. #define STATUSB_IP7 15
  356. #define STATUSF_IP7 (_ULCAST_(1) << 15)
  357. #define STATUSB_IP8 0
  358. #define STATUSF_IP8 (_ULCAST_(1) << 0)
  359. #define STATUSB_IP9 1
  360. #define STATUSF_IP9 (_ULCAST_(1) << 1)
  361. #define STATUSB_IP10 2
  362. #define STATUSF_IP10 (_ULCAST_(1) << 2)
  363. #define STATUSB_IP11 3
  364. #define STATUSF_IP11 (_ULCAST_(1) << 3)
  365. #define STATUSB_IP12 4
  366. #define STATUSF_IP12 (_ULCAST_(1) << 4)
  367. #define STATUSB_IP13 5
  368. #define STATUSF_IP13 (_ULCAST_(1) << 5)
  369. #define STATUSB_IP14 6
  370. #define STATUSF_IP14 (_ULCAST_(1) << 6)
  371. #define STATUSB_IP15 7
  372. #define STATUSF_IP15 (_ULCAST_(1) << 7)
  373. #define ST0_CH 0x00040000
  374. #define ST0_NMI 0x00080000
  375. #define ST0_SR 0x00100000
  376. #define ST0_TS 0x00200000
  377. #define ST0_BEV 0x00400000
  378. #define ST0_RE 0x02000000
  379. #define ST0_FR 0x04000000
  380. #define ST0_CU 0xf0000000
  381. #define ST0_CU0 0x10000000
  382. #define ST0_CU1 0x20000000
  383. #define ST0_CU2 0x40000000
  384. #define ST0_CU3 0x80000000
  385. #define ST0_XX 0x80000000 /* MIPS IV naming */
  386. /*
  387. * Bitfields and bit numbers in the coprocessor 0 IntCtl register. (MIPSR2)
  388. *
  389. * Refer to your MIPS R4xx0 manual, chapter 5 for explanation.
  390. */
  391. #define INTCTLB_IPPCI 26
  392. #define INTCTLF_IPPCI (_ULCAST_(7) << INTCTLB_IPPCI)
  393. #define INTCTLB_IPTI 29
  394. #define INTCTLF_IPTI (_ULCAST_(7) << INTCTLB_IPTI)
  395. /*
  396. * Bitfields and bit numbers in the coprocessor 0 cause register.
  397. *
  398. * Refer to your MIPS R4xx0 manual, chapter 5 for explanation.
  399. */
  400. #define CAUSEB_EXCCODE 2
  401. #define CAUSEF_EXCCODE (_ULCAST_(31) << 2)
  402. #define CAUSEB_IP 8
  403. #define CAUSEF_IP (_ULCAST_(255) << 8)
  404. #define CAUSEB_IP0 8
  405. #define CAUSEF_IP0 (_ULCAST_(1) << 8)
  406. #define CAUSEB_IP1 9
  407. #define CAUSEF_IP1 (_ULCAST_(1) << 9)
  408. #define CAUSEB_IP2 10
  409. #define CAUSEF_IP2 (_ULCAST_(1) << 10)
  410. #define CAUSEB_IP3 11
  411. #define CAUSEF_IP3 (_ULCAST_(1) << 11)
  412. #define CAUSEB_IP4 12
  413. #define CAUSEF_IP4 (_ULCAST_(1) << 12)
  414. #define CAUSEB_IP5 13
  415. #define CAUSEF_IP5 (_ULCAST_(1) << 13)
  416. #define CAUSEB_IP6 14
  417. #define CAUSEF_IP6 (_ULCAST_(1) << 14)
  418. #define CAUSEB_IP7 15
  419. #define CAUSEF_IP7 (_ULCAST_(1) << 15)
  420. #define CAUSEB_IV 23
  421. #define CAUSEF_IV (_ULCAST_(1) << 23)
  422. #define CAUSEB_PCI 26
  423. #define CAUSEF_PCI (_ULCAST_(1) << 26)
  424. #define CAUSEB_CE 28
  425. #define CAUSEF_CE (_ULCAST_(3) << 28)
  426. #define CAUSEB_TI 30
  427. #define CAUSEF_TI (_ULCAST_(1) << 30)
  428. #define CAUSEB_BD 31
  429. #define CAUSEF_BD (_ULCAST_(1) << 31)
  430. /*
  431. * Bits in the coprocessor 0 config register.
  432. */
  433. /* Generic bits. */
  434. #define CONF_CM_CACHABLE_NO_WA 0
  435. #define CONF_CM_CACHABLE_WA 1
  436. #define CONF_CM_UNCACHED 2
  437. #define CONF_CM_CACHABLE_NONCOHERENT 3
  438. #define CONF_CM_CACHABLE_CE 4
  439. #define CONF_CM_CACHABLE_COW 5
  440. #define CONF_CM_CACHABLE_CUW 6
  441. #define CONF_CM_CACHABLE_ACCELERATED 7
  442. #define CONF_CM_CMASK 7
  443. #define CONF_BE (_ULCAST_(1) << 15)
  444. /* Bits common to various processors. */
  445. #define CONF_CU (_ULCAST_(1) << 3)
  446. #define CONF_DB (_ULCAST_(1) << 4)
  447. #define CONF_IB (_ULCAST_(1) << 5)
  448. #define CONF_DC (_ULCAST_(7) << 6)
  449. #define CONF_IC (_ULCAST_(7) << 9)
  450. #define CONF_EB (_ULCAST_(1) << 13)
  451. #define CONF_EM (_ULCAST_(1) << 14)
  452. #define CONF_SM (_ULCAST_(1) << 16)
  453. #define CONF_SC (_ULCAST_(1) << 17)
  454. #define CONF_EW (_ULCAST_(3) << 18)
  455. #define CONF_EP (_ULCAST_(15)<< 24)
  456. #define CONF_EC (_ULCAST_(7) << 28)
  457. #define CONF_CM (_ULCAST_(1) << 31)
  458. /* Bits specific to the R4xx0. */
  459. #define R4K_CONF_SW (_ULCAST_(1) << 20)
  460. #define R4K_CONF_SS (_ULCAST_(1) << 21)
  461. #define R4K_CONF_SB (_ULCAST_(3) << 22)
  462. /* Bits specific to the R5000. */
  463. #define R5K_CONF_SE (_ULCAST_(1) << 12)
  464. #define R5K_CONF_SS (_ULCAST_(3) << 20)
  465. /* Bits specific to the RM7000. */
  466. #define RM7K_CONF_SE (_ULCAST_(1) << 3)
  467. #define RM7K_CONF_TE (_ULCAST_(1) << 12)
  468. #define RM7K_CONF_CLK (_ULCAST_(1) << 16)
  469. #define RM7K_CONF_TC (_ULCAST_(1) << 17)
  470. #define RM7K_CONF_SI (_ULCAST_(3) << 20)
  471. #define RM7K_CONF_SC (_ULCAST_(1) << 31)
  472. /* Bits specific to the R10000. */
  473. #define R10K_CONF_DN (_ULCAST_(3) << 3)
  474. #define R10K_CONF_CT (_ULCAST_(1) << 5)
  475. #define R10K_CONF_PE (_ULCAST_(1) << 6)
  476. #define R10K_CONF_PM (_ULCAST_(3) << 7)
  477. #define R10K_CONF_EC (_ULCAST_(15)<< 9)
  478. #define R10K_CONF_SB (_ULCAST_(1) << 13)
  479. #define R10K_CONF_SK (_ULCAST_(1) << 14)
  480. #define R10K_CONF_SS (_ULCAST_(7) << 16)
  481. #define R10K_CONF_SC (_ULCAST_(7) << 19)
  482. #define R10K_CONF_DC (_ULCAST_(7) << 26)
  483. #define R10K_CONF_IC (_ULCAST_(7) << 29)
  484. /* Bits specific to the VR41xx. */
  485. #define VR41_CONF_CS (_ULCAST_(1) << 12)
  486. #define VR41_CONF_P4K (_ULCAST_(1) << 13)
  487. #define VR41_CONF_BP (_ULCAST_(1) << 16)
  488. #define VR41_CONF_M16 (_ULCAST_(1) << 20)
  489. #define VR41_CONF_AD (_ULCAST_(1) << 23)
  490. /* Bits specific to the R30xx. */
  491. #define R30XX_CONF_FDM (_ULCAST_(1) << 19)
  492. #define R30XX_CONF_REV (_ULCAST_(1) << 22)
  493. #define R30XX_CONF_AC (_ULCAST_(1) << 23)
  494. #define R30XX_CONF_RF (_ULCAST_(1) << 24)
  495. #define R30XX_CONF_HALT (_ULCAST_(1) << 25)
  496. #define R30XX_CONF_FPINT (_ULCAST_(7) << 26)
  497. #define R30XX_CONF_DBR (_ULCAST_(1) << 29)
  498. #define R30XX_CONF_SB (_ULCAST_(1) << 30)
  499. #define R30XX_CONF_LOCK (_ULCAST_(1) << 31)
  500. /* Bits specific to the TX49. */
  501. #define TX49_CONF_DC (_ULCAST_(1) << 16)
  502. #define TX49_CONF_IC (_ULCAST_(1) << 17) /* conflict with CONF_SC */
  503. #define TX49_CONF_HALT (_ULCAST_(1) << 18)
  504. #define TX49_CONF_CWFON (_ULCAST_(1) << 27)
  505. /* Bits specific to the MIPS32/64 PRA. */
  506. #define MIPS_CONF_MT (_ULCAST_(7) << 7)
  507. #define MIPS_CONF_AR (_ULCAST_(7) << 10)
  508. #define MIPS_CONF_AT (_ULCAST_(3) << 13)
  509. #define MIPS_CONF_M (_ULCAST_(1) << 31)
  510. /*
  511. * Bits in the MIPS32/64 PRA coprocessor 0 config registers 1 and above.
  512. */
  513. #define MIPS_CONF1_FP (_ULCAST_(1) << 0)
  514. #define MIPS_CONF1_EP (_ULCAST_(1) << 1)
  515. #define MIPS_CONF1_CA (_ULCAST_(1) << 2)
  516. #define MIPS_CONF1_WR (_ULCAST_(1) << 3)
  517. #define MIPS_CONF1_PC (_ULCAST_(1) << 4)
  518. #define MIPS_CONF1_MD (_ULCAST_(1) << 5)
  519. #define MIPS_CONF1_C2 (_ULCAST_(1) << 6)
  520. #define MIPS_CONF1_DA_SHF 7
  521. #define MIPS_CONF1_DA_SZ 3
  522. #define MIPS_CONF1_DA (_ULCAST_(7) << 7)
  523. #define MIPS_CONF1_DL_SHF 10
  524. #define MIPS_CONF1_DL_SZ 3
  525. #define MIPS_CONF1_DL (_ULCAST_(7) << 10)
  526. #define MIPS_CONF1_DS_SHF 13
  527. #define MIPS_CONF1_DS_SZ 3
  528. #define MIPS_CONF1_DS (_ULCAST_(7) << 13)
  529. #define MIPS_CONF1_IA_SHF 16
  530. #define MIPS_CONF1_IA_SZ 3
  531. #define MIPS_CONF1_IA (_ULCAST_(7) << 16)
  532. #define MIPS_CONF1_IL_SHF 19
  533. #define MIPS_CONF1_IL_SZ 3
  534. #define MIPS_CONF1_IL (_ULCAST_(7) << 19)
  535. #define MIPS_CONF1_IS_SHF 22
  536. #define MIPS_CONF1_IS_SZ 3
  537. #define MIPS_CONF1_IS (_ULCAST_(7) << 22)
  538. #define MIPS_CONF1_TLBS_SHIFT (25)
  539. #define MIPS_CONF1_TLBS_SIZE (6)
  540. #define MIPS_CONF1_TLBS (_ULCAST_(63) << MIPS_CONF1_TLBS_SHIFT)
  541. #define MIPS_CONF2_SA (_ULCAST_(15)<< 0)
  542. #define MIPS_CONF2_SL (_ULCAST_(15)<< 4)
  543. #define MIPS_CONF2_SS (_ULCAST_(15)<< 8)
  544. #define MIPS_CONF2_SU (_ULCAST_(15)<< 12)
  545. #define MIPS_CONF2_TA (_ULCAST_(15)<< 16)
  546. #define MIPS_CONF2_TL (_ULCAST_(15)<< 20)
  547. #define MIPS_CONF2_TS (_ULCAST_(15)<< 24)
  548. #define MIPS_CONF2_TU (_ULCAST_(7) << 28)
  549. #define MIPS_CONF3_TL (_ULCAST_(1) << 0)
  550. #define MIPS_CONF3_SM (_ULCAST_(1) << 1)
  551. #define MIPS_CONF3_MT (_ULCAST_(1) << 2)
  552. #define MIPS_CONF3_CDMM (_ULCAST_(1) << 3)
  553. #define MIPS_CONF3_SP (_ULCAST_(1) << 4)
  554. #define MIPS_CONF3_VINT (_ULCAST_(1) << 5)
  555. #define MIPS_CONF3_VEIC (_ULCAST_(1) << 6)
  556. #define MIPS_CONF3_LPA (_ULCAST_(1) << 7)
  557. #define MIPS_CONF3_ITL (_ULCAST_(1) << 8)
  558. #define MIPS_CONF3_CTXTC (_ULCAST_(1) << 9)
  559. #define MIPS_CONF3_DSP (_ULCAST_(1) << 10)
  560. #define MIPS_CONF3_DSP2P (_ULCAST_(1) << 11)
  561. #define MIPS_CONF3_RXI (_ULCAST_(1) << 12)
  562. #define MIPS_CONF3_ULRI (_ULCAST_(1) << 13)
  563. #define MIPS_CONF3_ISA (_ULCAST_(3) << 14)
  564. #define MIPS_CONF3_ISA_OE (_ULCAST_(1) << 16)
  565. #define MIPS_CONF3_MCU (_ULCAST_(1) << 17)
  566. #define MIPS_CONF3_MMAR (_ULCAST_(7) << 18)
  567. #define MIPS_CONF3_IPLW (_ULCAST_(3) << 21)
  568. #define MIPS_CONF3_VZ (_ULCAST_(1) << 23)
  569. #define MIPS_CONF3_PW (_ULCAST_(1) << 24)
  570. #define MIPS_CONF3_SC (_ULCAST_(1) << 25)
  571. #define MIPS_CONF3_BI (_ULCAST_(1) << 26)
  572. #define MIPS_CONF3_BP (_ULCAST_(1) << 27)
  573. #define MIPS_CONF3_MSA (_ULCAST_(1) << 28)
  574. #define MIPS_CONF3_CMGCR (_ULCAST_(1) << 29)
  575. #define MIPS_CONF3_BPG (_ULCAST_(1) << 30)
  576. #define MIPS_CONF4_MMUSIZEEXT_SHIFT (0)
  577. #define MIPS_CONF4_MMUSIZEEXT (_ULCAST_(255) << 0)
  578. #define MIPS_CONF4_FTLBSETS_SHIFT (0)
  579. #define MIPS_CONF4_FTLBSETS (_ULCAST_(15) << MIPS_CONF4_FTLBSETS_SHIFT)
  580. #define MIPS_CONF4_FTLBWAYS_SHIFT (4)
  581. #define MIPS_CONF4_FTLBWAYS (_ULCAST_(15) << MIPS_CONF4_FTLBWAYS_SHIFT)
  582. #define MIPS_CONF4_FTLBPAGESIZE_SHIFT (8)
  583. /* bits 10:8 in FTLB-only configurations */
  584. #define MIPS_CONF4_FTLBPAGESIZE (_ULCAST_(7) << MIPS_CONF4_FTLBPAGESIZE_SHIFT)
  585. /* bits 12:8 in VTLB-FTLB only configurations */
  586. #define MIPS_CONF4_VFTLBPAGESIZE (_ULCAST_(31) << MIPS_CONF4_FTLBPAGESIZE_SHIFT)
  587. #define MIPS_CONF4_MMUEXTDEF (_ULCAST_(3) << 14)
  588. #define MIPS_CONF4_MMUEXTDEF_MMUSIZEEXT (_ULCAST_(1) << 14)
  589. #define MIPS_CONF4_MMUEXTDEF_FTLBSIZEEXT (_ULCAST_(2) << 14)
  590. #define MIPS_CONF4_MMUEXTDEF_VTLBSIZEEXT (_ULCAST_(3) << 14)
  591. #define MIPS_CONF4_KSCREXIST (_ULCAST_(255) << 16)
  592. #define MIPS_CONF4_VTLBSIZEEXT_SHIFT (24)
  593. #define MIPS_CONF4_VTLBSIZEEXT (_ULCAST_(15) << MIPS_CONF4_VTLBSIZEEXT_SHIFT)
  594. #define MIPS_CONF4_AE (_ULCAST_(1) << 28)
  595. #define MIPS_CONF4_IE (_ULCAST_(3) << 29)
  596. #define MIPS_CONF4_TLBINV (_ULCAST_(2) << 29)
  597. #define MIPS_CONF5_NF (_ULCAST_(1) << 0)
  598. #define MIPS_CONF5_UFR (_ULCAST_(1) << 2)
  599. #define MIPS_CONF5_MRP (_ULCAST_(1) << 3)
  600. #define MIPS_CONF5_MSAEN (_ULCAST_(1) << 27)
  601. #define MIPS_CONF5_EVA (_ULCAST_(1) << 28)
  602. #define MIPS_CONF5_CV (_ULCAST_(1) << 29)
  603. #define MIPS_CONF5_K (_ULCAST_(1) << 30)
  604. #define MIPS_CONF6_SYND (_ULCAST_(1) << 13)
  605. /* proAptiv FTLB on/off bit */
  606. #define MIPS_CONF6_FTLBEN (_ULCAST_(1) << 15)
  607. /* FTLB probability bits */
  608. #define MIPS_CONF6_FTLBP_SHIFT (16)
  609. #define MIPS_CONF7_WII (_ULCAST_(1) << 31)
  610. #define MIPS_CONF7_RPS (_ULCAST_(1) << 2)
  611. #define MIPS_CONF7_IAR (_ULCAST_(1) << 10)
  612. #define MIPS_CONF7_AR (_ULCAST_(1) << 16)
  613. /* MAAR bit definitions */
  614. #define MIPS_MAAR_ADDR ((BIT_ULL(BITS_PER_LONG - 12) - 1) << 12)
  615. #define MIPS_MAAR_ADDR_SHIFT 12
  616. #define MIPS_MAAR_S (_ULCAST_(1) << 1)
  617. #define MIPS_MAAR_V (_ULCAST_(1) << 0)
  618. /* EntryHI bit definition */
  619. #define MIPS_ENTRYHI_EHINV (_ULCAST_(1) << 10)
  620. /* CMGCRBase bit definitions */
  621. #define MIPS_CMGCRB_BASE 11
  622. #define MIPS_CMGCRF_BASE (~_ULCAST_((1 << MIPS_CMGCRB_BASE) - 1))
  623. /*
  624. * Bits in the MIPS32/64 coprocessor 1 (FPU) revision register.
  625. */
  626. #define MIPS_FPIR_S (_ULCAST_(1) << 16)
  627. #define MIPS_FPIR_D (_ULCAST_(1) << 17)
  628. #define MIPS_FPIR_PS (_ULCAST_(1) << 18)
  629. #define MIPS_FPIR_3D (_ULCAST_(1) << 19)
  630. #define MIPS_FPIR_W (_ULCAST_(1) << 20)
  631. #define MIPS_FPIR_L (_ULCAST_(1) << 21)
  632. #define MIPS_FPIR_F64 (_ULCAST_(1) << 22)
  633. /*
  634. * Bits in the MIPS32 Memory Segmentation registers.
  635. */
  636. #define MIPS_SEGCFG_PA_SHIFT 9
  637. #define MIPS_SEGCFG_PA (_ULCAST_(127) << MIPS_SEGCFG_PA_SHIFT)
  638. #define MIPS_SEGCFG_AM_SHIFT 4
  639. #define MIPS_SEGCFG_AM (_ULCAST_(7) << MIPS_SEGCFG_AM_SHIFT)
  640. #define MIPS_SEGCFG_EU_SHIFT 3
  641. #define MIPS_SEGCFG_EU (_ULCAST_(1) << MIPS_SEGCFG_EU_SHIFT)
  642. #define MIPS_SEGCFG_C_SHIFT 0
  643. #define MIPS_SEGCFG_C (_ULCAST_(7) << MIPS_SEGCFG_C_SHIFT)
  644. #define MIPS_SEGCFG_UUSK _ULCAST_(7)
  645. #define MIPS_SEGCFG_USK _ULCAST_(5)
  646. #define MIPS_SEGCFG_MUSUK _ULCAST_(4)
  647. #define MIPS_SEGCFG_MUSK _ULCAST_(3)
  648. #define MIPS_SEGCFG_MSK _ULCAST_(2)
  649. #define MIPS_SEGCFG_MK _ULCAST_(1)
  650. #define MIPS_SEGCFG_UK _ULCAST_(0)
  651. #define MIPS_PWFIELD_GDI_SHIFT 24
  652. #define MIPS_PWFIELD_GDI_MASK 0x3f000000
  653. #define MIPS_PWFIELD_UDI_SHIFT 18
  654. #define MIPS_PWFIELD_UDI_MASK 0x00fc0000
  655. #define MIPS_PWFIELD_MDI_SHIFT 12
  656. #define MIPS_PWFIELD_MDI_MASK 0x0003f000
  657. #define MIPS_PWFIELD_PTI_SHIFT 6
  658. #define MIPS_PWFIELD_PTI_MASK 0x00000fc0
  659. #define MIPS_PWFIELD_PTEI_SHIFT 0
  660. #define MIPS_PWFIELD_PTEI_MASK 0x0000003f
  661. #define MIPS_PWSIZE_GDW_SHIFT 24
  662. #define MIPS_PWSIZE_GDW_MASK 0x3f000000
  663. #define MIPS_PWSIZE_UDW_SHIFT 18
  664. #define MIPS_PWSIZE_UDW_MASK 0x00fc0000
  665. #define MIPS_PWSIZE_MDW_SHIFT 12
  666. #define MIPS_PWSIZE_MDW_MASK 0x0003f000
  667. #define MIPS_PWSIZE_PTW_SHIFT 6
  668. #define MIPS_PWSIZE_PTW_MASK 0x00000fc0
  669. #define MIPS_PWSIZE_PTEW_SHIFT 0
  670. #define MIPS_PWSIZE_PTEW_MASK 0x0000003f
  671. #define MIPS_PWCTL_PWEN_SHIFT 31
  672. #define MIPS_PWCTL_PWEN_MASK 0x80000000
  673. #define MIPS_PWCTL_DPH_SHIFT 7
  674. #define MIPS_PWCTL_DPH_MASK 0x00000080
  675. #define MIPS_PWCTL_HUGEPG_SHIFT 6
  676. #define MIPS_PWCTL_HUGEPG_MASK 0x00000060
  677. #define MIPS_PWCTL_PSN_SHIFT 0
  678. #define MIPS_PWCTL_PSN_MASK 0x0000003f
  679. #ifndef __ASSEMBLY__
  680. /*
  681. * Macros for handling the ISA mode bit for MIPS16 and microMIPS.
  682. */
  683. #if defined(CONFIG_SYS_SUPPORTS_MIPS16) || \
  684. defined(CONFIG_SYS_SUPPORTS_MICROMIPS)
  685. #define get_isa16_mode(x) ((x) & 0x1)
  686. #define msk_isa16_mode(x) ((x) & ~0x1)
  687. #define set_isa16_mode(x) do { (x) |= 0x1; } while(0)
  688. #else
  689. #define get_isa16_mode(x) 0
  690. #define msk_isa16_mode(x) (x)
  691. #define set_isa16_mode(x) do { } while(0)
  692. #endif
  693. /*
  694. * microMIPS instructions can be 16-bit or 32-bit in length. This
  695. * returns a 1 if the instruction is 16-bit and a 0 if 32-bit.
  696. */
  697. static inline int mm_insn_16bit(u16 insn)
  698. {
  699. u16 opcode = (insn >> 10) & 0x7;
  700. return (opcode >= 1 && opcode <= 3) ? 1 : 0;
  701. }
  702. /*
  703. * TLB Invalidate Flush
  704. */
  705. static inline void tlbinvf(void)
  706. {
  707. __asm__ __volatile__(
  708. ".set push\n\t"
  709. ".set noreorder\n\t"
  710. ".word 0x42000004\n\t" /* tlbinvf */
  711. ".set pop");
  712. }
  713. /*
  714. * Functions to access the R10000 performance counters. These are basically
  715. * mfc0 and mtc0 instructions from and to coprocessor register with a 5-bit
  716. * performance counter number encoded into bits 1 ... 5 of the instruction.
  717. * Only performance counters 0 to 1 actually exist, so for a non-R10000 aware
  718. * disassembler these will look like an access to sel 0 or 1.
  719. */
  720. #define read_r10k_perf_cntr(counter) \
  721. ({ \
  722. unsigned int __res; \
  723. __asm__ __volatile__( \
  724. "mfpc\t%0, %1" \
  725. : "=r" (__res) \
  726. : "i" (counter)); \
  727. \
  728. __res; \
  729. })
  730. #define write_r10k_perf_cntr(counter,val) \
  731. do { \
  732. __asm__ __volatile__( \
  733. "mtpc\t%0, %1" \
  734. : \
  735. : "r" (val), "i" (counter)); \
  736. } while (0)
  737. #define read_r10k_perf_event(counter) \
  738. ({ \
  739. unsigned int __res; \
  740. __asm__ __volatile__( \
  741. "mfps\t%0, %1" \
  742. : "=r" (__res) \
  743. : "i" (counter)); \
  744. \
  745. __res; \
  746. })
  747. #define write_r10k_perf_cntl(counter,val) \
  748. do { \
  749. __asm__ __volatile__( \
  750. "mtps\t%0, %1" \
  751. : \
  752. : "r" (val), "i" (counter)); \
  753. } while (0)
  754. /*
  755. * Macros to access the system control coprocessor
  756. */
  757. #define __read_32bit_c0_register(source, sel) \
  758. ({ int __res; \
  759. if (sel == 0) \
  760. __asm__ __volatile__( \
  761. "mfc0\t%0, " #source "\n\t" \
  762. : "=r" (__res)); \
  763. else \
  764. __asm__ __volatile__( \
  765. ".set\tmips32\n\t" \
  766. "mfc0\t%0, " #source ", " #sel "\n\t" \
  767. ".set\tmips0\n\t" \
  768. : "=r" (__res)); \
  769. __res; \
  770. })
  771. #define __read_64bit_c0_register(source, sel) \
  772. ({ unsigned long long __res; \
  773. if (sizeof(unsigned long) == 4) \
  774. __res = __read_64bit_c0_split(source, sel); \
  775. else if (sel == 0) \
  776. __asm__ __volatile__( \
  777. ".set\tmips3\n\t" \
  778. "dmfc0\t%0, " #source "\n\t" \
  779. ".set\tmips0" \
  780. : "=r" (__res)); \
  781. else \
  782. __asm__ __volatile__( \
  783. ".set\tmips64\n\t" \
  784. "dmfc0\t%0, " #source ", " #sel "\n\t" \
  785. ".set\tmips0" \
  786. : "=r" (__res)); \
  787. __res; \
  788. })
  789. #define __write_32bit_c0_register(register, sel, value) \
  790. do { \
  791. if (sel == 0) \
  792. __asm__ __volatile__( \
  793. "mtc0\t%z0, " #register "\n\t" \
  794. : : "Jr" ((unsigned int)(value))); \
  795. else \
  796. __asm__ __volatile__( \
  797. ".set\tmips32\n\t" \
  798. "mtc0\t%z0, " #register ", " #sel "\n\t" \
  799. ".set\tmips0" \
  800. : : "Jr" ((unsigned int)(value))); \
  801. } while (0)
  802. #define __write_64bit_c0_register(register, sel, value) \
  803. do { \
  804. if (sizeof(unsigned long) == 4) \
  805. __write_64bit_c0_split(register, sel, value); \
  806. else if (sel == 0) \
  807. __asm__ __volatile__( \
  808. ".set\tmips3\n\t" \
  809. "dmtc0\t%z0, " #register "\n\t" \
  810. ".set\tmips0" \
  811. : : "Jr" (value)); \
  812. else \
  813. __asm__ __volatile__( \
  814. ".set\tmips64\n\t" \
  815. "dmtc0\t%z0, " #register ", " #sel "\n\t" \
  816. ".set\tmips0" \
  817. : : "Jr" (value)); \
  818. } while (0)
  819. #define __read_ulong_c0_register(reg, sel) \
  820. ((sizeof(unsigned long) == 4) ? \
  821. (unsigned long) __read_32bit_c0_register(reg, sel) : \
  822. (unsigned long) __read_64bit_c0_register(reg, sel))
  823. #define __write_ulong_c0_register(reg, sel, val) \
  824. do { \
  825. if (sizeof(unsigned long) == 4) \
  826. __write_32bit_c0_register(reg, sel, val); \
  827. else \
  828. __write_64bit_c0_register(reg, sel, val); \
  829. } while (0)
  830. /*
  831. * On RM7000/RM9000 these are uses to access cop0 set 1 registers
  832. */
  833. #define __read_32bit_c0_ctrl_register(source) \
  834. ({ int __res; \
  835. __asm__ __volatile__( \
  836. "cfc0\t%0, " #source "\n\t" \
  837. : "=r" (__res)); \
  838. __res; \
  839. })
  840. #define __write_32bit_c0_ctrl_register(register, value) \
  841. do { \
  842. __asm__ __volatile__( \
  843. "ctc0\t%z0, " #register "\n\t" \
  844. : : "Jr" ((unsigned int)(value))); \
  845. } while (0)
  846. /*
  847. * These versions are only needed for systems with more than 38 bits of
  848. * physical address space running the 32-bit kernel. That's none atm :-)
  849. */
  850. #define __read_64bit_c0_split(source, sel) \
  851. ({ \
  852. unsigned long long __val; \
  853. unsigned long __flags; \
  854. \
  855. local_irq_save(__flags); \
  856. if (sel == 0) \
  857. __asm__ __volatile__( \
  858. ".set\tmips64\n\t" \
  859. "dmfc0\t%M0, " #source "\n\t" \
  860. "dsll\t%L0, %M0, 32\n\t" \
  861. "dsra\t%M0, %M0, 32\n\t" \
  862. "dsra\t%L0, %L0, 32\n\t" \
  863. ".set\tmips0" \
  864. : "=r" (__val)); \
  865. else \
  866. __asm__ __volatile__( \
  867. ".set\tmips64\n\t" \
  868. "dmfc0\t%M0, " #source ", " #sel "\n\t" \
  869. "dsll\t%L0, %M0, 32\n\t" \
  870. "dsra\t%M0, %M0, 32\n\t" \
  871. "dsra\t%L0, %L0, 32\n\t" \
  872. ".set\tmips0" \
  873. : "=r" (__val)); \
  874. local_irq_restore(__flags); \
  875. \
  876. __val; \
  877. })
  878. #define __write_64bit_c0_split(source, sel, val) \
  879. do { \
  880. unsigned long __flags; \
  881. \
  882. local_irq_save(__flags); \
  883. if (sel == 0) \
  884. __asm__ __volatile__( \
  885. ".set\tmips64\n\t" \
  886. "dsll\t%L0, %L0, 32\n\t" \
  887. "dsrl\t%L0, %L0, 32\n\t" \
  888. "dsll\t%M0, %M0, 32\n\t" \
  889. "or\t%L0, %L0, %M0\n\t" \
  890. "dmtc0\t%L0, " #source "\n\t" \
  891. ".set\tmips0" \
  892. : : "r" (val)); \
  893. else \
  894. __asm__ __volatile__( \
  895. ".set\tmips64\n\t" \
  896. "dsll\t%L0, %L0, 32\n\t" \
  897. "dsrl\t%L0, %L0, 32\n\t" \
  898. "dsll\t%M0, %M0, 32\n\t" \
  899. "or\t%L0, %L0, %M0\n\t" \
  900. "dmtc0\t%L0, " #source ", " #sel "\n\t" \
  901. ".set\tmips0" \
  902. : : "r" (val)); \
  903. local_irq_restore(__flags); \
  904. } while (0)
  905. #define read_c0_index() __read_32bit_c0_register($0, 0)
  906. #define write_c0_index(val) __write_32bit_c0_register($0, 0, val)
  907. #define read_c0_random() __read_32bit_c0_register($1, 0)
  908. #define write_c0_random(val) __write_32bit_c0_register($1, 0, val)
  909. #define read_c0_entrylo0() __read_ulong_c0_register($2, 0)
  910. #define write_c0_entrylo0(val) __write_ulong_c0_register($2, 0, val)
  911. #define read_c0_entrylo1() __read_ulong_c0_register($3, 0)
  912. #define write_c0_entrylo1(val) __write_ulong_c0_register($3, 0, val)
  913. #define read_c0_conf() __read_32bit_c0_register($3, 0)
  914. #define write_c0_conf(val) __write_32bit_c0_register($3, 0, val)
  915. #define read_c0_context() __read_ulong_c0_register($4, 0)
  916. #define write_c0_context(val) __write_ulong_c0_register($4, 0, val)
  917. #define read_c0_userlocal() __read_ulong_c0_register($4, 2)
  918. #define write_c0_userlocal(val) __write_ulong_c0_register($4, 2, val)
  919. #define read_c0_pagemask() __read_32bit_c0_register($5, 0)
  920. #define write_c0_pagemask(val) __write_32bit_c0_register($5, 0, val)
  921. #define read_c0_pagegrain() __read_32bit_c0_register($5, 1)
  922. #define write_c0_pagegrain(val) __write_32bit_c0_register($5, 1, val)
  923. #define read_c0_wired() __read_32bit_c0_register($6, 0)
  924. #define write_c0_wired(val) __write_32bit_c0_register($6, 0, val)
  925. #define read_c0_info() __read_32bit_c0_register($7, 0)
  926. #define read_c0_cache() __read_32bit_c0_register($7, 0) /* TX39xx */
  927. #define write_c0_cache(val) __write_32bit_c0_register($7, 0, val)
  928. #define read_c0_badvaddr() __read_ulong_c0_register($8, 0)
  929. #define write_c0_badvaddr(val) __write_ulong_c0_register($8, 0, val)
  930. #define read_c0_count() __read_32bit_c0_register($9, 0)
  931. #define write_c0_count(val) __write_32bit_c0_register($9, 0, val)
  932. #define read_c0_count2() __read_32bit_c0_register($9, 6) /* pnx8550 */
  933. #define write_c0_count2(val) __write_32bit_c0_register($9, 6, val)
  934. #define read_c0_count3() __read_32bit_c0_register($9, 7) /* pnx8550 */
  935. #define write_c0_count3(val) __write_32bit_c0_register($9, 7, val)
  936. #define read_c0_entryhi() __read_ulong_c0_register($10, 0)
  937. #define write_c0_entryhi(val) __write_ulong_c0_register($10, 0, val)
  938. #define read_c0_compare() __read_32bit_c0_register($11, 0)
  939. #define write_c0_compare(val) __write_32bit_c0_register($11, 0, val)
  940. #define read_c0_compare2() __read_32bit_c0_register($11, 6) /* pnx8550 */
  941. #define write_c0_compare2(val) __write_32bit_c0_register($11, 6, val)
  942. #define read_c0_compare3() __read_32bit_c0_register($11, 7) /* pnx8550 */
  943. #define write_c0_compare3(val) __write_32bit_c0_register($11, 7, val)
  944. #define read_c0_status() __read_32bit_c0_register($12, 0)
  945. #define write_c0_status(val) __write_32bit_c0_register($12, 0, val)
  946. #define read_c0_cause() __read_32bit_c0_register($13, 0)
  947. #define write_c0_cause(val) __write_32bit_c0_register($13, 0, val)
  948. #define read_c0_epc() __read_ulong_c0_register($14, 0)
  949. #define write_c0_epc(val) __write_ulong_c0_register($14, 0, val)
  950. #define read_c0_prid() __read_32bit_c0_register($15, 0)
  951. #define read_c0_cmgcrbase() __read_ulong_c0_register($15, 3)
  952. #define read_c0_config() __read_32bit_c0_register($16, 0)
  953. #define read_c0_config1() __read_32bit_c0_register($16, 1)
  954. #define read_c0_config2() __read_32bit_c0_register($16, 2)
  955. #define read_c0_config3() __read_32bit_c0_register($16, 3)
  956. #define read_c0_config4() __read_32bit_c0_register($16, 4)
  957. #define read_c0_config5() __read_32bit_c0_register($16, 5)
  958. #define read_c0_config6() __read_32bit_c0_register($16, 6)
  959. #define read_c0_config7() __read_32bit_c0_register($16, 7)
  960. #define write_c0_config(val) __write_32bit_c0_register($16, 0, val)
  961. #define write_c0_config1(val) __write_32bit_c0_register($16, 1, val)
  962. #define write_c0_config2(val) __write_32bit_c0_register($16, 2, val)
  963. #define write_c0_config3(val) __write_32bit_c0_register($16, 3, val)
  964. #define write_c0_config4(val) __write_32bit_c0_register($16, 4, val)
  965. #define write_c0_config5(val) __write_32bit_c0_register($16, 5, val)
  966. #define write_c0_config6(val) __write_32bit_c0_register($16, 6, val)
  967. #define write_c0_config7(val) __write_32bit_c0_register($16, 7, val)
  968. #define read_c0_maar() __read_ulong_c0_register($17, 1)
  969. #define write_c0_maar(val) __write_ulong_c0_register($17, 1, val)
  970. #define read_c0_maari() __read_32bit_c0_register($17, 2)
  971. #define write_c0_maari(val) __write_32bit_c0_register($17, 2, val)
  972. /*
  973. * The WatchLo register. There may be up to 8 of them.
  974. */
  975. #define read_c0_watchlo0() __read_ulong_c0_register($18, 0)
  976. #define read_c0_watchlo1() __read_ulong_c0_register($18, 1)
  977. #define read_c0_watchlo2() __read_ulong_c0_register($18, 2)
  978. #define read_c0_watchlo3() __read_ulong_c0_register($18, 3)
  979. #define read_c0_watchlo4() __read_ulong_c0_register($18, 4)
  980. #define read_c0_watchlo5() __read_ulong_c0_register($18, 5)
  981. #define read_c0_watchlo6() __read_ulong_c0_register($18, 6)
  982. #define read_c0_watchlo7() __read_ulong_c0_register($18, 7)
  983. #define write_c0_watchlo0(val) __write_ulong_c0_register($18, 0, val)
  984. #define write_c0_watchlo1(val) __write_ulong_c0_register($18, 1, val)
  985. #define write_c0_watchlo2(val) __write_ulong_c0_register($18, 2, val)
  986. #define write_c0_watchlo3(val) __write_ulong_c0_register($18, 3, val)
  987. #define write_c0_watchlo4(val) __write_ulong_c0_register($18, 4, val)
  988. #define write_c0_watchlo5(val) __write_ulong_c0_register($18, 5, val)
  989. #define write_c0_watchlo6(val) __write_ulong_c0_register($18, 6, val)
  990. #define write_c0_watchlo7(val) __write_ulong_c0_register($18, 7, val)
  991. /*
  992. * The WatchHi register. There may be up to 8 of them.
  993. */
  994. #define read_c0_watchhi0() __read_32bit_c0_register($19, 0)
  995. #define read_c0_watchhi1() __read_32bit_c0_register($19, 1)
  996. #define read_c0_watchhi2() __read_32bit_c0_register($19, 2)
  997. #define read_c0_watchhi3() __read_32bit_c0_register($19, 3)
  998. #define read_c0_watchhi4() __read_32bit_c0_register($19, 4)
  999. #define read_c0_watchhi5() __read_32bit_c0_register($19, 5)
  1000. #define read_c0_watchhi6() __read_32bit_c0_register($19, 6)
  1001. #define read_c0_watchhi7() __read_32bit_c0_register($19, 7)
  1002. #define write_c0_watchhi0(val) __write_32bit_c0_register($19, 0, val)
  1003. #define write_c0_watchhi1(val) __write_32bit_c0_register($19, 1, val)
  1004. #define write_c0_watchhi2(val) __write_32bit_c0_register($19, 2, val)
  1005. #define write_c0_watchhi3(val) __write_32bit_c0_register($19, 3, val)
  1006. #define write_c0_watchhi4(val) __write_32bit_c0_register($19, 4, val)
  1007. #define write_c0_watchhi5(val) __write_32bit_c0_register($19, 5, val)
  1008. #define write_c0_watchhi6(val) __write_32bit_c0_register($19, 6, val)
  1009. #define write_c0_watchhi7(val) __write_32bit_c0_register($19, 7, val)
  1010. #define read_c0_xcontext() __read_ulong_c0_register($20, 0)
  1011. #define write_c0_xcontext(val) __write_ulong_c0_register($20, 0, val)
  1012. #define read_c0_intcontrol() __read_32bit_c0_ctrl_register($20)
  1013. #define write_c0_intcontrol(val) __write_32bit_c0_ctrl_register($20, val)
  1014. #define read_c0_framemask() __read_32bit_c0_register($21, 0)
  1015. #define write_c0_framemask(val) __write_32bit_c0_register($21, 0, val)
  1016. #define read_c0_diag() __read_32bit_c0_register($22, 0)
  1017. #define write_c0_diag(val) __write_32bit_c0_register($22, 0, val)
  1018. #define read_c0_diag1() __read_32bit_c0_register($22, 1)
  1019. #define write_c0_diag1(val) __write_32bit_c0_register($22, 1, val)
  1020. #define read_c0_diag2() __read_32bit_c0_register($22, 2)
  1021. #define write_c0_diag2(val) __write_32bit_c0_register($22, 2, val)
  1022. #define read_c0_diag3() __read_32bit_c0_register($22, 3)
  1023. #define write_c0_diag3(val) __write_32bit_c0_register($22, 3, val)
  1024. #define read_c0_diag4() __read_32bit_c0_register($22, 4)
  1025. #define write_c0_diag4(val) __write_32bit_c0_register($22, 4, val)
  1026. #define read_c0_diag5() __read_32bit_c0_register($22, 5)
  1027. #define write_c0_diag5(val) __write_32bit_c0_register($22, 5, val)
  1028. #define read_c0_debug() __read_32bit_c0_register($23, 0)
  1029. #define write_c0_debug(val) __write_32bit_c0_register($23, 0, val)
  1030. #define read_c0_depc() __read_ulong_c0_register($24, 0)
  1031. #define write_c0_depc(val) __write_ulong_c0_register($24, 0, val)
  1032. /*
  1033. * MIPS32 / MIPS64 performance counters
  1034. */
  1035. #define read_c0_perfctrl0() __read_32bit_c0_register($25, 0)
  1036. #define write_c0_perfctrl0(val) __write_32bit_c0_register($25, 0, val)
  1037. #define read_c0_perfcntr0() __read_32bit_c0_register($25, 1)
  1038. #define write_c0_perfcntr0(val) __write_32bit_c0_register($25, 1, val)
  1039. #define read_c0_perfcntr0_64() __read_64bit_c0_register($25, 1)
  1040. #define write_c0_perfcntr0_64(val) __write_64bit_c0_register($25, 1, val)
  1041. #define read_c0_perfctrl1() __read_32bit_c0_register($25, 2)
  1042. #define write_c0_perfctrl1(val) __write_32bit_c0_register($25, 2, val)
  1043. #define read_c0_perfcntr1() __read_32bit_c0_register($25, 3)
  1044. #define write_c0_perfcntr1(val) __write_32bit_c0_register($25, 3, val)
  1045. #define read_c0_perfcntr1_64() __read_64bit_c0_register($25, 3)
  1046. #define write_c0_perfcntr1_64(val) __write_64bit_c0_register($25, 3, val)
  1047. #define read_c0_perfctrl2() __read_32bit_c0_register($25, 4)
  1048. #define write_c0_perfctrl2(val) __write_32bit_c0_register($25, 4, val)
  1049. #define read_c0_perfcntr2() __read_32bit_c0_register($25, 5)
  1050. #define write_c0_perfcntr2(val) __write_32bit_c0_register($25, 5, val)
  1051. #define read_c0_perfcntr2_64() __read_64bit_c0_register($25, 5)
  1052. #define write_c0_perfcntr2_64(val) __write_64bit_c0_register($25, 5, val)
  1053. #define read_c0_perfctrl3() __read_32bit_c0_register($25, 6)
  1054. #define write_c0_perfctrl3(val) __write_32bit_c0_register($25, 6, val)
  1055. #define read_c0_perfcntr3() __read_32bit_c0_register($25, 7)
  1056. #define write_c0_perfcntr3(val) __write_32bit_c0_register($25, 7, val)
  1057. #define read_c0_perfcntr3_64() __read_64bit_c0_register($25, 7)
  1058. #define write_c0_perfcntr3_64(val) __write_64bit_c0_register($25, 7, val)
  1059. #define read_c0_ecc() __read_32bit_c0_register($26, 0)
  1060. #define write_c0_ecc(val) __write_32bit_c0_register($26, 0, val)
  1061. #define read_c0_derraddr0() __read_ulong_c0_register($26, 1)
  1062. #define write_c0_derraddr0(val) __write_ulong_c0_register($26, 1, val)
  1063. #define read_c0_cacheerr() __read_32bit_c0_register($27, 0)
  1064. #define read_c0_derraddr1() __read_ulong_c0_register($27, 1)
  1065. #define write_c0_derraddr1(val) __write_ulong_c0_register($27, 1, val)
  1066. #define read_c0_taglo() __read_32bit_c0_register($28, 0)
  1067. #define write_c0_taglo(val) __write_32bit_c0_register($28, 0, val)
  1068. #define read_c0_dtaglo() __read_32bit_c0_register($28, 2)
  1069. #define write_c0_dtaglo(val) __write_32bit_c0_register($28, 2, val)
  1070. #define read_c0_ddatalo() __read_32bit_c0_register($28, 3)
  1071. #define write_c0_ddatalo(val) __write_32bit_c0_register($28, 3, val)
  1072. #define read_c0_staglo() __read_32bit_c0_register($28, 4)
  1073. #define write_c0_staglo(val) __write_32bit_c0_register($28, 4, val)
  1074. #define read_c0_taghi() __read_32bit_c0_register($29, 0)
  1075. #define write_c0_taghi(val) __write_32bit_c0_register($29, 0, val)
  1076. #define read_c0_errorepc() __read_ulong_c0_register($30, 0)
  1077. #define write_c0_errorepc(val) __write_ulong_c0_register($30, 0, val)
  1078. /* MIPSR2 */
  1079. #define read_c0_hwrena() __read_32bit_c0_register($7, 0)
  1080. #define write_c0_hwrena(val) __write_32bit_c0_register($7, 0, val)
  1081. #define read_c0_intctl() __read_32bit_c0_register($12, 1)
  1082. #define write_c0_intctl(val) __write_32bit_c0_register($12, 1, val)
  1083. #define read_c0_srsctl() __read_32bit_c0_register($12, 2)
  1084. #define write_c0_srsctl(val) __write_32bit_c0_register($12, 2, val)
  1085. #define read_c0_srsmap() __read_32bit_c0_register($12, 3)
  1086. #define write_c0_srsmap(val) __write_32bit_c0_register($12, 3, val)
  1087. #define read_c0_ebase() __read_32bit_c0_register($15, 1)
  1088. #define write_c0_ebase(val) __write_32bit_c0_register($15, 1, val)
  1089. /* MIPSR3 */
  1090. #define read_c0_segctl0() __read_32bit_c0_register($5, 2)
  1091. #define write_c0_segctl0(val) __write_32bit_c0_register($5, 2, val)
  1092. #define read_c0_segctl1() __read_32bit_c0_register($5, 3)
  1093. #define write_c0_segctl1(val) __write_32bit_c0_register($5, 3, val)
  1094. #define read_c0_segctl2() __read_32bit_c0_register($5, 4)
  1095. #define write_c0_segctl2(val) __write_32bit_c0_register($5, 4, val)
  1096. /* Hardware Page Table Walker */
  1097. #define read_c0_pwbase() __read_ulong_c0_register($5, 5)
  1098. #define write_c0_pwbase(val) __write_ulong_c0_register($5, 5, val)
  1099. #define read_c0_pwfield() __read_ulong_c0_register($5, 6)
  1100. #define write_c0_pwfield(val) __write_ulong_c0_register($5, 6, val)
  1101. #define read_c0_pwsize() __read_ulong_c0_register($5, 7)
  1102. #define write_c0_pwsize(val) __write_ulong_c0_register($5, 7, val)
  1103. #define read_c0_pwctl() __read_32bit_c0_register($6, 6)
  1104. #define write_c0_pwctl(val) __write_32bit_c0_register($6, 6, val)
  1105. /* Cavium OCTEON (cnMIPS) */
  1106. #define read_c0_cvmcount() __read_ulong_c0_register($9, 6)
  1107. #define write_c0_cvmcount(val) __write_ulong_c0_register($9, 6, val)
  1108. #define read_c0_cvmctl() __read_64bit_c0_register($9, 7)
  1109. #define write_c0_cvmctl(val) __write_64bit_c0_register($9, 7, val)
  1110. #define read_c0_cvmmemctl() __read_64bit_c0_register($11, 7)
  1111. #define write_c0_cvmmemctl(val) __write_64bit_c0_register($11, 7, val)
  1112. /*
  1113. * The cacheerr registers are not standardized. On OCTEON, they are
  1114. * 64 bits wide.
  1115. */
  1116. #define read_octeon_c0_icacheerr() __read_64bit_c0_register($27, 0)
  1117. #define write_octeon_c0_icacheerr(val) __write_64bit_c0_register($27, 0, val)
  1118. #define read_octeon_c0_dcacheerr() __read_64bit_c0_register($27, 1)
  1119. #define write_octeon_c0_dcacheerr(val) __write_64bit_c0_register($27, 1, val)
  1120. /* BMIPS3300 */
  1121. #define read_c0_brcm_config_0() __read_32bit_c0_register($22, 0)
  1122. #define write_c0_brcm_config_0(val) __write_32bit_c0_register($22, 0, val)
  1123. #define read_c0_brcm_bus_pll() __read_32bit_c0_register($22, 4)
  1124. #define write_c0_brcm_bus_pll(val) __write_32bit_c0_register($22, 4, val)
  1125. #define read_c0_brcm_reset() __read_32bit_c0_register($22, 5)
  1126. #define write_c0_brcm_reset(val) __write_32bit_c0_register($22, 5, val)
  1127. /* BMIPS43xx */
  1128. #define read_c0_brcm_cmt_intr() __read_32bit_c0_register($22, 1)
  1129. #define write_c0_brcm_cmt_intr(val) __write_32bit_c0_register($22, 1, val)
  1130. #define read_c0_brcm_cmt_ctrl() __read_32bit_c0_register($22, 2)
  1131. #define write_c0_brcm_cmt_ctrl(val) __write_32bit_c0_register($22, 2, val)
  1132. #define read_c0_brcm_cmt_local() __read_32bit_c0_register($22, 3)
  1133. #define write_c0_brcm_cmt_local(val) __write_32bit_c0_register($22, 3, val)
  1134. #define read_c0_brcm_config_1() __read_32bit_c0_register($22, 5)
  1135. #define write_c0_brcm_config_1(val) __write_32bit_c0_register($22, 5, val)
  1136. #define read_c0_brcm_cbr() __read_32bit_c0_register($22, 6)
  1137. #define write_c0_brcm_cbr(val) __write_32bit_c0_register($22, 6, val)
  1138. /* BMIPS5000 */
  1139. #define read_c0_brcm_config() __read_32bit_c0_register($22, 0)
  1140. #define write_c0_brcm_config(val) __write_32bit_c0_register($22, 0, val)
  1141. #define read_c0_brcm_mode() __read_32bit_c0_register($22, 1)
  1142. #define write_c0_brcm_mode(val) __write_32bit_c0_register($22, 1, val)
  1143. #define read_c0_brcm_action() __read_32bit_c0_register($22, 2)
  1144. #define write_c0_brcm_action(val) __write_32bit_c0_register($22, 2, val)
  1145. #define read_c0_brcm_edsp() __read_32bit_c0_register($22, 3)
  1146. #define write_c0_brcm_edsp(val) __write_32bit_c0_register($22, 3, val)
  1147. #define read_c0_brcm_bootvec() __read_32bit_c0_register($22, 4)
  1148. #define write_c0_brcm_bootvec(val) __write_32bit_c0_register($22, 4, val)
  1149. #define read_c0_brcm_sleepcount() __read_32bit_c0_register($22, 7)
  1150. #define write_c0_brcm_sleepcount(val) __write_32bit_c0_register($22, 7, val)
  1151. /*
  1152. * Macros to access the floating point coprocessor control registers
  1153. */
  1154. #define _read_32bit_cp1_register(source, gas_hardfloat) \
  1155. ({ \
  1156. int __res; \
  1157. \
  1158. __asm__ __volatile__( \
  1159. " .set push \n" \
  1160. " .set reorder \n" \
  1161. " # gas fails to assemble cfc1 for some archs, \n" \
  1162. " # like Octeon. \n" \
  1163. " .set mips1 \n" \
  1164. " "STR(gas_hardfloat)" \n" \
  1165. " cfc1 %0,"STR(source)" \n" \
  1166. " .set pop \n" \
  1167. : "=r" (__res)); \
  1168. __res; \
  1169. })
  1170. #define _write_32bit_cp1_register(dest, val, gas_hardfloat) \
  1171. do { \
  1172. __asm__ __volatile__( \
  1173. " .set push \n" \
  1174. " .set reorder \n" \
  1175. " "STR(gas_hardfloat)" \n" \
  1176. " ctc1 %0,"STR(dest)" \n" \
  1177. " .set pop \n" \
  1178. : : "r" (val)); \
  1179. } while (0)
  1180. #ifdef GAS_HAS_SET_HARDFLOAT
  1181. #define read_32bit_cp1_register(source) \
  1182. _read_32bit_cp1_register(source, .set hardfloat)
  1183. #define write_32bit_cp1_register(dest, val) \
  1184. _write_32bit_cp1_register(dest, val, .set hardfloat)
  1185. #else
  1186. #define read_32bit_cp1_register(source) \
  1187. _read_32bit_cp1_register(source, )
  1188. #define write_32bit_cp1_register(dest, val) \
  1189. _write_32bit_cp1_register(dest, val, )
  1190. #endif
  1191. #ifdef HAVE_AS_DSP
  1192. #define rddsp(mask) \
  1193. ({ \
  1194. unsigned int __dspctl; \
  1195. \
  1196. __asm__ __volatile__( \
  1197. " .set push \n" \
  1198. " .set dsp \n" \
  1199. " rddsp %0, %x1 \n" \
  1200. " .set pop \n" \
  1201. : "=r" (__dspctl) \
  1202. : "i" (mask)); \
  1203. __dspctl; \
  1204. })
  1205. #define wrdsp(val, mask) \
  1206. do { \
  1207. __asm__ __volatile__( \
  1208. " .set push \n" \
  1209. " .set dsp \n" \
  1210. " wrdsp %0, %x1 \n" \
  1211. " .set pop \n" \
  1212. : \
  1213. : "r" (val), "i" (mask)); \
  1214. } while (0)
  1215. #define mflo0() \
  1216. ({ \
  1217. long mflo0; \
  1218. __asm__( \
  1219. " .set push \n" \
  1220. " .set dsp \n" \
  1221. " mflo %0, $ac0 \n" \
  1222. " .set pop \n" \
  1223. : "=r" (mflo0)); \
  1224. mflo0; \
  1225. })
  1226. #define mflo1() \
  1227. ({ \
  1228. long mflo1; \
  1229. __asm__( \
  1230. " .set push \n" \
  1231. " .set dsp \n" \
  1232. " mflo %0, $ac1 \n" \
  1233. " .set pop \n" \
  1234. : "=r" (mflo1)); \
  1235. mflo1; \
  1236. })
  1237. #define mflo2() \
  1238. ({ \
  1239. long mflo2; \
  1240. __asm__( \
  1241. " .set push \n" \
  1242. " .set dsp \n" \
  1243. " mflo %0, $ac2 \n" \
  1244. " .set pop \n" \
  1245. : "=r" (mflo2)); \
  1246. mflo2; \
  1247. })
  1248. #define mflo3() \
  1249. ({ \
  1250. long mflo3; \
  1251. __asm__( \
  1252. " .set push \n" \
  1253. " .set dsp \n" \
  1254. " mflo %0, $ac3 \n" \
  1255. " .set pop \n" \
  1256. : "=r" (mflo3)); \
  1257. mflo3; \
  1258. })
  1259. #define mfhi0() \
  1260. ({ \
  1261. long mfhi0; \
  1262. __asm__( \
  1263. " .set push \n" \
  1264. " .set dsp \n" \
  1265. " mfhi %0, $ac0 \n" \
  1266. " .set pop \n" \
  1267. : "=r" (mfhi0)); \
  1268. mfhi0; \
  1269. })
  1270. #define mfhi1() \
  1271. ({ \
  1272. long mfhi1; \
  1273. __asm__( \
  1274. " .set push \n" \
  1275. " .set dsp \n" \
  1276. " mfhi %0, $ac1 \n" \
  1277. " .set pop \n" \
  1278. : "=r" (mfhi1)); \
  1279. mfhi1; \
  1280. })
  1281. #define mfhi2() \
  1282. ({ \
  1283. long mfhi2; \
  1284. __asm__( \
  1285. " .set push \n" \
  1286. " .set dsp \n" \
  1287. " mfhi %0, $ac2 \n" \
  1288. " .set pop \n" \
  1289. : "=r" (mfhi2)); \
  1290. mfhi2; \
  1291. })
  1292. #define mfhi3() \
  1293. ({ \
  1294. long mfhi3; \
  1295. __asm__( \
  1296. " .set push \n" \
  1297. " .set dsp \n" \
  1298. " mfhi %0, $ac3 \n" \
  1299. " .set pop \n" \
  1300. : "=r" (mfhi3)); \
  1301. mfhi3; \
  1302. })
  1303. #define mtlo0(x) \
  1304. ({ \
  1305. __asm__( \
  1306. " .set push \n" \
  1307. " .set dsp \n" \
  1308. " mtlo %0, $ac0 \n" \
  1309. " .set pop \n" \
  1310. : \
  1311. : "r" (x)); \
  1312. })
  1313. #define mtlo1(x) \
  1314. ({ \
  1315. __asm__( \
  1316. " .set push \n" \
  1317. " .set dsp \n" \
  1318. " mtlo %0, $ac1 \n" \
  1319. " .set pop \n" \
  1320. : \
  1321. : "r" (x)); \
  1322. })
  1323. #define mtlo2(x) \
  1324. ({ \
  1325. __asm__( \
  1326. " .set push \n" \
  1327. " .set dsp \n" \
  1328. " mtlo %0, $ac2 \n" \
  1329. " .set pop \n" \
  1330. : \
  1331. : "r" (x)); \
  1332. })
  1333. #define mtlo3(x) \
  1334. ({ \
  1335. __asm__( \
  1336. " .set push \n" \
  1337. " .set dsp \n" \
  1338. " mtlo %0, $ac3 \n" \
  1339. " .set pop \n" \
  1340. : \
  1341. : "r" (x)); \
  1342. })
  1343. #define mthi0(x) \
  1344. ({ \
  1345. __asm__( \
  1346. " .set push \n" \
  1347. " .set dsp \n" \
  1348. " mthi %0, $ac0 \n" \
  1349. " .set pop \n" \
  1350. : \
  1351. : "r" (x)); \
  1352. })
  1353. #define mthi1(x) \
  1354. ({ \
  1355. __asm__( \
  1356. " .set push \n" \
  1357. " .set dsp \n" \
  1358. " mthi %0, $ac1 \n" \
  1359. " .set pop \n" \
  1360. : \
  1361. : "r" (x)); \
  1362. })
  1363. #define mthi2(x) \
  1364. ({ \
  1365. __asm__( \
  1366. " .set push \n" \
  1367. " .set dsp \n" \
  1368. " mthi %0, $ac2 \n" \
  1369. " .set pop \n" \
  1370. : \
  1371. : "r" (x)); \
  1372. })
  1373. #define mthi3(x) \
  1374. ({ \
  1375. __asm__( \
  1376. " .set push \n" \
  1377. " .set dsp \n" \
  1378. " mthi %0, $ac3 \n" \
  1379. " .set pop \n" \
  1380. : \
  1381. : "r" (x)); \
  1382. })
  1383. #else
  1384. #ifdef CONFIG_CPU_MICROMIPS
  1385. #define rddsp(mask) \
  1386. ({ \
  1387. unsigned int __res; \
  1388. \
  1389. __asm__ __volatile__( \
  1390. " .set push \n" \
  1391. " .set noat \n" \
  1392. " # rddsp $1, %x1 \n" \
  1393. " .hword ((0x0020067c | (%x1 << 14)) >> 16) \n" \
  1394. " .hword ((0x0020067c | (%x1 << 14)) & 0xffff) \n" \
  1395. " move %0, $1 \n" \
  1396. " .set pop \n" \
  1397. : "=r" (__res) \
  1398. : "i" (mask)); \
  1399. __res; \
  1400. })
  1401. #define wrdsp(val, mask) \
  1402. do { \
  1403. __asm__ __volatile__( \
  1404. " .set push \n" \
  1405. " .set noat \n" \
  1406. " move $1, %0 \n" \
  1407. " # wrdsp $1, %x1 \n" \
  1408. " .hword ((0x0020167c | (%x1 << 14)) >> 16) \n" \
  1409. " .hword ((0x0020167c | (%x1 << 14)) & 0xffff) \n" \
  1410. " .set pop \n" \
  1411. : \
  1412. : "r" (val), "i" (mask)); \
  1413. } while (0)
  1414. #define _umips_dsp_mfxxx(ins) \
  1415. ({ \
  1416. unsigned long __treg; \
  1417. \
  1418. __asm__ __volatile__( \
  1419. " .set push \n" \
  1420. " .set noat \n" \
  1421. " .hword 0x0001 \n" \
  1422. " .hword %x1 \n" \
  1423. " move %0, $1 \n" \
  1424. " .set pop \n" \
  1425. : "=r" (__treg) \
  1426. : "i" (ins)); \
  1427. __treg; \
  1428. })
  1429. #define _umips_dsp_mtxxx(val, ins) \
  1430. do { \
  1431. __asm__ __volatile__( \
  1432. " .set push \n" \
  1433. " .set noat \n" \
  1434. " move $1, %0 \n" \
  1435. " .hword 0x0001 \n" \
  1436. " .hword %x1 \n" \
  1437. " .set pop \n" \
  1438. : \
  1439. : "r" (val), "i" (ins)); \
  1440. } while (0)
  1441. #define _umips_dsp_mflo(reg) _umips_dsp_mfxxx((reg << 14) | 0x107c)
  1442. #define _umips_dsp_mfhi(reg) _umips_dsp_mfxxx((reg << 14) | 0x007c)
  1443. #define _umips_dsp_mtlo(val, reg) _umips_dsp_mtxxx(val, ((reg << 14) | 0x307c))
  1444. #define _umips_dsp_mthi(val, reg) _umips_dsp_mtxxx(val, ((reg << 14) | 0x207c))
  1445. #define mflo0() _umips_dsp_mflo(0)
  1446. #define mflo1() _umips_dsp_mflo(1)
  1447. #define mflo2() _umips_dsp_mflo(2)
  1448. #define mflo3() _umips_dsp_mflo(3)
  1449. #define mfhi0() _umips_dsp_mfhi(0)
  1450. #define mfhi1() _umips_dsp_mfhi(1)
  1451. #define mfhi2() _umips_dsp_mfhi(2)
  1452. #define mfhi3() _umips_dsp_mfhi(3)
  1453. #define mtlo0(x) _umips_dsp_mtlo(x, 0)
  1454. #define mtlo1(x) _umips_dsp_mtlo(x, 1)
  1455. #define mtlo2(x) _umips_dsp_mtlo(x, 2)
  1456. #define mtlo3(x) _umips_dsp_mtlo(x, 3)
  1457. #define mthi0(x) _umips_dsp_mthi(x, 0)
  1458. #define mthi1(x) _umips_dsp_mthi(x, 1)
  1459. #define mthi2(x) _umips_dsp_mthi(x, 2)
  1460. #define mthi3(x) _umips_dsp_mthi(x, 3)
  1461. #else /* !CONFIG_CPU_MICROMIPS */
  1462. #define rddsp(mask) \
  1463. ({ \
  1464. unsigned int __res; \
  1465. \
  1466. __asm__ __volatile__( \
  1467. " .set push \n" \
  1468. " .set noat \n" \
  1469. " # rddsp $1, %x1 \n" \
  1470. " .word 0x7c000cb8 | (%x1 << 16) \n" \
  1471. " move %0, $1 \n" \
  1472. " .set pop \n" \
  1473. : "=r" (__res) \
  1474. : "i" (mask)); \
  1475. __res; \
  1476. })
  1477. #define wrdsp(val, mask) \
  1478. do { \
  1479. __asm__ __volatile__( \
  1480. " .set push \n" \
  1481. " .set noat \n" \
  1482. " move $1, %0 \n" \
  1483. " # wrdsp $1, %x1 \n" \
  1484. " .word 0x7c2004f8 | (%x1 << 11) \n" \
  1485. " .set pop \n" \
  1486. : \
  1487. : "r" (val), "i" (mask)); \
  1488. } while (0)
  1489. #define _dsp_mfxxx(ins) \
  1490. ({ \
  1491. unsigned long __treg; \
  1492. \
  1493. __asm__ __volatile__( \
  1494. " .set push \n" \
  1495. " .set noat \n" \
  1496. " .word (0x00000810 | %1) \n" \
  1497. " move %0, $1 \n" \
  1498. " .set pop \n" \
  1499. : "=r" (__treg) \
  1500. : "i" (ins)); \
  1501. __treg; \
  1502. })
  1503. #define _dsp_mtxxx(val, ins) \
  1504. do { \
  1505. __asm__ __volatile__( \
  1506. " .set push \n" \
  1507. " .set noat \n" \
  1508. " move $1, %0 \n" \
  1509. " .word (0x00200011 | %1) \n" \
  1510. " .set pop \n" \
  1511. : \
  1512. : "r" (val), "i" (ins)); \
  1513. } while (0)
  1514. #define _dsp_mflo(reg) _dsp_mfxxx((reg << 21) | 0x0002)
  1515. #define _dsp_mfhi(reg) _dsp_mfxxx((reg << 21) | 0x0000)
  1516. #define _dsp_mtlo(val, reg) _dsp_mtxxx(val, ((reg << 11) | 0x0002))
  1517. #define _dsp_mthi(val, reg) _dsp_mtxxx(val, ((reg << 11) | 0x0000))
  1518. #define mflo0() _dsp_mflo(0)
  1519. #define mflo1() _dsp_mflo(1)
  1520. #define mflo2() _dsp_mflo(2)
  1521. #define mflo3() _dsp_mflo(3)
  1522. #define mfhi0() _dsp_mfhi(0)
  1523. #define mfhi1() _dsp_mfhi(1)
  1524. #define mfhi2() _dsp_mfhi(2)
  1525. #define mfhi3() _dsp_mfhi(3)
  1526. #define mtlo0(x) _dsp_mtlo(x, 0)
  1527. #define mtlo1(x) _dsp_mtlo(x, 1)
  1528. #define mtlo2(x) _dsp_mtlo(x, 2)
  1529. #define mtlo3(x) _dsp_mtlo(x, 3)
  1530. #define mthi0(x) _dsp_mthi(x, 0)
  1531. #define mthi1(x) _dsp_mthi(x, 1)
  1532. #define mthi2(x) _dsp_mthi(x, 2)
  1533. #define mthi3(x) _dsp_mthi(x, 3)
  1534. #endif /* CONFIG_CPU_MICROMIPS */
  1535. #endif
  1536. /*
  1537. * TLB operations.
  1538. *
  1539. * It is responsibility of the caller to take care of any TLB hazards.
  1540. */
  1541. static inline void tlb_probe(void)
  1542. {
  1543. __asm__ __volatile__(
  1544. ".set noreorder\n\t"
  1545. "tlbp\n\t"
  1546. ".set reorder");
  1547. }
  1548. static inline void tlb_read(void)
  1549. {
  1550. #if MIPS34K_MISSED_ITLB_WAR
  1551. int res = 0;
  1552. __asm__ __volatile__(
  1553. " .set push \n"
  1554. " .set noreorder \n"
  1555. " .set noat \n"
  1556. " .set mips32r2 \n"
  1557. " .word 0x41610001 # dvpe $1 \n"
  1558. " move %0, $1 \n"
  1559. " ehb \n"
  1560. " .set pop \n"
  1561. : "=r" (res));
  1562. instruction_hazard();
  1563. #endif
  1564. __asm__ __volatile__(
  1565. ".set noreorder\n\t"
  1566. "tlbr\n\t"
  1567. ".set reorder");
  1568. #if MIPS34K_MISSED_ITLB_WAR
  1569. if ((res & _ULCAST_(1)))
  1570. __asm__ __volatile__(
  1571. " .set push \n"
  1572. " .set noreorder \n"
  1573. " .set noat \n"
  1574. " .set mips32r2 \n"
  1575. " .word 0x41600021 # evpe \n"
  1576. " ehb \n"
  1577. " .set pop \n");
  1578. #endif
  1579. }
  1580. static inline void tlb_write_indexed(void)
  1581. {
  1582. __asm__ __volatile__(
  1583. ".set noreorder\n\t"
  1584. "tlbwi\n\t"
  1585. ".set reorder");
  1586. }
  1587. static inline void tlb_write_random(void)
  1588. {
  1589. __asm__ __volatile__(
  1590. ".set noreorder\n\t"
  1591. "tlbwr\n\t"
  1592. ".set reorder");
  1593. }
  1594. /*
  1595. * Manipulate bits in a c0 register.
  1596. */
  1597. #define __BUILD_SET_C0(name) \
  1598. static inline unsigned int \
  1599. set_c0_##name(unsigned int set) \
  1600. { \
  1601. unsigned int res, new; \
  1602. \
  1603. res = read_c0_##name(); \
  1604. new = res | set; \
  1605. write_c0_##name(new); \
  1606. \
  1607. return res; \
  1608. } \
  1609. \
  1610. static inline unsigned int \
  1611. clear_c0_##name(unsigned int clear) \
  1612. { \
  1613. unsigned int res, new; \
  1614. \
  1615. res = read_c0_##name(); \
  1616. new = res & ~clear; \
  1617. write_c0_##name(new); \
  1618. \
  1619. return res; \
  1620. } \
  1621. \
  1622. static inline unsigned int \
  1623. change_c0_##name(unsigned int change, unsigned int val) \
  1624. { \
  1625. unsigned int res, new; \
  1626. \
  1627. res = read_c0_##name(); \
  1628. new = res & ~change; \
  1629. new |= (val & change); \
  1630. write_c0_##name(new); \
  1631. \
  1632. return res; \
  1633. }
  1634. __BUILD_SET_C0(status)
  1635. __BUILD_SET_C0(cause)
  1636. __BUILD_SET_C0(config)
  1637. __BUILD_SET_C0(config5)
  1638. __BUILD_SET_C0(intcontrol)
  1639. __BUILD_SET_C0(intctl)
  1640. __BUILD_SET_C0(srsmap)
  1641. __BUILD_SET_C0(brcm_config_0)
  1642. __BUILD_SET_C0(brcm_bus_pll)
  1643. __BUILD_SET_C0(brcm_reset)
  1644. __BUILD_SET_C0(brcm_cmt_intr)
  1645. __BUILD_SET_C0(brcm_cmt_ctrl)
  1646. __BUILD_SET_C0(brcm_config)
  1647. __BUILD_SET_C0(brcm_mode)
  1648. /*
  1649. * Return low 10 bits of ebase.
  1650. * Note that under KVM (MIPSVZ) this returns vcpu id.
  1651. */
  1652. static inline unsigned int get_ebase_cpunum(void)
  1653. {
  1654. return read_c0_ebase() & 0x3ff;
  1655. }
  1656. #endif /* !__ASSEMBLY__ */
  1657. #endif /* _ASM_MIPSREGS_H */