sbc8641d.dts 10 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455
  1. /*
  2. * SBC8641D Device Tree Source
  3. *
  4. * Copyright 2008 Wind River Systems Inc.
  5. *
  6. * Paul Gortmaker (see MAINTAINERS for contact information)
  7. *
  8. * Based largely on the mpc8641_hpcn.dts by Freescale Semiconductor Inc.
  9. *
  10. * This program is free software; you can redistribute it and/or modify it
  11. * under the terms of the GNU General Public License as published by the
  12. * Free Software Foundation; either version 2 of the License, or (at your
  13. * option) any later version.
  14. */
  15. /dts-v1/;
  16. / {
  17. model = "SBC8641D";
  18. compatible = "wind,sbc8641";
  19. #address-cells = <1>;
  20. #size-cells = <1>;
  21. aliases {
  22. ethernet0 = &enet0;
  23. ethernet1 = &enet1;
  24. ethernet2 = &enet2;
  25. ethernet3 = &enet3;
  26. serial0 = &serial0;
  27. serial1 = &serial1;
  28. pci0 = &pci0;
  29. pci1 = &pci1;
  30. };
  31. cpus {
  32. #address-cells = <1>;
  33. #size-cells = <0>;
  34. PowerPC,8641@0 {
  35. device_type = "cpu";
  36. reg = <0>;
  37. d-cache-line-size = <32>;
  38. i-cache-line-size = <32>;
  39. d-cache-size = <32768>; // L1
  40. i-cache-size = <32768>; // L1
  41. timebase-frequency = <0>; // From uboot
  42. bus-frequency = <0>; // From uboot
  43. clock-frequency = <0>; // From uboot
  44. };
  45. PowerPC,8641@1 {
  46. device_type = "cpu";
  47. reg = <1>;
  48. d-cache-line-size = <32>;
  49. i-cache-line-size = <32>;
  50. d-cache-size = <32768>;
  51. i-cache-size = <32768>;
  52. timebase-frequency = <0>; // From uboot
  53. bus-frequency = <0>; // From uboot
  54. clock-frequency = <0>; // From uboot
  55. };
  56. };
  57. memory {
  58. device_type = "memory";
  59. reg = <0x00000000 0x20000000>; // 512M at 0x0
  60. };
  61. localbus@f8005000 {
  62. #address-cells = <2>;
  63. #size-cells = <1>;
  64. compatible = "fsl,mpc8641-localbus", "simple-bus";
  65. reg = <0xf8005000 0x1000>;
  66. interrupts = <19 2>;
  67. interrupt-parent = <&mpic>;
  68. ranges = <0 0 0xff000000 0x01000000 // 16MB Boot flash
  69. 1 0 0xf0000000 0x00010000 // 64KB EEPROM
  70. 2 0 0xf1000000 0x00100000 // EPLD (1MB)
  71. 3 0 0xe0000000 0x04000000 // 64MB LB SDRAM (CS3)
  72. 4 0 0xe4000000 0x04000000 // 64MB LB SDRAM (CS4)
  73. 6 0 0xf4000000 0x00100000 // LCD display (1MB)
  74. 7 0 0xe8000000 0x04000000>; // 64MB OneNAND
  75. flash@0,0 {
  76. compatible = "cfi-flash";
  77. reg = <0 0 0x01000000>;
  78. bank-width = <2>;
  79. device-width = <2>;
  80. #address-cells = <1>;
  81. #size-cells = <1>;
  82. partition@0 {
  83. label = "dtb";
  84. reg = <0x00000000 0x00100000>;
  85. read-only;
  86. };
  87. partition@300000 {
  88. label = "kernel";
  89. reg = <0x00100000 0x00400000>;
  90. read-only;
  91. };
  92. partition@400000 {
  93. label = "fs";
  94. reg = <0x00500000 0x00a00000>;
  95. };
  96. partition@700000 {
  97. label = "firmware";
  98. reg = <0x00f00000 0x00100000>;
  99. read-only;
  100. };
  101. };
  102. epld@2,0 {
  103. compatible = "wrs,epld-localbus";
  104. #address-cells = <2>;
  105. #size-cells = <1>;
  106. reg = <2 0 0x100000>;
  107. ranges = <0 0 5 0 1 // User switches
  108. 1 0 5 1 1 // Board ID/Rev
  109. 3 0 5 3 1>; // LEDs
  110. };
  111. };
  112. soc@f8000000 {
  113. #address-cells = <1>;
  114. #size-cells = <1>;
  115. device_type = "soc";
  116. compatible = "simple-bus";
  117. ranges = <0x00000000 0xf8000000 0x00100000>;
  118. bus-frequency = <0>;
  119. mcm-law@0 {
  120. compatible = "fsl,mcm-law";
  121. reg = <0x0 0x1000>;
  122. fsl,num-laws = <10>;
  123. };
  124. mcm@1000 {
  125. compatible = "fsl,mpc8641-mcm", "fsl,mcm";
  126. reg = <0x1000 0x1000>;
  127. interrupts = <17 2>;
  128. interrupt-parent = <&mpic>;
  129. };
  130. i2c@3000 {
  131. #address-cells = <1>;
  132. #size-cells = <0>;
  133. cell-index = <0>;
  134. compatible = "fsl-i2c";
  135. reg = <0x3000 0x100>;
  136. interrupts = <43 2>;
  137. interrupt-parent = <&mpic>;
  138. dfsrr;
  139. };
  140. i2c@3100 {
  141. #address-cells = <1>;
  142. #size-cells = <0>;
  143. cell-index = <1>;
  144. compatible = "fsl-i2c";
  145. reg = <0x3100 0x100>;
  146. interrupts = <43 2>;
  147. interrupt-parent = <&mpic>;
  148. dfsrr;
  149. };
  150. dma@21300 {
  151. #address-cells = <1>;
  152. #size-cells = <1>;
  153. compatible = "fsl,mpc8641-dma", "fsl,eloplus-dma";
  154. reg = <0x21300 0x4>;
  155. ranges = <0x0 0x21100 0x200>;
  156. cell-index = <0>;
  157. dma-channel@0 {
  158. compatible = "fsl,mpc8641-dma-channel",
  159. "fsl,eloplus-dma-channel";
  160. reg = <0x0 0x80>;
  161. cell-index = <0>;
  162. interrupt-parent = <&mpic>;
  163. interrupts = <20 2>;
  164. };
  165. dma-channel@80 {
  166. compatible = "fsl,mpc8641-dma-channel",
  167. "fsl,eloplus-dma-channel";
  168. reg = <0x80 0x80>;
  169. cell-index = <1>;
  170. interrupt-parent = <&mpic>;
  171. interrupts = <21 2>;
  172. };
  173. dma-channel@100 {
  174. compatible = "fsl,mpc8641-dma-channel",
  175. "fsl,eloplus-dma-channel";
  176. reg = <0x100 0x80>;
  177. cell-index = <2>;
  178. interrupt-parent = <&mpic>;
  179. interrupts = <22 2>;
  180. };
  181. dma-channel@180 {
  182. compatible = "fsl,mpc8641-dma-channel",
  183. "fsl,eloplus-dma-channel";
  184. reg = <0x180 0x80>;
  185. cell-index = <3>;
  186. interrupt-parent = <&mpic>;
  187. interrupts = <23 2>;
  188. };
  189. };
  190. enet0: ethernet@24000 {
  191. #address-cells = <1>;
  192. #size-cells = <1>;
  193. cell-index = <0>;
  194. device_type = "network";
  195. model = "TSEC";
  196. compatible = "gianfar";
  197. reg = <0x24000 0x1000>;
  198. ranges = <0x0 0x24000 0x1000>;
  199. local-mac-address = [ 00 00 00 00 00 00 ];
  200. interrupts = <29 2 30 2 34 2>;
  201. interrupt-parent = <&mpic>;
  202. tbi-handle = <&tbi0>;
  203. phy-handle = <&phy0>;
  204. phy-connection-type = "rgmii-id";
  205. mdio@520 {
  206. #address-cells = <1>;
  207. #size-cells = <0>;
  208. compatible = "fsl,gianfar-mdio";
  209. reg = <0x520 0x20>;
  210. phy0: ethernet-phy@1f {
  211. interrupt-parent = <&mpic>;
  212. interrupts = <10 1>;
  213. reg = <0x1f>;
  214. };
  215. phy1: ethernet-phy@0 {
  216. interrupt-parent = <&mpic>;
  217. interrupts = <10 1>;
  218. reg = <0>;
  219. };
  220. phy2: ethernet-phy@1 {
  221. interrupt-parent = <&mpic>;
  222. interrupts = <10 1>;
  223. reg = <1>;
  224. };
  225. phy3: ethernet-phy@2 {
  226. interrupt-parent = <&mpic>;
  227. interrupts = <10 1>;
  228. reg = <2>;
  229. };
  230. tbi0: tbi-phy@11 {
  231. reg = <0x11>;
  232. device_type = "tbi-phy";
  233. };
  234. };
  235. };
  236. enet1: ethernet@25000 {
  237. #address-cells = <1>;
  238. #size-cells = <1>;
  239. cell-index = <1>;
  240. device_type = "network";
  241. model = "TSEC";
  242. compatible = "gianfar";
  243. reg = <0x25000 0x1000>;
  244. ranges = <0x0 0x25000 0x1000>;
  245. local-mac-address = [ 00 00 00 00 00 00 ];
  246. interrupts = <35 2 36 2 40 2>;
  247. interrupt-parent = <&mpic>;
  248. tbi-handle = <&tbi1>;
  249. phy-handle = <&phy1>;
  250. phy-connection-type = "rgmii-id";
  251. mdio@520 {
  252. #address-cells = <1>;
  253. #size-cells = <0>;
  254. compatible = "fsl,gianfar-tbi";
  255. reg = <0x520 0x20>;
  256. tbi1: tbi-phy@11 {
  257. reg = <0x11>;
  258. device_type = "tbi-phy";
  259. };
  260. };
  261. };
  262. enet2: ethernet@26000 {
  263. #address-cells = <1>;
  264. #size-cells = <1>;
  265. cell-index = <2>;
  266. device_type = "network";
  267. model = "TSEC";
  268. compatible = "gianfar";
  269. reg = <0x26000 0x1000>;
  270. ranges = <0x0 0x26000 0x1000>;
  271. local-mac-address = [ 00 00 00 00 00 00 ];
  272. interrupts = <31 2 32 2 33 2>;
  273. interrupt-parent = <&mpic>;
  274. tbi-handle = <&tbi2>;
  275. phy-handle = <&phy2>;
  276. phy-connection-type = "rgmii-id";
  277. mdio@520 {
  278. #address-cells = <1>;
  279. #size-cells = <0>;
  280. compatible = "fsl,gianfar-tbi";
  281. reg = <0x520 0x20>;
  282. tbi2: tbi-phy@11 {
  283. reg = <0x11>;
  284. device_type = "tbi-phy";
  285. };
  286. };
  287. };
  288. enet3: ethernet@27000 {
  289. #address-cells = <1>;
  290. #size-cells = <1>;
  291. cell-index = <3>;
  292. device_type = "network";
  293. model = "TSEC";
  294. compatible = "gianfar";
  295. reg = <0x27000 0x1000>;
  296. ranges = <0x0 0x27000 0x1000>;
  297. local-mac-address = [ 00 00 00 00 00 00 ];
  298. interrupts = <37 2 38 2 39 2>;
  299. interrupt-parent = <&mpic>;
  300. tbi-handle = <&tbi3>;
  301. phy-handle = <&phy3>;
  302. phy-connection-type = "rgmii-id";
  303. mdio@520 {
  304. #address-cells = <1>;
  305. #size-cells = <0>;
  306. compatible = "fsl,gianfar-tbi";
  307. reg = <0x520 0x20>;
  308. tbi3: tbi-phy@11 {
  309. reg = <0x11>;
  310. device_type = "tbi-phy";
  311. };
  312. };
  313. };
  314. serial0: serial@4500 {
  315. cell-index = <0>;
  316. device_type = "serial";
  317. compatible = "fsl,ns16550", "ns16550";
  318. reg = <0x4500 0x100>;
  319. clock-frequency = <0>;
  320. interrupts = <42 2>;
  321. interrupt-parent = <&mpic>;
  322. };
  323. serial1: serial@4600 {
  324. cell-index = <1>;
  325. device_type = "serial";
  326. compatible = "fsl,ns16550", "ns16550";
  327. reg = <0x4600 0x100>;
  328. clock-frequency = <0>;
  329. interrupts = <28 2>;
  330. interrupt-parent = <&mpic>;
  331. };
  332. mpic: pic@40000 {
  333. clock-frequency = <0>;
  334. interrupt-controller;
  335. #address-cells = <0>;
  336. #interrupt-cells = <2>;
  337. reg = <0x40000 0x40000>;
  338. compatible = "chrp,open-pic";
  339. device_type = "open-pic";
  340. big-endian;
  341. };
  342. global-utilities@e0000 {
  343. compatible = "fsl,mpc8641-guts";
  344. reg = <0xe0000 0x1000>;
  345. fsl,has-rstcr;
  346. };
  347. };
  348. pci0: pcie@f8008000 {
  349. compatible = "fsl,mpc8641-pcie";
  350. device_type = "pci";
  351. #interrupt-cells = <1>;
  352. #size-cells = <2>;
  353. #address-cells = <3>;
  354. reg = <0xf8008000 0x1000>;
  355. bus-range = <0x0 0xff>;
  356. ranges = <0x02000000 0x0 0x80000000 0x80000000 0x0 0x20000000
  357. 0x01000000 0x0 0x00000000 0xe2000000 0x0 0x00100000>;
  358. clock-frequency = <33333333>;
  359. interrupt-parent = <&mpic>;
  360. interrupts = <24 2>;
  361. interrupt-map-mask = <0xff00 0 0 7>;
  362. interrupt-map = <
  363. /* IDSEL 0x0 */
  364. 0x0000 0 0 1 &mpic 0 1
  365. 0x0000 0 0 2 &mpic 1 1
  366. 0x0000 0 0 3 &mpic 2 1
  367. 0x0000 0 0 4 &mpic 3 1
  368. >;
  369. pcie@0 {
  370. reg = <0 0 0 0 0>;
  371. #size-cells = <2>;
  372. #address-cells = <3>;
  373. device_type = "pci";
  374. ranges = <0x02000000 0x0 0x80000000
  375. 0x02000000 0x0 0x80000000
  376. 0x0 0x20000000
  377. 0x01000000 0x0 0x00000000
  378. 0x01000000 0x0 0x00000000
  379. 0x0 0x00100000>;
  380. };
  381. };
  382. pci1: pcie@f8009000 {
  383. compatible = "fsl,mpc8641-pcie";
  384. device_type = "pci";
  385. #interrupt-cells = <1>;
  386. #size-cells = <2>;
  387. #address-cells = <3>;
  388. reg = <0xf8009000 0x1000>;
  389. bus-range = <0 0xff>;
  390. ranges = <0x02000000 0x0 0xa0000000 0xa0000000 0x0 0x20000000
  391. 0x01000000 0x0 0x00000000 0xe3000000 0x0 0x00100000>;
  392. clock-frequency = <33333333>;
  393. interrupt-parent = <&mpic>;
  394. interrupts = <25 2>;
  395. interrupt-map-mask = <0xf800 0 0 7>;
  396. interrupt-map = <
  397. /* IDSEL 0x0 */
  398. 0x0000 0 0 1 &mpic 4 1
  399. 0x0000 0 0 2 &mpic 5 1
  400. 0x0000 0 0 3 &mpic 6 1
  401. 0x0000 0 0 4 &mpic 7 1
  402. >;
  403. pcie@0 {
  404. reg = <0 0 0 0 0>;
  405. #size-cells = <2>;
  406. #address-cells = <3>;
  407. device_type = "pci";
  408. ranges = <0x02000000 0x0 0xa0000000
  409. 0x02000000 0x0 0xa0000000
  410. 0x0 0x20000000
  411. 0x01000000 0x0 0x00000000
  412. 0x01000000 0x0 0x00000000
  413. 0x0 0x00100000>;
  414. };
  415. };
  416. };