t104xqds.dtsi 4.5 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166
  1. /*
  2. * T104xQDS Device Tree Source
  3. *
  4. * Copyright 2013 Freescale Semiconductor Inc.
  5. *
  6. * Redistribution and use in source and binary forms, with or without
  7. * modification, are permitted provided that the following conditions are met:
  8. * * Redistributions of source code must retain the above copyright
  9. * notice, this list of conditions and the following disclaimer.
  10. * * Redistributions in binary form must reproduce the above copyright
  11. * notice, this list of conditions and the following disclaimer in the
  12. * documentation and/or other materials provided with the distribution.
  13. * * Neither the name of Freescale Semiconductor nor the
  14. * names of its contributors may be used to endorse or promote products
  15. * derived from this software without specific prior written permission.
  16. *
  17. *
  18. * ALTERNATIVELY, this software may be distributed under the terms of the
  19. * GNU General Public License ("GPL") as published by the Free Software
  20. * Foundation, either version 2 of that License or (at your option) any
  21. * later version.
  22. *
  23. * THIS SOFTWARE IS PROVIDED BY Freescale Semiconductor "AS IS" AND ANY
  24. * EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED
  25. * WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE
  26. * DISCLAIMED. IN NO EVENT SHALL Freescale Semiconductor BE LIABLE FOR ANY
  27. * DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES
  28. * (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES;
  29. * LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND
  30. * ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
  31. * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS
  32. * SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
  33. */
  34. / {
  35. model = "fsl,T1040QDS";
  36. #address-cells = <2>;
  37. #size-cells = <2>;
  38. interrupt-parent = <&mpic>;
  39. ifc: localbus@ffe124000 {
  40. reg = <0xf 0xfe124000 0 0x2000>;
  41. ranges = <0 0 0xf 0xe8000000 0x08000000
  42. 2 0 0xf 0xff800000 0x00010000
  43. 3 0 0xf 0xffdf0000 0x00008000>;
  44. nor@0,0 {
  45. #address-cells = <1>;
  46. #size-cells = <1>;
  47. compatible = "cfi-flash";
  48. reg = <0x0 0x0 0x8000000>;
  49. bank-width = <2>;
  50. device-width = <1>;
  51. };
  52. nand@2,0 {
  53. #address-cells = <1>;
  54. #size-cells = <1>;
  55. compatible = "fsl,ifc-nand";
  56. reg = <0x2 0x0 0x10000>;
  57. };
  58. board-control@3,0 {
  59. #address-cells = <1>;
  60. #size-cells = <1>;
  61. compatible = "fsl,fpga-qixis";
  62. reg = <3 0 0x300>;
  63. };
  64. };
  65. memory {
  66. device_type = "memory";
  67. };
  68. dcsr: dcsr@f00000000 {
  69. ranges = <0x00000000 0xf 0x00000000 0x01072000>;
  70. };
  71. soc: soc@ffe000000 {
  72. ranges = <0x00000000 0xf 0xfe000000 0x1000000>;
  73. reg = <0xf 0xfe000000 0 0x00001000>;
  74. spi@110000 {
  75. flash@0 {
  76. #address-cells = <1>;
  77. #size-cells = <1>;
  78. compatible = "micron,n25q128a11";
  79. reg = <0>;
  80. spi-max-frequency = <10000000>; /* input clock */
  81. };
  82. };
  83. i2c@118000 {
  84. pca9547@77 {
  85. compatible = "philips,pca9547";
  86. reg = <0x77>;
  87. };
  88. rtc@68 {
  89. compatible = "dallas,ds3232";
  90. reg = <0x68>;
  91. interrupts = <0x1 0x1 0 0>;
  92. };
  93. };
  94. };
  95. pci0: pcie@ffe240000 {
  96. reg = <0xf 0xfe240000 0 0x10000>;
  97. ranges = <0x02000000 0 0xe0000000 0xc 0x00000000 0x0 0x10000000
  98. 0x01000000 0 0x00000000 0xf 0xf8000000 0x0 0x00010000>;
  99. pcie@0 {
  100. ranges = <0x02000000 0 0xe0000000
  101. 0x02000000 0 0xe0000000
  102. 0 0x10000000
  103. 0x01000000 0 0x00000000
  104. 0x01000000 0 0x00000000
  105. 0 0x00010000>;
  106. };
  107. };
  108. pci1: pcie@ffe250000 {
  109. reg = <0xf 0xfe250000 0 0x10000>;
  110. ranges = <0x02000000 0x0 0xe0000000 0xc 0x10000000 0x0 0x10000000
  111. 0x01000000 0x0 0x00000000 0xf 0xf8010000 0x0 0x00010000>;
  112. pcie@0 {
  113. ranges = <0x02000000 0 0xe0000000
  114. 0x02000000 0 0xe0000000
  115. 0 0x10000000
  116. 0x01000000 0 0x00000000
  117. 0x01000000 0 0x00000000
  118. 0 0x00010000>;
  119. };
  120. };
  121. pci2: pcie@ffe260000 {
  122. reg = <0xf 0xfe260000 0 0x10000>;
  123. ranges = <0x02000000 0 0xe0000000 0xc 0x20000000 0 0x10000000
  124. 0x01000000 0 0x00000000 0xf 0xf8020000 0 0x00010000>;
  125. pcie@0 {
  126. ranges = <0x02000000 0 0xe0000000
  127. 0x02000000 0 0xe0000000
  128. 0 0x10000000
  129. 0x01000000 0 0x00000000
  130. 0x01000000 0 0x00000000
  131. 0 0x00010000>;
  132. };
  133. };
  134. pci3: pcie@ffe270000 {
  135. reg = <0xf 0xfe270000 0 0x10000>;
  136. ranges = <0x02000000 0 0xe0000000 0xc 0x30000000 0 0x10000000
  137. 0x01000000 0 0x00000000 0xf 0xf8030000 0 0x00010000>;
  138. pcie@0 {
  139. ranges = <0x02000000 0 0xe0000000
  140. 0x02000000 0 0xe0000000
  141. 0 0x10000000
  142. 0x01000000 0 0x00000000
  143. 0x01000000 0 0x00000000
  144. 0 0x00010000>;
  145. };
  146. };
  147. };