t104xrdb.dtsi 4.3 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156
  1. /*
  2. * T1040RDB/T1042RDB Device Tree Source
  3. *
  4. * Copyright 2014 Freescale Semiconductor Inc.
  5. *
  6. * Redistribution and use in source and binary forms, with or without
  7. * modification, are permitted provided that the following conditions are met:
  8. * * Redistributions of source code must retain the above copyright
  9. * notice, this list of conditions and the following disclaimer.
  10. * * Redistributions in binary form must reproduce the above copyright
  11. * notice, this list of conditions and the following disclaimer in the
  12. * documentation and/or other materials provided with the distribution.
  13. * * Neither the name of Freescale Semiconductor nor the
  14. * names of its contributors may be used to endorse or promote products
  15. * derived from this software without specific prior written permission.
  16. *
  17. *
  18. * ALTERNATIVELY, this software may be distributed under the terms of the
  19. * GNU General Public License ("GPL") as published by the Free Software
  20. * Foundation, either version 2 of that License or (at your option) any
  21. * later version.
  22. *
  23. * THIS SOFTWARE IS PROVIDED BY Freescale Semiconductor "AS IS" AND ANY
  24. * EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED
  25. * WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE
  26. * DISCLAIMED. IN NO EVENT SHALL Freescale Semiconductor BE LIABLE FOR ANY
  27. * DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES
  28. * (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES;
  29. * LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND
  30. * ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
  31. * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS
  32. * SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
  33. */
  34. / {
  35. ifc: localbus@ffe124000 {
  36. reg = <0xf 0xfe124000 0 0x2000>;
  37. ranges = <0 0 0xf 0xe8000000 0x08000000
  38. 2 0 0xf 0xff800000 0x00010000
  39. 3 0 0xf 0xffdf0000 0x00008000>;
  40. nor@0,0 {
  41. #address-cells = <1>;
  42. #size-cells = <1>;
  43. compatible = "cfi-flash";
  44. reg = <0x0 0x0 0x8000000>;
  45. bank-width = <2>;
  46. device-width = <1>;
  47. };
  48. nand@2,0 {
  49. #address-cells = <1>;
  50. #size-cells = <1>;
  51. compatible = "fsl,ifc-nand";
  52. reg = <0x2 0x0 0x10000>;
  53. };
  54. cpld@3,0 {
  55. reg = <3 0 0x300>;
  56. };
  57. };
  58. memory {
  59. device_type = "memory";
  60. };
  61. dcsr: dcsr@f00000000 {
  62. ranges = <0x00000000 0xf 0x00000000 0x01072000>;
  63. };
  64. soc: soc@ffe000000 {
  65. ranges = <0x00000000 0xf 0xfe000000 0x1000000>;
  66. reg = <0xf 0xfe000000 0 0x00001000>;
  67. spi@110000 {
  68. flash@0 {
  69. #address-cells = <1>;
  70. #size-cells = <1>;
  71. compatible = "micron,n25q512a";
  72. reg = <0>;
  73. spi-max-frequency = <10000000>; /* input clock */
  74. };
  75. };
  76. i2c@118100 {
  77. pca9546@77 {
  78. compatible = "nxp,pca9546";
  79. reg = <0x77>;
  80. #address-cells = <1>;
  81. #size-cells = <0>;
  82. };
  83. };
  84. };
  85. pci0: pcie@ffe240000 {
  86. reg = <0xf 0xfe240000 0 0x10000>;
  87. ranges = <0x02000000 0 0xe0000000 0xc 0x00000000 0x0 0x10000000
  88. 0x01000000 0 0x00000000 0xf 0xf8000000 0x0 0x00010000>;
  89. pcie@0 {
  90. ranges = <0x02000000 0 0xe0000000
  91. 0x02000000 0 0xe0000000
  92. 0 0x10000000
  93. 0x01000000 0 0x00000000
  94. 0x01000000 0 0x00000000
  95. 0 0x00010000>;
  96. };
  97. };
  98. pci1: pcie@ffe250000 {
  99. reg = <0xf 0xfe250000 0 0x10000>;
  100. ranges = <0x02000000 0x0 0xe0000000 0xc 0x10000000 0x0 0x10000000
  101. 0x01000000 0x0 0x00000000 0xf 0xf8010000 0x0 0x00010000>;
  102. pcie@0 {
  103. ranges = <0x02000000 0 0xe0000000
  104. 0x02000000 0 0xe0000000
  105. 0 0x10000000
  106. 0x01000000 0 0x00000000
  107. 0x01000000 0 0x00000000
  108. 0 0x00010000>;
  109. };
  110. };
  111. pci2: pcie@ffe260000 {
  112. reg = <0xf 0xfe260000 0 0x10000>;
  113. ranges = <0x02000000 0 0xe0000000 0xc 0x20000000 0 0x10000000
  114. 0x01000000 0 0x00000000 0xf 0xf8020000 0 0x00010000>;
  115. pcie@0 {
  116. ranges = <0x02000000 0 0xe0000000
  117. 0x02000000 0 0xe0000000
  118. 0 0x10000000
  119. 0x01000000 0 0x00000000
  120. 0x01000000 0 0x00000000
  121. 0 0x00010000>;
  122. };
  123. };
  124. pci3: pcie@ffe270000 {
  125. reg = <0xf 0xfe270000 0 0x10000>;
  126. ranges = <0x02000000 0 0xe0000000 0xc 0x30000000 0 0x10000000
  127. 0x01000000 0 0x00000000 0xf 0xf8030000 0 0x00010000>;
  128. pcie@0 {
  129. ranges = <0x02000000 0 0xe0000000
  130. 0x02000000 0 0xe0000000
  131. 0 0x10000000
  132. 0x01000000 0 0x00000000
  133. 0x01000000 0 0x00000000
  134. 0 0x00010000>;
  135. };
  136. };
  137. };