t4240rdb.dts 4.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186
  1. /*
  2. * T4240RDB Device Tree Source
  3. *
  4. * Copyright 2014 Freescale Semiconductor Inc.
  5. *
  6. * Redistribution and use in source and binary forms, with or without
  7. * modification, are permitted provided that the following conditions are met:
  8. * * Redistributions of source code must retain the above copyright
  9. * notice, this list of conditions and the following disclaimer.
  10. * * Redistributions in binary form must reproduce the above copyright
  11. * notice, this list of conditions and the following disclaimer in the
  12. * documentation and/or other materials provided with the distribution.
  13. * * Neither the name of Freescale Semiconductor nor the
  14. * names of its contributors may be used to endorse or promote products
  15. * derived from this software without specific prior written permission.
  16. *
  17. *
  18. * ALTERNATIVELY, this software may be distributed under the terms of the
  19. * GNU General Public License ("GPL") as published by the Free Software
  20. * Foundation, either version 2 of that License or (at your option) any
  21. * later version.
  22. *
  23. * THIS SOFTWARE IS PROVIDED BY Freescale Semiconductor "AS IS" AND ANY
  24. * EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED
  25. * WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE
  26. * DISCLAIMED. IN NO EVENT SHALL Freescale Semiconductor BE LIABLE FOR ANY
  27. * DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES
  28. * (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES;
  29. * LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND
  30. * ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
  31. * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS
  32. * SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
  33. */
  34. /include/ "fsl/t4240si-pre.dtsi"
  35. / {
  36. model = "fsl,T4240RDB";
  37. compatible = "fsl,T4240RDB";
  38. #address-cells = <2>;
  39. #size-cells = <2>;
  40. interrupt-parent = <&mpic>;
  41. ifc: localbus@ffe124000 {
  42. reg = <0xf 0xfe124000 0 0x2000>;
  43. ranges = <0 0 0xf 0xe8000000 0x08000000
  44. 2 0 0xf 0xff800000 0x00010000
  45. 3 0 0xf 0xffdf0000 0x00008000>;
  46. nor@0,0 {
  47. #address-cells = <1>;
  48. #size-cells = <1>;
  49. compatible = "cfi-flash";
  50. reg = <0x0 0x0 0x8000000>;
  51. bank-width = <2>;
  52. device-width = <1>;
  53. };
  54. nand@2,0 {
  55. #address-cells = <1>;
  56. #size-cells = <1>;
  57. compatible = "fsl,ifc-nand";
  58. reg = <0x2 0x0 0x10000>;
  59. };
  60. };
  61. memory {
  62. device_type = "memory";
  63. };
  64. dcsr: dcsr@f00000000 {
  65. ranges = <0x00000000 0xf 0x00000000 0x01072000>;
  66. };
  67. soc: soc@ffe000000 {
  68. ranges = <0x00000000 0xf 0xfe000000 0x1000000>;
  69. reg = <0xf 0xfe000000 0 0x00001000>;
  70. spi@110000 {
  71. flash@0 {
  72. #address-cells = <1>;
  73. #size-cells = <1>;
  74. compatible = "sst,sst25wf040";
  75. reg = <0>;
  76. spi-max-frequency = <40000000>; /* input clock */
  77. };
  78. };
  79. i2c@118000 {
  80. eeprom@52 {
  81. compatible = "at24,24c256";
  82. reg = <0x52>;
  83. };
  84. eeprom@54 {
  85. compatible = "at24,24c256";
  86. reg = <0x54>;
  87. };
  88. eeprom@56 {
  89. compatible = "at24,24c256";
  90. reg = <0x56>;
  91. };
  92. rtc@68 {
  93. compatible = "dallas,ds1374";
  94. reg = <0x68>;
  95. interrupts = <0x1 0x1 0 0>;
  96. };
  97. };
  98. sdhc@114000 {
  99. voltage-ranges = <1800 1800 3300 3300>;
  100. };
  101. };
  102. pci0: pcie@ffe240000 {
  103. reg = <0xf 0xfe240000 0 0x10000>;
  104. ranges = <0x02000000 0 0xe0000000 0xc 0x00000000 0x0 0x20000000
  105. 0x01000000 0 0x00000000 0xf 0xf8000000 0x0 0x00010000>;
  106. pcie@0 {
  107. ranges = <0x02000000 0 0xe0000000
  108. 0x02000000 0 0xe0000000
  109. 0 0x20000000
  110. 0x01000000 0 0x00000000
  111. 0x01000000 0 0x00000000
  112. 0 0x00010000>;
  113. };
  114. };
  115. pci1: pcie@ffe250000 {
  116. reg = <0xf 0xfe250000 0 0x10000>;
  117. ranges = <0x02000000 0x0 0xe0000000 0xc 0x20000000 0x0 0x20000000
  118. 0x01000000 0x0 0x00000000 0xf 0xf8010000 0x0 0x00010000>;
  119. pcie@0 {
  120. ranges = <0x02000000 0 0xe0000000
  121. 0x02000000 0 0xe0000000
  122. 0 0x20000000
  123. 0x01000000 0 0x00000000
  124. 0x01000000 0 0x00000000
  125. 0 0x00010000>;
  126. };
  127. };
  128. pci2: pcie@ffe260000 {
  129. reg = <0xf 0xfe260000 0 0x1000>;
  130. ranges = <0x02000000 0 0xe0000000 0xc 0x40000000 0 0x20000000
  131. 0x01000000 0 0x00000000 0xf 0xf8020000 0 0x00010000>;
  132. pcie@0 {
  133. ranges = <0x02000000 0 0xe0000000
  134. 0x02000000 0 0xe0000000
  135. 0 0x20000000
  136. 0x01000000 0 0x00000000
  137. 0x01000000 0 0x00000000
  138. 0 0x00010000>;
  139. };
  140. };
  141. pci3: pcie@ffe270000 {
  142. reg = <0xf 0xfe270000 0 0x10000>;
  143. ranges = <0x02000000 0 0xe0000000 0xc 0x60000000 0 0x20000000
  144. 0x01000000 0 0x00000000 0xf 0xf8030000 0 0x00010000>;
  145. pcie@0 {
  146. ranges = <0x02000000 0 0xe0000000
  147. 0x02000000 0 0xe0000000
  148. 0 0x20000000
  149. 0x01000000 0 0x00000000
  150. 0x01000000 0 0x00000000
  151. 0 0x00010000>;
  152. };
  153. };
  154. rio: rapidio@ffe0c0000 {
  155. reg = <0xf 0xfe0c0000 0 0x11000>;
  156. port1 {
  157. ranges = <0 0 0xc 0x20000000 0 0x10000000>;
  158. };
  159. port2 {
  160. ranges = <0 0 0xc 0x30000000 0 0x10000000>;
  161. };
  162. };
  163. };
  164. /include/ "fsl/t4240si-post.dtsi"