opal.h 30 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029
  1. /*
  2. * PowerNV OPAL definitions.
  3. *
  4. * Copyright 2011 IBM Corp.
  5. *
  6. * This program is free software; you can redistribute it and/or
  7. * modify it under the terms of the GNU General Public License
  8. * as published by the Free Software Foundation; either version
  9. * 2 of the License, or (at your option) any later version.
  10. */
  11. #ifndef __OPAL_H
  12. #define __OPAL_H
  13. #ifndef __ASSEMBLY__
  14. /*
  15. * SG entry
  16. *
  17. * WARNING: The current implementation requires each entry
  18. * to represent a block that is 4k aligned *and* each block
  19. * size except the last one in the list to be as well.
  20. */
  21. struct opal_sg_entry {
  22. __be64 data;
  23. __be64 length;
  24. };
  25. /* SG list */
  26. struct opal_sg_list {
  27. __be64 length;
  28. __be64 next;
  29. struct opal_sg_entry entry[];
  30. };
  31. /* We calculate number of sg entries based on PAGE_SIZE */
  32. #define SG_ENTRIES_PER_NODE ((PAGE_SIZE - 16) / sizeof(struct opal_sg_entry))
  33. #endif /* __ASSEMBLY__ */
  34. /****** OPAL APIs ******/
  35. /* Return codes */
  36. #define OPAL_SUCCESS 0
  37. #define OPAL_PARAMETER -1
  38. #define OPAL_BUSY -2
  39. #define OPAL_PARTIAL -3
  40. #define OPAL_CONSTRAINED -4
  41. #define OPAL_CLOSED -5
  42. #define OPAL_HARDWARE -6
  43. #define OPAL_UNSUPPORTED -7
  44. #define OPAL_PERMISSION -8
  45. #define OPAL_NO_MEM -9
  46. #define OPAL_RESOURCE -10
  47. #define OPAL_INTERNAL_ERROR -11
  48. #define OPAL_BUSY_EVENT -12
  49. #define OPAL_HARDWARE_FROZEN -13
  50. #define OPAL_WRONG_STATE -14
  51. #define OPAL_ASYNC_COMPLETION -15
  52. /* API Tokens (in r0) */
  53. #define OPAL_INVALID_CALL -1
  54. #define OPAL_CONSOLE_WRITE 1
  55. #define OPAL_CONSOLE_READ 2
  56. #define OPAL_RTC_READ 3
  57. #define OPAL_RTC_WRITE 4
  58. #define OPAL_CEC_POWER_DOWN 5
  59. #define OPAL_CEC_REBOOT 6
  60. #define OPAL_READ_NVRAM 7
  61. #define OPAL_WRITE_NVRAM 8
  62. #define OPAL_HANDLE_INTERRUPT 9
  63. #define OPAL_POLL_EVENTS 10
  64. #define OPAL_PCI_SET_HUB_TCE_MEMORY 11
  65. #define OPAL_PCI_SET_PHB_TCE_MEMORY 12
  66. #define OPAL_PCI_CONFIG_READ_BYTE 13
  67. #define OPAL_PCI_CONFIG_READ_HALF_WORD 14
  68. #define OPAL_PCI_CONFIG_READ_WORD 15
  69. #define OPAL_PCI_CONFIG_WRITE_BYTE 16
  70. #define OPAL_PCI_CONFIG_WRITE_HALF_WORD 17
  71. #define OPAL_PCI_CONFIG_WRITE_WORD 18
  72. #define OPAL_SET_XIVE 19
  73. #define OPAL_GET_XIVE 20
  74. #define OPAL_GET_COMPLETION_TOKEN_STATUS 21 /* obsolete */
  75. #define OPAL_REGISTER_OPAL_EXCEPTION_HANDLER 22
  76. #define OPAL_PCI_EEH_FREEZE_STATUS 23
  77. #define OPAL_PCI_SHPC 24
  78. #define OPAL_CONSOLE_WRITE_BUFFER_SPACE 25
  79. #define OPAL_PCI_EEH_FREEZE_CLEAR 26
  80. #define OPAL_PCI_PHB_MMIO_ENABLE 27
  81. #define OPAL_PCI_SET_PHB_MEM_WINDOW 28
  82. #define OPAL_PCI_MAP_PE_MMIO_WINDOW 29
  83. #define OPAL_PCI_SET_PHB_TABLE_MEMORY 30
  84. #define OPAL_PCI_SET_PE 31
  85. #define OPAL_PCI_SET_PELTV 32
  86. #define OPAL_PCI_SET_MVE 33
  87. #define OPAL_PCI_SET_MVE_ENABLE 34
  88. #define OPAL_PCI_GET_XIVE_REISSUE 35
  89. #define OPAL_PCI_SET_XIVE_REISSUE 36
  90. #define OPAL_PCI_SET_XIVE_PE 37
  91. #define OPAL_GET_XIVE_SOURCE 38
  92. #define OPAL_GET_MSI_32 39
  93. #define OPAL_GET_MSI_64 40
  94. #define OPAL_START_CPU 41
  95. #define OPAL_QUERY_CPU_STATUS 42
  96. #define OPAL_WRITE_OPPANEL 43
  97. #define OPAL_PCI_MAP_PE_DMA_WINDOW 44
  98. #define OPAL_PCI_MAP_PE_DMA_WINDOW_REAL 45
  99. #define OPAL_PCI_RESET 49
  100. #define OPAL_PCI_GET_HUB_DIAG_DATA 50
  101. #define OPAL_PCI_GET_PHB_DIAG_DATA 51
  102. #define OPAL_PCI_FENCE_PHB 52
  103. #define OPAL_PCI_REINIT 53
  104. #define OPAL_PCI_MASK_PE_ERROR 54
  105. #define OPAL_SET_SLOT_LED_STATUS 55
  106. #define OPAL_GET_EPOW_STATUS 56
  107. #define OPAL_SET_SYSTEM_ATTENTION_LED 57
  108. #define OPAL_RESERVED1 58
  109. #define OPAL_RESERVED2 59
  110. #define OPAL_PCI_NEXT_ERROR 60
  111. #define OPAL_PCI_EEH_FREEZE_STATUS2 61
  112. #define OPAL_PCI_POLL 62
  113. #define OPAL_PCI_MSI_EOI 63
  114. #define OPAL_PCI_GET_PHB_DIAG_DATA2 64
  115. #define OPAL_XSCOM_READ 65
  116. #define OPAL_XSCOM_WRITE 66
  117. #define OPAL_LPC_READ 67
  118. #define OPAL_LPC_WRITE 68
  119. #define OPAL_RETURN_CPU 69
  120. #define OPAL_REINIT_CPUS 70
  121. #define OPAL_ELOG_READ 71
  122. #define OPAL_ELOG_WRITE 72
  123. #define OPAL_ELOG_ACK 73
  124. #define OPAL_ELOG_RESEND 74
  125. #define OPAL_ELOG_SIZE 75
  126. #define OPAL_FLASH_VALIDATE 76
  127. #define OPAL_FLASH_MANAGE 77
  128. #define OPAL_FLASH_UPDATE 78
  129. #define OPAL_RESYNC_TIMEBASE 79
  130. #define OPAL_CHECK_TOKEN 80
  131. #define OPAL_DUMP_INIT 81
  132. #define OPAL_DUMP_INFO 82
  133. #define OPAL_DUMP_READ 83
  134. #define OPAL_DUMP_ACK 84
  135. #define OPAL_GET_MSG 85
  136. #define OPAL_CHECK_ASYNC_COMPLETION 86
  137. #define OPAL_SYNC_HOST_REBOOT 87
  138. #define OPAL_SENSOR_READ 88
  139. #define OPAL_GET_PARAM 89
  140. #define OPAL_SET_PARAM 90
  141. #define OPAL_DUMP_RESEND 91
  142. #define OPAL_PCI_SET_PHB_CXL_MODE 93
  143. #define OPAL_DUMP_INFO2 94
  144. #define OPAL_PCI_ERR_INJECT 96
  145. #define OPAL_PCI_EEH_FREEZE_SET 97
  146. #define OPAL_HANDLE_HMI 98
  147. #define OPAL_REGISTER_DUMP_REGION 101
  148. #define OPAL_UNREGISTER_DUMP_REGION 102
  149. #ifndef __ASSEMBLY__
  150. #include <linux/notifier.h>
  151. /* Other enums */
  152. enum OpalVendorApiTokens {
  153. OPAL_START_VENDOR_API_RANGE = 1000, OPAL_END_VENDOR_API_RANGE = 1999
  154. };
  155. enum OpalFreezeState {
  156. OPAL_EEH_STOPPED_NOT_FROZEN = 0,
  157. OPAL_EEH_STOPPED_MMIO_FREEZE = 1,
  158. OPAL_EEH_STOPPED_DMA_FREEZE = 2,
  159. OPAL_EEH_STOPPED_MMIO_DMA_FREEZE = 3,
  160. OPAL_EEH_STOPPED_RESET = 4,
  161. OPAL_EEH_STOPPED_TEMP_UNAVAIL = 5,
  162. OPAL_EEH_STOPPED_PERM_UNAVAIL = 6
  163. };
  164. enum OpalEehFreezeActionToken {
  165. OPAL_EEH_ACTION_CLEAR_FREEZE_MMIO = 1,
  166. OPAL_EEH_ACTION_CLEAR_FREEZE_DMA = 2,
  167. OPAL_EEH_ACTION_CLEAR_FREEZE_ALL = 3,
  168. OPAL_EEH_ACTION_SET_FREEZE_MMIO = 1,
  169. OPAL_EEH_ACTION_SET_FREEZE_DMA = 2,
  170. OPAL_EEH_ACTION_SET_FREEZE_ALL = 3
  171. };
  172. enum OpalPciStatusToken {
  173. OPAL_EEH_NO_ERROR = 0,
  174. OPAL_EEH_IOC_ERROR = 1,
  175. OPAL_EEH_PHB_ERROR = 2,
  176. OPAL_EEH_PE_ERROR = 3,
  177. OPAL_EEH_PE_MMIO_ERROR = 4,
  178. OPAL_EEH_PE_DMA_ERROR = 5
  179. };
  180. enum OpalPciErrorSeverity {
  181. OPAL_EEH_SEV_NO_ERROR = 0,
  182. OPAL_EEH_SEV_IOC_DEAD = 1,
  183. OPAL_EEH_SEV_PHB_DEAD = 2,
  184. OPAL_EEH_SEV_PHB_FENCED = 3,
  185. OPAL_EEH_SEV_PE_ER = 4,
  186. OPAL_EEH_SEV_INF = 5
  187. };
  188. enum OpalErrinjectType {
  189. OPAL_ERR_INJECT_TYPE_IOA_BUS_ERR = 0,
  190. OPAL_ERR_INJECT_TYPE_IOA_BUS_ERR64 = 1,
  191. };
  192. enum OpalErrinjectFunc {
  193. /* IOA bus specific errors */
  194. OPAL_ERR_INJECT_FUNC_IOA_LD_MEM_ADDR = 0,
  195. OPAL_ERR_INJECT_FUNC_IOA_LD_MEM_DATA = 1,
  196. OPAL_ERR_INJECT_FUNC_IOA_LD_IO_ADDR = 2,
  197. OPAL_ERR_INJECT_FUNC_IOA_LD_IO_DATA = 3,
  198. OPAL_ERR_INJECT_FUNC_IOA_LD_CFG_ADDR = 4,
  199. OPAL_ERR_INJECT_FUNC_IOA_LD_CFG_DATA = 5,
  200. OPAL_ERR_INJECT_FUNC_IOA_ST_MEM_ADDR = 6,
  201. OPAL_ERR_INJECT_FUNC_IOA_ST_MEM_DATA = 7,
  202. OPAL_ERR_INJECT_FUNC_IOA_ST_IO_ADDR = 8,
  203. OPAL_ERR_INJECT_FUNC_IOA_ST_IO_DATA = 9,
  204. OPAL_ERR_INJECT_FUNC_IOA_ST_CFG_ADDR = 10,
  205. OPAL_ERR_INJECT_FUNC_IOA_ST_CFG_DATA = 11,
  206. OPAL_ERR_INJECT_FUNC_IOA_DMA_RD_ADDR = 12,
  207. OPAL_ERR_INJECT_FUNC_IOA_DMA_RD_DATA = 13,
  208. OPAL_ERR_INJECT_FUNC_IOA_DMA_RD_MASTER = 14,
  209. OPAL_ERR_INJECT_FUNC_IOA_DMA_RD_TARGET = 15,
  210. OPAL_ERR_INJECT_FUNC_IOA_DMA_WR_ADDR = 16,
  211. OPAL_ERR_INJECT_FUNC_IOA_DMA_WR_DATA = 17,
  212. OPAL_ERR_INJECT_FUNC_IOA_DMA_WR_MASTER = 18,
  213. OPAL_ERR_INJECT_FUNC_IOA_DMA_WR_TARGET = 19,
  214. };
  215. enum OpalShpcAction {
  216. OPAL_SHPC_GET_LINK_STATE = 0,
  217. OPAL_SHPC_GET_SLOT_STATE = 1
  218. };
  219. enum OpalShpcLinkState {
  220. OPAL_SHPC_LINK_DOWN = 0,
  221. OPAL_SHPC_LINK_UP = 1
  222. };
  223. enum OpalMmioWindowType {
  224. OPAL_M32_WINDOW_TYPE = 1,
  225. OPAL_M64_WINDOW_TYPE = 2,
  226. OPAL_IO_WINDOW_TYPE = 3
  227. };
  228. enum OpalShpcSlotState {
  229. OPAL_SHPC_DEV_NOT_PRESENT = 0,
  230. OPAL_SHPC_DEV_PRESENT = 1
  231. };
  232. enum OpalExceptionHandler {
  233. OPAL_MACHINE_CHECK_HANDLER = 1,
  234. OPAL_HYPERVISOR_MAINTENANCE_HANDLER = 2,
  235. OPAL_SOFTPATCH_HANDLER = 3
  236. };
  237. enum OpalPendingState {
  238. OPAL_EVENT_OPAL_INTERNAL = 0x1,
  239. OPAL_EVENT_NVRAM = 0x2,
  240. OPAL_EVENT_RTC = 0x4,
  241. OPAL_EVENT_CONSOLE_OUTPUT = 0x8,
  242. OPAL_EVENT_CONSOLE_INPUT = 0x10,
  243. OPAL_EVENT_ERROR_LOG_AVAIL = 0x20,
  244. OPAL_EVENT_ERROR_LOG = 0x40,
  245. OPAL_EVENT_EPOW = 0x80,
  246. OPAL_EVENT_LED_STATUS = 0x100,
  247. OPAL_EVENT_PCI_ERROR = 0x200,
  248. OPAL_EVENT_DUMP_AVAIL = 0x400,
  249. OPAL_EVENT_MSG_PENDING = 0x800,
  250. };
  251. enum OpalMessageType {
  252. OPAL_MSG_ASYNC_COMP = 0, /* params[0] = token, params[1] = rc,
  253. * additional params function-specific
  254. */
  255. OPAL_MSG_MEM_ERR,
  256. OPAL_MSG_EPOW,
  257. OPAL_MSG_SHUTDOWN,
  258. OPAL_MSG_HMI_EVT,
  259. OPAL_MSG_TYPE_MAX,
  260. };
  261. /* Machine check related definitions */
  262. enum OpalMCE_Version {
  263. OpalMCE_V1 = 1,
  264. };
  265. enum OpalMCE_Severity {
  266. OpalMCE_SEV_NO_ERROR = 0,
  267. OpalMCE_SEV_WARNING = 1,
  268. OpalMCE_SEV_ERROR_SYNC = 2,
  269. OpalMCE_SEV_FATAL = 3,
  270. };
  271. enum OpalMCE_Disposition {
  272. OpalMCE_DISPOSITION_RECOVERED = 0,
  273. OpalMCE_DISPOSITION_NOT_RECOVERED = 1,
  274. };
  275. enum OpalMCE_Initiator {
  276. OpalMCE_INITIATOR_UNKNOWN = 0,
  277. OpalMCE_INITIATOR_CPU = 1,
  278. };
  279. enum OpalMCE_ErrorType {
  280. OpalMCE_ERROR_TYPE_UNKNOWN = 0,
  281. OpalMCE_ERROR_TYPE_UE = 1,
  282. OpalMCE_ERROR_TYPE_SLB = 2,
  283. OpalMCE_ERROR_TYPE_ERAT = 3,
  284. OpalMCE_ERROR_TYPE_TLB = 4,
  285. };
  286. enum OpalMCE_UeErrorType {
  287. OpalMCE_UE_ERROR_INDETERMINATE = 0,
  288. OpalMCE_UE_ERROR_IFETCH = 1,
  289. OpalMCE_UE_ERROR_PAGE_TABLE_WALK_IFETCH = 2,
  290. OpalMCE_UE_ERROR_LOAD_STORE = 3,
  291. OpalMCE_UE_ERROR_PAGE_TABLE_WALK_LOAD_STORE = 4,
  292. };
  293. enum OpalMCE_SlbErrorType {
  294. OpalMCE_SLB_ERROR_INDETERMINATE = 0,
  295. OpalMCE_SLB_ERROR_PARITY = 1,
  296. OpalMCE_SLB_ERROR_MULTIHIT = 2,
  297. };
  298. enum OpalMCE_EratErrorType {
  299. OpalMCE_ERAT_ERROR_INDETERMINATE = 0,
  300. OpalMCE_ERAT_ERROR_PARITY = 1,
  301. OpalMCE_ERAT_ERROR_MULTIHIT = 2,
  302. };
  303. enum OpalMCE_TlbErrorType {
  304. OpalMCE_TLB_ERROR_INDETERMINATE = 0,
  305. OpalMCE_TLB_ERROR_PARITY = 1,
  306. OpalMCE_TLB_ERROR_MULTIHIT = 2,
  307. };
  308. enum OpalThreadStatus {
  309. OPAL_THREAD_INACTIVE = 0x0,
  310. OPAL_THREAD_STARTED = 0x1,
  311. OPAL_THREAD_UNAVAILABLE = 0x2 /* opal-v3 */
  312. };
  313. enum OpalPciBusCompare {
  314. OpalPciBusAny = 0, /* Any bus number match */
  315. OpalPciBus3Bits = 2, /* Match top 3 bits of bus number */
  316. OpalPciBus4Bits = 3, /* Match top 4 bits of bus number */
  317. OpalPciBus5Bits = 4, /* Match top 5 bits of bus number */
  318. OpalPciBus6Bits = 5, /* Match top 6 bits of bus number */
  319. OpalPciBus7Bits = 6, /* Match top 7 bits of bus number */
  320. OpalPciBusAll = 7, /* Match bus number exactly */
  321. };
  322. enum OpalDeviceCompare {
  323. OPAL_IGNORE_RID_DEVICE_NUMBER = 0,
  324. OPAL_COMPARE_RID_DEVICE_NUMBER = 1
  325. };
  326. enum OpalFuncCompare {
  327. OPAL_IGNORE_RID_FUNCTION_NUMBER = 0,
  328. OPAL_COMPARE_RID_FUNCTION_NUMBER = 1
  329. };
  330. enum OpalPeAction {
  331. OPAL_UNMAP_PE = 0,
  332. OPAL_MAP_PE = 1
  333. };
  334. enum OpalPeltvAction {
  335. OPAL_REMOVE_PE_FROM_DOMAIN = 0,
  336. OPAL_ADD_PE_TO_DOMAIN = 1
  337. };
  338. enum OpalMveEnableAction {
  339. OPAL_DISABLE_MVE = 0,
  340. OPAL_ENABLE_MVE = 1
  341. };
  342. enum OpalM64EnableAction {
  343. OPAL_DISABLE_M64 = 0,
  344. OPAL_ENABLE_M64_SPLIT = 1,
  345. OPAL_ENABLE_M64_NON_SPLIT = 2
  346. };
  347. enum OpalPciResetScope {
  348. OPAL_RESET_PHB_COMPLETE = 1,
  349. OPAL_RESET_PCI_LINK = 2,
  350. OPAL_RESET_PHB_ERROR = 3,
  351. OPAL_RESET_PCI_HOT = 4,
  352. OPAL_RESET_PCI_FUNDAMENTAL = 5,
  353. OPAL_RESET_PCI_IODA_TABLE = 6
  354. };
  355. enum OpalPciReinitScope {
  356. OPAL_REINIT_PCI_DEV = 1000
  357. };
  358. enum OpalPciResetState {
  359. OPAL_DEASSERT_RESET = 0,
  360. OPAL_ASSERT_RESET = 1
  361. };
  362. enum OpalPciMaskAction {
  363. OPAL_UNMASK_ERROR_TYPE = 0,
  364. OPAL_MASK_ERROR_TYPE = 1
  365. };
  366. enum OpalSlotLedType {
  367. OPAL_SLOT_LED_ID_TYPE = 0,
  368. OPAL_SLOT_LED_FAULT_TYPE = 1
  369. };
  370. enum OpalLedAction {
  371. OPAL_TURN_OFF_LED = 0,
  372. OPAL_TURN_ON_LED = 1,
  373. OPAL_QUERY_LED_STATE_AFTER_BUSY = 2
  374. };
  375. enum OpalEpowStatus {
  376. OPAL_EPOW_NONE = 0,
  377. OPAL_EPOW_UPS = 1,
  378. OPAL_EPOW_OVER_AMBIENT_TEMP = 2,
  379. OPAL_EPOW_OVER_INTERNAL_TEMP = 3
  380. };
  381. /*
  382. * Address cycle types for LPC accesses. These also correspond
  383. * to the content of the first cell of the "reg" property for
  384. * device nodes on the LPC bus
  385. */
  386. enum OpalLPCAddressType {
  387. OPAL_LPC_MEM = 0,
  388. OPAL_LPC_IO = 1,
  389. OPAL_LPC_FW = 2,
  390. };
  391. /* System parameter permission */
  392. enum OpalSysparamPerm {
  393. OPAL_SYSPARAM_READ = 0x1,
  394. OPAL_SYSPARAM_WRITE = 0x2,
  395. OPAL_SYSPARAM_RW = (OPAL_SYSPARAM_READ | OPAL_SYSPARAM_WRITE),
  396. };
  397. struct opal_msg {
  398. __be32 msg_type;
  399. __be32 reserved;
  400. __be64 params[8];
  401. };
  402. struct opal_machine_check_event {
  403. enum OpalMCE_Version version:8; /* 0x00 */
  404. uint8_t in_use; /* 0x01 */
  405. enum OpalMCE_Severity severity:8; /* 0x02 */
  406. enum OpalMCE_Initiator initiator:8; /* 0x03 */
  407. enum OpalMCE_ErrorType error_type:8; /* 0x04 */
  408. enum OpalMCE_Disposition disposition:8; /* 0x05 */
  409. uint8_t reserved_1[2]; /* 0x06 */
  410. uint64_t gpr3; /* 0x08 */
  411. uint64_t srr0; /* 0x10 */
  412. uint64_t srr1; /* 0x18 */
  413. union { /* 0x20 */
  414. struct {
  415. enum OpalMCE_UeErrorType ue_error_type:8;
  416. uint8_t effective_address_provided;
  417. uint8_t physical_address_provided;
  418. uint8_t reserved_1[5];
  419. uint64_t effective_address;
  420. uint64_t physical_address;
  421. uint8_t reserved_2[8];
  422. } ue_error;
  423. struct {
  424. enum OpalMCE_SlbErrorType slb_error_type:8;
  425. uint8_t effective_address_provided;
  426. uint8_t reserved_1[6];
  427. uint64_t effective_address;
  428. uint8_t reserved_2[16];
  429. } slb_error;
  430. struct {
  431. enum OpalMCE_EratErrorType erat_error_type:8;
  432. uint8_t effective_address_provided;
  433. uint8_t reserved_1[6];
  434. uint64_t effective_address;
  435. uint8_t reserved_2[16];
  436. } erat_error;
  437. struct {
  438. enum OpalMCE_TlbErrorType tlb_error_type:8;
  439. uint8_t effective_address_provided;
  440. uint8_t reserved_1[6];
  441. uint64_t effective_address;
  442. uint8_t reserved_2[16];
  443. } tlb_error;
  444. } u;
  445. };
  446. /* FSP memory errors handling */
  447. enum OpalMemErr_Version {
  448. OpalMemErr_V1 = 1,
  449. };
  450. enum OpalMemErrType {
  451. OPAL_MEM_ERR_TYPE_RESILIENCE = 0,
  452. OPAL_MEM_ERR_TYPE_DYN_DALLOC,
  453. OPAL_MEM_ERR_TYPE_SCRUB,
  454. };
  455. /* Memory Reilience error type */
  456. enum OpalMemErr_ResilErrType {
  457. OPAL_MEM_RESILIENCE_CE = 0,
  458. OPAL_MEM_RESILIENCE_UE,
  459. OPAL_MEM_RESILIENCE_UE_SCRUB,
  460. };
  461. /* Dynamic Memory Deallocation type */
  462. enum OpalMemErr_DynErrType {
  463. OPAL_MEM_DYNAMIC_DEALLOC = 0,
  464. };
  465. /* OpalMemoryErrorData->flags */
  466. #define OPAL_MEM_CORRECTED_ERROR 0x0001
  467. #define OPAL_MEM_THRESHOLD_EXCEEDED 0x0002
  468. #define OPAL_MEM_ACK_REQUIRED 0x8000
  469. struct OpalMemoryErrorData {
  470. enum OpalMemErr_Version version:8; /* 0x00 */
  471. enum OpalMemErrType type:8; /* 0x01 */
  472. __be16 flags; /* 0x02 */
  473. uint8_t reserved_1[4]; /* 0x04 */
  474. union {
  475. /* Memory Resilience corrected/uncorrected error info */
  476. struct {
  477. enum OpalMemErr_ResilErrType resil_err_type:8;
  478. uint8_t reserved_1[7];
  479. __be64 physical_address_start;
  480. __be64 physical_address_end;
  481. } resilience;
  482. /* Dynamic memory deallocation error info */
  483. struct {
  484. enum OpalMemErr_DynErrType dyn_err_type:8;
  485. uint8_t reserved_1[7];
  486. __be64 physical_address_start;
  487. __be64 physical_address_end;
  488. } dyn_dealloc;
  489. } u;
  490. };
  491. /* HMI interrupt event */
  492. enum OpalHMI_Version {
  493. OpalHMIEvt_V1 = 1,
  494. };
  495. enum OpalHMI_Severity {
  496. OpalHMI_SEV_NO_ERROR = 0,
  497. OpalHMI_SEV_WARNING = 1,
  498. OpalHMI_SEV_ERROR_SYNC = 2,
  499. OpalHMI_SEV_FATAL = 3,
  500. };
  501. enum OpalHMI_Disposition {
  502. OpalHMI_DISPOSITION_RECOVERED = 0,
  503. OpalHMI_DISPOSITION_NOT_RECOVERED = 1,
  504. };
  505. enum OpalHMI_ErrType {
  506. OpalHMI_ERROR_MALFUNC_ALERT = 0,
  507. OpalHMI_ERROR_PROC_RECOV_DONE,
  508. OpalHMI_ERROR_PROC_RECOV_DONE_AGAIN,
  509. OpalHMI_ERROR_PROC_RECOV_MASKED,
  510. OpalHMI_ERROR_TFAC,
  511. OpalHMI_ERROR_TFMR_PARITY,
  512. OpalHMI_ERROR_HA_OVERFLOW_WARN,
  513. OpalHMI_ERROR_XSCOM_FAIL,
  514. OpalHMI_ERROR_XSCOM_DONE,
  515. OpalHMI_ERROR_SCOM_FIR,
  516. OpalHMI_ERROR_DEBUG_TRIG_FIR,
  517. OpalHMI_ERROR_HYP_RESOURCE,
  518. };
  519. struct OpalHMIEvent {
  520. uint8_t version; /* 0x00 */
  521. uint8_t severity; /* 0x01 */
  522. uint8_t type; /* 0x02 */
  523. uint8_t disposition; /* 0x03 */
  524. uint8_t reserved_1[4]; /* 0x04 */
  525. __be64 hmer;
  526. /* TFMR register. Valid only for TFAC and TFMR_PARITY error type. */
  527. __be64 tfmr;
  528. };
  529. enum {
  530. OPAL_P7IOC_DIAG_TYPE_NONE = 0,
  531. OPAL_P7IOC_DIAG_TYPE_RGC = 1,
  532. OPAL_P7IOC_DIAG_TYPE_BI = 2,
  533. OPAL_P7IOC_DIAG_TYPE_CI = 3,
  534. OPAL_P7IOC_DIAG_TYPE_MISC = 4,
  535. OPAL_P7IOC_DIAG_TYPE_I2C = 5,
  536. OPAL_P7IOC_DIAG_TYPE_LAST = 6
  537. };
  538. struct OpalIoP7IOCErrorData {
  539. __be16 type;
  540. /* GEM */
  541. __be64 gemXfir;
  542. __be64 gemRfir;
  543. __be64 gemRirqfir;
  544. __be64 gemMask;
  545. __be64 gemRwof;
  546. /* LEM */
  547. __be64 lemFir;
  548. __be64 lemErrMask;
  549. __be64 lemAction0;
  550. __be64 lemAction1;
  551. __be64 lemWof;
  552. union {
  553. struct OpalIoP7IOCRgcErrorData {
  554. __be64 rgcStatus; /* 3E1C10 */
  555. __be64 rgcLdcp; /* 3E1C18 */
  556. }rgc;
  557. struct OpalIoP7IOCBiErrorData {
  558. __be64 biLdcp0; /* 3C0100, 3C0118 */
  559. __be64 biLdcp1; /* 3C0108, 3C0120 */
  560. __be64 biLdcp2; /* 3C0110, 3C0128 */
  561. __be64 biFenceStatus; /* 3C0130, 3C0130 */
  562. u8 biDownbound; /* BI Downbound or Upbound */
  563. }bi;
  564. struct OpalIoP7IOCCiErrorData {
  565. __be64 ciPortStatus; /* 3Dn008 */
  566. __be64 ciPortLdcp; /* 3Dn010 */
  567. u8 ciPort; /* Index of CI port: 0/1 */
  568. }ci;
  569. };
  570. };
  571. /**
  572. * This structure defines the overlay which will be used to store PHB error
  573. * data upon request.
  574. */
  575. enum {
  576. OPAL_PHB_ERROR_DATA_VERSION_1 = 1,
  577. };
  578. enum {
  579. OPAL_PHB_ERROR_DATA_TYPE_P7IOC = 1,
  580. OPAL_PHB_ERROR_DATA_TYPE_PHB3 = 2
  581. };
  582. enum {
  583. OPAL_P7IOC_NUM_PEST_REGS = 128,
  584. OPAL_PHB3_NUM_PEST_REGS = 256
  585. };
  586. struct OpalIoPhbErrorCommon {
  587. __be32 version;
  588. __be32 ioType;
  589. __be32 len;
  590. };
  591. struct OpalIoP7IOCPhbErrorData {
  592. struct OpalIoPhbErrorCommon common;
  593. __be32 brdgCtl;
  594. // P7IOC utl regs
  595. __be32 portStatusReg;
  596. __be32 rootCmplxStatus;
  597. __be32 busAgentStatus;
  598. // P7IOC cfg regs
  599. __be32 deviceStatus;
  600. __be32 slotStatus;
  601. __be32 linkStatus;
  602. __be32 devCmdStatus;
  603. __be32 devSecStatus;
  604. // cfg AER regs
  605. __be32 rootErrorStatus;
  606. __be32 uncorrErrorStatus;
  607. __be32 corrErrorStatus;
  608. __be32 tlpHdr1;
  609. __be32 tlpHdr2;
  610. __be32 tlpHdr3;
  611. __be32 tlpHdr4;
  612. __be32 sourceId;
  613. __be32 rsv3;
  614. // Record data about the call to allocate a buffer.
  615. __be64 errorClass;
  616. __be64 correlator;
  617. //P7IOC MMIO Error Regs
  618. __be64 p7iocPlssr; // n120
  619. __be64 p7iocCsr; // n110
  620. __be64 lemFir; // nC00
  621. __be64 lemErrorMask; // nC18
  622. __be64 lemWOF; // nC40
  623. __be64 phbErrorStatus; // nC80
  624. __be64 phbFirstErrorStatus; // nC88
  625. __be64 phbErrorLog0; // nCC0
  626. __be64 phbErrorLog1; // nCC8
  627. __be64 mmioErrorStatus; // nD00
  628. __be64 mmioFirstErrorStatus; // nD08
  629. __be64 mmioErrorLog0; // nD40
  630. __be64 mmioErrorLog1; // nD48
  631. __be64 dma0ErrorStatus; // nD80
  632. __be64 dma0FirstErrorStatus; // nD88
  633. __be64 dma0ErrorLog0; // nDC0
  634. __be64 dma0ErrorLog1; // nDC8
  635. __be64 dma1ErrorStatus; // nE00
  636. __be64 dma1FirstErrorStatus; // nE08
  637. __be64 dma1ErrorLog0; // nE40
  638. __be64 dma1ErrorLog1; // nE48
  639. __be64 pestA[OPAL_P7IOC_NUM_PEST_REGS];
  640. __be64 pestB[OPAL_P7IOC_NUM_PEST_REGS];
  641. };
  642. struct OpalIoPhb3ErrorData {
  643. struct OpalIoPhbErrorCommon common;
  644. __be32 brdgCtl;
  645. /* PHB3 UTL regs */
  646. __be32 portStatusReg;
  647. __be32 rootCmplxStatus;
  648. __be32 busAgentStatus;
  649. /* PHB3 cfg regs */
  650. __be32 deviceStatus;
  651. __be32 slotStatus;
  652. __be32 linkStatus;
  653. __be32 devCmdStatus;
  654. __be32 devSecStatus;
  655. /* cfg AER regs */
  656. __be32 rootErrorStatus;
  657. __be32 uncorrErrorStatus;
  658. __be32 corrErrorStatus;
  659. __be32 tlpHdr1;
  660. __be32 tlpHdr2;
  661. __be32 tlpHdr3;
  662. __be32 tlpHdr4;
  663. __be32 sourceId;
  664. __be32 rsv3;
  665. /* Record data about the call to allocate a buffer */
  666. __be64 errorClass;
  667. __be64 correlator;
  668. __be64 nFir; /* 000 */
  669. __be64 nFirMask; /* 003 */
  670. __be64 nFirWOF; /* 008 */
  671. /* PHB3 MMIO Error Regs */
  672. __be64 phbPlssr; /* 120 */
  673. __be64 phbCsr; /* 110 */
  674. __be64 lemFir; /* C00 */
  675. __be64 lemErrorMask; /* C18 */
  676. __be64 lemWOF; /* C40 */
  677. __be64 phbErrorStatus; /* C80 */
  678. __be64 phbFirstErrorStatus; /* C88 */
  679. __be64 phbErrorLog0; /* CC0 */
  680. __be64 phbErrorLog1; /* CC8 */
  681. __be64 mmioErrorStatus; /* D00 */
  682. __be64 mmioFirstErrorStatus; /* D08 */
  683. __be64 mmioErrorLog0; /* D40 */
  684. __be64 mmioErrorLog1; /* D48 */
  685. __be64 dma0ErrorStatus; /* D80 */
  686. __be64 dma0FirstErrorStatus; /* D88 */
  687. __be64 dma0ErrorLog0; /* DC0 */
  688. __be64 dma0ErrorLog1; /* DC8 */
  689. __be64 dma1ErrorStatus; /* E00 */
  690. __be64 dma1FirstErrorStatus; /* E08 */
  691. __be64 dma1ErrorLog0; /* E40 */
  692. __be64 dma1ErrorLog1; /* E48 */
  693. __be64 pestA[OPAL_PHB3_NUM_PEST_REGS];
  694. __be64 pestB[OPAL_PHB3_NUM_PEST_REGS];
  695. };
  696. enum {
  697. OPAL_REINIT_CPUS_HILE_BE = (1 << 0),
  698. OPAL_REINIT_CPUS_HILE_LE = (1 << 1),
  699. };
  700. typedef struct oppanel_line {
  701. const char * line;
  702. uint64_t line_len;
  703. } oppanel_line_t;
  704. /* /sys/firmware/opal */
  705. extern struct kobject *opal_kobj;
  706. /* /ibm,opal */
  707. extern struct device_node *opal_node;
  708. /* API functions */
  709. int64_t opal_invalid_call(void);
  710. int64_t opal_console_write(int64_t term_number, __be64 *length,
  711. const uint8_t *buffer);
  712. int64_t opal_console_read(int64_t term_number, __be64 *length,
  713. uint8_t *buffer);
  714. int64_t opal_console_write_buffer_space(int64_t term_number,
  715. __be64 *length);
  716. int64_t opal_rtc_read(__be32 *year_month_day,
  717. __be64 *hour_minute_second_millisecond);
  718. int64_t opal_rtc_write(uint32_t year_month_day,
  719. uint64_t hour_minute_second_millisecond);
  720. int64_t opal_cec_power_down(uint64_t request);
  721. int64_t opal_cec_reboot(void);
  722. int64_t opal_read_nvram(uint64_t buffer, uint64_t size, uint64_t offset);
  723. int64_t opal_write_nvram(uint64_t buffer, uint64_t size, uint64_t offset);
  724. int64_t opal_handle_interrupt(uint64_t isn, __be64 *outstanding_event_mask);
  725. int64_t opal_poll_events(__be64 *outstanding_event_mask);
  726. int64_t opal_pci_set_hub_tce_memory(uint64_t hub_id, uint64_t tce_mem_addr,
  727. uint64_t tce_mem_size);
  728. int64_t opal_pci_set_phb_tce_memory(uint64_t phb_id, uint64_t tce_mem_addr,
  729. uint64_t tce_mem_size);
  730. int64_t opal_pci_config_read_byte(uint64_t phb_id, uint64_t bus_dev_func,
  731. uint64_t offset, uint8_t *data);
  732. int64_t opal_pci_config_read_half_word(uint64_t phb_id, uint64_t bus_dev_func,
  733. uint64_t offset, __be16 *data);
  734. int64_t opal_pci_config_read_word(uint64_t phb_id, uint64_t bus_dev_func,
  735. uint64_t offset, __be32 *data);
  736. int64_t opal_pci_config_write_byte(uint64_t phb_id, uint64_t bus_dev_func,
  737. uint64_t offset, uint8_t data);
  738. int64_t opal_pci_config_write_half_word(uint64_t phb_id, uint64_t bus_dev_func,
  739. uint64_t offset, uint16_t data);
  740. int64_t opal_pci_config_write_word(uint64_t phb_id, uint64_t bus_dev_func,
  741. uint64_t offset, uint32_t data);
  742. int64_t opal_set_xive(uint32_t isn, uint16_t server, uint8_t priority);
  743. int64_t opal_get_xive(uint32_t isn, __be16 *server, uint8_t *priority);
  744. int64_t opal_register_exception_handler(uint64_t opal_exception,
  745. uint64_t handler_address,
  746. uint64_t glue_cache_line);
  747. int64_t opal_pci_eeh_freeze_status(uint64_t phb_id, uint64_t pe_number,
  748. uint8_t *freeze_state,
  749. __be16 *pci_error_type,
  750. __be64 *phb_status);
  751. int64_t opal_pci_eeh_freeze_clear(uint64_t phb_id, uint64_t pe_number,
  752. uint64_t eeh_action_token);
  753. int64_t opal_pci_eeh_freeze_set(uint64_t phb_id, uint64_t pe_number,
  754. uint64_t eeh_action_token);
  755. int64_t opal_pci_err_inject(uint64_t phb_id, uint32_t pe_no, uint32_t type,
  756. uint32_t func, uint64_t addr, uint64_t mask);
  757. int64_t opal_pci_shpc(uint64_t phb_id, uint64_t shpc_action, uint8_t *state);
  758. int64_t opal_pci_phb_mmio_enable(uint64_t phb_id, uint16_t window_type,
  759. uint16_t window_num, uint16_t enable);
  760. int64_t opal_pci_set_phb_mem_window(uint64_t phb_id, uint16_t window_type,
  761. uint16_t window_num,
  762. uint64_t starting_real_address,
  763. uint64_t starting_pci_address,
  764. uint64_t size);
  765. int64_t opal_pci_map_pe_mmio_window(uint64_t phb_id, uint16_t pe_number,
  766. uint16_t window_type, uint16_t window_num,
  767. uint16_t segment_num);
  768. int64_t opal_pci_set_phb_table_memory(uint64_t phb_id, uint64_t rtt_addr,
  769. uint64_t ivt_addr, uint64_t ivt_len,
  770. uint64_t reject_array_addr,
  771. uint64_t peltv_addr);
  772. int64_t opal_pci_set_pe(uint64_t phb_id, uint64_t pe_number, uint64_t bus_dev_func,
  773. uint8_t bus_compare, uint8_t dev_compare, uint8_t func_compare,
  774. uint8_t pe_action);
  775. int64_t opal_pci_set_peltv(uint64_t phb_id, uint32_t parent_pe, uint32_t child_pe,
  776. uint8_t state);
  777. int64_t opal_pci_set_mve(uint64_t phb_id, uint32_t mve_number, uint32_t pe_number);
  778. int64_t opal_pci_set_mve_enable(uint64_t phb_id, uint32_t mve_number,
  779. uint32_t state);
  780. int64_t opal_pci_get_xive_reissue(uint64_t phb_id, uint32_t xive_number,
  781. uint8_t *p_bit, uint8_t *q_bit);
  782. int64_t opal_pci_set_xive_reissue(uint64_t phb_id, uint32_t xive_number,
  783. uint8_t p_bit, uint8_t q_bit);
  784. int64_t opal_pci_msi_eoi(uint64_t phb_id, uint32_t hw_irq);
  785. int64_t opal_pci_set_xive_pe(uint64_t phb_id, uint32_t pe_number,
  786. uint32_t xive_num);
  787. int64_t opal_get_xive_source(uint64_t phb_id, uint32_t xive_num,
  788. __be32 *interrupt_source_number);
  789. int64_t opal_get_msi_32(uint64_t phb_id, uint32_t mve_number, uint32_t xive_num,
  790. uint8_t msi_range, __be32 *msi_address,
  791. __be32 *message_data);
  792. int64_t opal_get_msi_64(uint64_t phb_id, uint32_t mve_number,
  793. uint32_t xive_num, uint8_t msi_range,
  794. __be64 *msi_address, __be32 *message_data);
  795. int64_t opal_start_cpu(uint64_t thread_number, uint64_t start_address);
  796. int64_t opal_query_cpu_status(uint64_t thread_number, uint8_t *thread_status);
  797. int64_t opal_write_oppanel(oppanel_line_t *lines, uint64_t num_lines);
  798. int64_t opal_pci_map_pe_dma_window(uint64_t phb_id, uint16_t pe_number, uint16_t window_id,
  799. uint16_t tce_levels, uint64_t tce_table_addr,
  800. uint64_t tce_table_size, uint64_t tce_page_size);
  801. int64_t opal_pci_map_pe_dma_window_real(uint64_t phb_id, uint16_t pe_number,
  802. uint16_t dma_window_number, uint64_t pci_start_addr,
  803. uint64_t pci_mem_size);
  804. int64_t opal_pci_reset(uint64_t phb_id, uint8_t reset_scope, uint8_t assert_state);
  805. int64_t opal_pci_get_hub_diag_data(uint64_t hub_id, void *diag_buffer,
  806. uint64_t diag_buffer_len);
  807. int64_t opal_pci_get_phb_diag_data(uint64_t phb_id, void *diag_buffer,
  808. uint64_t diag_buffer_len);
  809. int64_t opal_pci_get_phb_diag_data2(uint64_t phb_id, void *diag_buffer,
  810. uint64_t diag_buffer_len);
  811. int64_t opal_pci_fence_phb(uint64_t phb_id);
  812. int64_t opal_pci_reinit(uint64_t phb_id, uint64_t reinit_scope, uint64_t data);
  813. int64_t opal_pci_mask_pe_error(uint64_t phb_id, uint16_t pe_number, uint8_t error_type, uint8_t mask_action);
  814. int64_t opal_set_slot_led_status(uint64_t phb_id, uint64_t slot_id, uint8_t led_type, uint8_t led_action);
  815. int64_t opal_get_epow_status(__be64 *status);
  816. int64_t opal_set_system_attention_led(uint8_t led_action);
  817. int64_t opal_pci_next_error(uint64_t phb_id, __be64 *first_frozen_pe,
  818. __be16 *pci_error_type, __be16 *severity);
  819. int64_t opal_pci_poll(uint64_t phb_id);
  820. int64_t opal_return_cpu(void);
  821. int64_t opal_check_token(uint64_t token);
  822. int64_t opal_reinit_cpus(uint64_t flags);
  823. int64_t opal_xscom_read(uint32_t gcid, uint64_t pcb_addr, __be64 *val);
  824. int64_t opal_xscom_write(uint32_t gcid, uint64_t pcb_addr, uint64_t val);
  825. int64_t opal_lpc_write(uint32_t chip_id, enum OpalLPCAddressType addr_type,
  826. uint32_t addr, uint32_t data, uint32_t sz);
  827. int64_t opal_lpc_read(uint32_t chip_id, enum OpalLPCAddressType addr_type,
  828. uint32_t addr, __be32 *data, uint32_t sz);
  829. int64_t opal_read_elog(uint64_t buffer, uint64_t size, uint64_t log_id);
  830. int64_t opal_get_elog_size(__be64 *log_id, __be64 *size, __be64 *elog_type);
  831. int64_t opal_write_elog(uint64_t buffer, uint64_t size, uint64_t offset);
  832. int64_t opal_send_ack_elog(uint64_t log_id);
  833. void opal_resend_pending_logs(void);
  834. int64_t opal_validate_flash(uint64_t buffer, uint32_t *size, uint32_t *result);
  835. int64_t opal_manage_flash(uint8_t op);
  836. int64_t opal_update_flash(uint64_t blk_list);
  837. int64_t opal_dump_init(uint8_t dump_type);
  838. int64_t opal_dump_info(__be32 *dump_id, __be32 *dump_size);
  839. int64_t opal_dump_info2(__be32 *dump_id, __be32 *dump_size, __be32 *dump_type);
  840. int64_t opal_dump_read(uint32_t dump_id, uint64_t buffer);
  841. int64_t opal_dump_ack(uint32_t dump_id);
  842. int64_t opal_dump_resend_notification(void);
  843. int64_t opal_get_msg(uint64_t buffer, uint64_t size);
  844. int64_t opal_check_completion(uint64_t buffer, uint64_t size, uint64_t token);
  845. int64_t opal_sync_host_reboot(void);
  846. int64_t opal_get_param(uint64_t token, uint32_t param_id, uint64_t buffer,
  847. uint64_t length);
  848. int64_t opal_set_param(uint64_t token, uint32_t param_id, uint64_t buffer,
  849. uint64_t length);
  850. int64_t opal_sensor_read(uint32_t sensor_hndl, int token, __be32 *sensor_data);
  851. int64_t opal_handle_hmi(void);
  852. int64_t opal_register_dump_region(uint32_t id, uint64_t start, uint64_t end);
  853. int64_t opal_unregister_dump_region(uint32_t id);
  854. int64_t opal_pci_set_phb_cxl_mode(uint64_t phb_id, uint64_t mode, uint64_t pe_number);
  855. /* Internal functions */
  856. extern int early_init_dt_scan_opal(unsigned long node, const char *uname,
  857. int depth, void *data);
  858. extern int early_init_dt_scan_recoverable_ranges(unsigned long node,
  859. const char *uname, int depth, void *data);
  860. extern int opal_get_chars(uint32_t vtermno, char *buf, int count);
  861. extern int opal_put_chars(uint32_t vtermno, const char *buf, int total_len);
  862. extern void hvc_opal_init_early(void);
  863. extern int opal_notifier_register(struct notifier_block *nb);
  864. extern int opal_notifier_unregister(struct notifier_block *nb);
  865. extern int opal_message_notifier_register(enum OpalMessageType msg_type,
  866. struct notifier_block *nb);
  867. extern void opal_notifier_enable(void);
  868. extern void opal_notifier_disable(void);
  869. extern void opal_notifier_update_evt(uint64_t evt_mask, uint64_t evt_val);
  870. extern int __opal_async_get_token(void);
  871. extern int opal_async_get_token_interruptible(void);
  872. extern int __opal_async_release_token(int token);
  873. extern int opal_async_release_token(int token);
  874. extern int opal_async_wait_response(uint64_t token, struct opal_msg *msg);
  875. extern int opal_get_sensor_data(u32 sensor_hndl, u32 *sensor_data);
  876. struct rtc_time;
  877. extern int opal_set_rtc_time(struct rtc_time *tm);
  878. extern void opal_get_rtc_time(struct rtc_time *tm);
  879. extern unsigned long opal_get_boot_time(void);
  880. extern void opal_nvram_init(void);
  881. extern void opal_flash_init(void);
  882. extern void opal_flash_term_callback(void);
  883. extern int opal_elog_init(void);
  884. extern void opal_platform_dump_init(void);
  885. extern void opal_sys_param_init(void);
  886. extern void opal_msglog_init(void);
  887. extern int opal_machine_check(struct pt_regs *regs);
  888. extern bool opal_mce_check_early_recovery(struct pt_regs *regs);
  889. extern int opal_hmi_exception_early(struct pt_regs *regs);
  890. extern int opal_handle_hmi_exception(struct pt_regs *regs);
  891. extern void opal_shutdown(void);
  892. extern int opal_resync_timebase(void);
  893. extern void opal_lpc_init(void);
  894. struct opal_sg_list *opal_vmalloc_to_sg_list(void *vmalloc_addr,
  895. unsigned long vmalloc_size);
  896. void opal_free_sg_list(struct opal_sg_list *sg);
  897. /*
  898. * Dump region ID range usable by the OS
  899. */
  900. #define OPAL_DUMP_REGION_HOST_START 0x80
  901. #define OPAL_DUMP_REGION_LOG_BUF 0x80
  902. #define OPAL_DUMP_REGION_HOST_END 0xFF
  903. #endif /* __ASSEMBLY__ */
  904. #endif /* __OPAL_H */