spinlock.h 7.2 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314
  1. #ifndef __ASM_SPINLOCK_H
  2. #define __ASM_SPINLOCK_H
  3. #ifdef __KERNEL__
  4. /*
  5. * Simple spin lock operations.
  6. *
  7. * Copyright (C) 2001-2004 Paul Mackerras <paulus@au.ibm.com>, IBM
  8. * Copyright (C) 2001 Anton Blanchard <anton@au.ibm.com>, IBM
  9. * Copyright (C) 2002 Dave Engebretsen <engebret@us.ibm.com>, IBM
  10. * Rework to support virtual processors
  11. *
  12. * Type of int is used as a full 64b word is not necessary.
  13. *
  14. * This program is free software; you can redistribute it and/or
  15. * modify it under the terms of the GNU General Public License
  16. * as published by the Free Software Foundation; either version
  17. * 2 of the License, or (at your option) any later version.
  18. *
  19. * (the type definitions are in asm/spinlock_types.h)
  20. */
  21. #include <linux/irqflags.h>
  22. #ifdef CONFIG_PPC64
  23. #include <asm/paca.h>
  24. #include <asm/hvcall.h>
  25. #endif
  26. #include <asm/asm-compat.h>
  27. #include <asm/synch.h>
  28. #include <asm/ppc-opcode.h>
  29. #define smp_mb__after_unlock_lock() smp_mb() /* Full ordering for lock. */
  30. #ifdef CONFIG_PPC64
  31. /* use 0x800000yy when locked, where yy == CPU number */
  32. #ifdef __BIG_ENDIAN__
  33. #define LOCK_TOKEN (*(u32 *)(&get_paca()->lock_token))
  34. #else
  35. #define LOCK_TOKEN (*(u32 *)(&get_paca()->paca_index))
  36. #endif
  37. #else
  38. #define LOCK_TOKEN 1
  39. #endif
  40. #if defined(CONFIG_PPC64) && defined(CONFIG_SMP)
  41. #define CLEAR_IO_SYNC (get_paca()->io_sync = 0)
  42. #define SYNC_IO do { \
  43. if (unlikely(get_paca()->io_sync)) { \
  44. mb(); \
  45. get_paca()->io_sync = 0; \
  46. } \
  47. } while (0)
  48. #else
  49. #define CLEAR_IO_SYNC
  50. #define SYNC_IO
  51. #endif
  52. static __always_inline int arch_spin_value_unlocked(arch_spinlock_t lock)
  53. {
  54. return lock.slock == 0;
  55. }
  56. static inline int arch_spin_is_locked(arch_spinlock_t *lock)
  57. {
  58. smp_mb();
  59. return !arch_spin_value_unlocked(*lock);
  60. }
  61. /*
  62. * This returns the old value in the lock, so we succeeded
  63. * in getting the lock if the return value is 0.
  64. */
  65. static inline unsigned long __arch_spin_trylock(arch_spinlock_t *lock)
  66. {
  67. unsigned long tmp, token;
  68. token = LOCK_TOKEN;
  69. __asm__ __volatile__(
  70. "1: " PPC_LWARX(%0,0,%2,1) "\n\
  71. cmpwi 0,%0,0\n\
  72. bne- 2f\n\
  73. stwcx. %1,0,%2\n\
  74. bne- 1b\n"
  75. PPC_ACQUIRE_BARRIER
  76. "2:"
  77. : "=&r" (tmp)
  78. : "r" (token), "r" (&lock->slock)
  79. : "cr0", "memory");
  80. return tmp;
  81. }
  82. static inline int arch_spin_trylock(arch_spinlock_t *lock)
  83. {
  84. CLEAR_IO_SYNC;
  85. return __arch_spin_trylock(lock) == 0;
  86. }
  87. /*
  88. * On a system with shared processors (that is, where a physical
  89. * processor is multiplexed between several virtual processors),
  90. * there is no point spinning on a lock if the holder of the lock
  91. * isn't currently scheduled on a physical processor. Instead
  92. * we detect this situation and ask the hypervisor to give the
  93. * rest of our timeslice to the lock holder.
  94. *
  95. * So that we can tell which virtual processor is holding a lock,
  96. * we put 0x80000000 | smp_processor_id() in the lock when it is
  97. * held. Conveniently, we have a word in the paca that holds this
  98. * value.
  99. */
  100. #if defined(CONFIG_PPC_SPLPAR)
  101. /* We only yield to the hypervisor if we are in shared processor mode */
  102. #define SHARED_PROCESSOR (lppaca_shared_proc(local_paca->lppaca_ptr))
  103. extern void __spin_yield(arch_spinlock_t *lock);
  104. extern void __rw_yield(arch_rwlock_t *lock);
  105. #else /* SPLPAR */
  106. #define __spin_yield(x) barrier()
  107. #define __rw_yield(x) barrier()
  108. #define SHARED_PROCESSOR 0
  109. #endif
  110. static inline void arch_spin_lock(arch_spinlock_t *lock)
  111. {
  112. CLEAR_IO_SYNC;
  113. while (1) {
  114. if (likely(__arch_spin_trylock(lock) == 0))
  115. break;
  116. do {
  117. HMT_low();
  118. if (SHARED_PROCESSOR)
  119. __spin_yield(lock);
  120. } while (unlikely(lock->slock != 0));
  121. HMT_medium();
  122. }
  123. }
  124. static inline
  125. void arch_spin_lock_flags(arch_spinlock_t *lock, unsigned long flags)
  126. {
  127. unsigned long flags_dis;
  128. CLEAR_IO_SYNC;
  129. while (1) {
  130. if (likely(__arch_spin_trylock(lock) == 0))
  131. break;
  132. local_save_flags(flags_dis);
  133. local_irq_restore(flags);
  134. do {
  135. HMT_low();
  136. if (SHARED_PROCESSOR)
  137. __spin_yield(lock);
  138. } while (unlikely(lock->slock != 0));
  139. HMT_medium();
  140. local_irq_restore(flags_dis);
  141. }
  142. }
  143. static inline void arch_spin_unlock(arch_spinlock_t *lock)
  144. {
  145. SYNC_IO;
  146. __asm__ __volatile__("# arch_spin_unlock\n\t"
  147. PPC_RELEASE_BARRIER: : :"memory");
  148. lock->slock = 0;
  149. }
  150. #ifdef CONFIG_PPC64
  151. extern void arch_spin_unlock_wait(arch_spinlock_t *lock);
  152. #else
  153. #define arch_spin_unlock_wait(lock) \
  154. do { while (arch_spin_is_locked(lock)) cpu_relax(); } while (0)
  155. #endif
  156. /*
  157. * Read-write spinlocks, allowing multiple readers
  158. * but only one writer.
  159. *
  160. * NOTE! it is quite common to have readers in interrupts
  161. * but no interrupt writers. For those circumstances we
  162. * can "mix" irq-safe locks - any writer needs to get a
  163. * irq-safe write-lock, but readers can get non-irqsafe
  164. * read-locks.
  165. */
  166. #define arch_read_can_lock(rw) ((rw)->lock >= 0)
  167. #define arch_write_can_lock(rw) (!(rw)->lock)
  168. #ifdef CONFIG_PPC64
  169. #define __DO_SIGN_EXTEND "extsw %0,%0\n"
  170. #define WRLOCK_TOKEN LOCK_TOKEN /* it's negative */
  171. #else
  172. #define __DO_SIGN_EXTEND
  173. #define WRLOCK_TOKEN (-1)
  174. #endif
  175. /*
  176. * This returns the old value in the lock + 1,
  177. * so we got a read lock if the return value is > 0.
  178. */
  179. static inline long __arch_read_trylock(arch_rwlock_t *rw)
  180. {
  181. long tmp;
  182. __asm__ __volatile__(
  183. "1: " PPC_LWARX(%0,0,%1,1) "\n"
  184. __DO_SIGN_EXTEND
  185. " addic. %0,%0,1\n\
  186. ble- 2f\n"
  187. PPC405_ERR77(0,%1)
  188. " stwcx. %0,0,%1\n\
  189. bne- 1b\n"
  190. PPC_ACQUIRE_BARRIER
  191. "2:" : "=&r" (tmp)
  192. : "r" (&rw->lock)
  193. : "cr0", "xer", "memory");
  194. return tmp;
  195. }
  196. /*
  197. * This returns the old value in the lock,
  198. * so we got the write lock if the return value is 0.
  199. */
  200. static inline long __arch_write_trylock(arch_rwlock_t *rw)
  201. {
  202. long tmp, token;
  203. token = WRLOCK_TOKEN;
  204. __asm__ __volatile__(
  205. "1: " PPC_LWARX(%0,0,%2,1) "\n\
  206. cmpwi 0,%0,0\n\
  207. bne- 2f\n"
  208. PPC405_ERR77(0,%1)
  209. " stwcx. %1,0,%2\n\
  210. bne- 1b\n"
  211. PPC_ACQUIRE_BARRIER
  212. "2:" : "=&r" (tmp)
  213. : "r" (token), "r" (&rw->lock)
  214. : "cr0", "memory");
  215. return tmp;
  216. }
  217. static inline void arch_read_lock(arch_rwlock_t *rw)
  218. {
  219. while (1) {
  220. if (likely(__arch_read_trylock(rw) > 0))
  221. break;
  222. do {
  223. HMT_low();
  224. if (SHARED_PROCESSOR)
  225. __rw_yield(rw);
  226. } while (unlikely(rw->lock < 0));
  227. HMT_medium();
  228. }
  229. }
  230. static inline void arch_write_lock(arch_rwlock_t *rw)
  231. {
  232. while (1) {
  233. if (likely(__arch_write_trylock(rw) == 0))
  234. break;
  235. do {
  236. HMT_low();
  237. if (SHARED_PROCESSOR)
  238. __rw_yield(rw);
  239. } while (unlikely(rw->lock != 0));
  240. HMT_medium();
  241. }
  242. }
  243. static inline int arch_read_trylock(arch_rwlock_t *rw)
  244. {
  245. return __arch_read_trylock(rw) > 0;
  246. }
  247. static inline int arch_write_trylock(arch_rwlock_t *rw)
  248. {
  249. return __arch_write_trylock(rw) == 0;
  250. }
  251. static inline void arch_read_unlock(arch_rwlock_t *rw)
  252. {
  253. long tmp;
  254. __asm__ __volatile__(
  255. "# read_unlock\n\t"
  256. PPC_RELEASE_BARRIER
  257. "1: lwarx %0,0,%1\n\
  258. addic %0,%0,-1\n"
  259. PPC405_ERR77(0,%1)
  260. " stwcx. %0,0,%1\n\
  261. bne- 1b"
  262. : "=&r"(tmp)
  263. : "r"(&rw->lock)
  264. : "cr0", "xer", "memory");
  265. }
  266. static inline void arch_write_unlock(arch_rwlock_t *rw)
  267. {
  268. __asm__ __volatile__("# write_unlock\n\t"
  269. PPC_RELEASE_BARRIER: : :"memory");
  270. rw->lock = 0;
  271. }
  272. #define arch_read_lock_flags(lock, flags) arch_read_lock(lock)
  273. #define arch_write_lock_flags(lock, flags) arch_write_lock(lock)
  274. #define arch_spin_relax(lock) __spin_yield(lock)
  275. #define arch_read_relax(lock) __rw_yield(lock)
  276. #define arch_write_relax(lock) __rw_yield(lock)
  277. #endif /* __KERNEL__ */
  278. #endif /* __ASM_SPINLOCK_H */