book3s_paired_singles.c 31 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279
  1. /*
  2. * This program is free software; you can redistribute it and/or modify
  3. * it under the terms of the GNU General Public License, version 2, as
  4. * published by the Free Software Foundation.
  5. *
  6. * This program is distributed in the hope that it will be useful,
  7. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  8. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  9. * GNU General Public License for more details.
  10. *
  11. * You should have received a copy of the GNU General Public License
  12. * along with this program; if not, write to the Free Software
  13. * Foundation, 51 Franklin Street, Fifth Floor, Boston, MA 02110-1301, USA.
  14. *
  15. * Copyright Novell Inc 2010
  16. *
  17. * Authors: Alexander Graf <agraf@suse.de>
  18. */
  19. #include <asm/kvm.h>
  20. #include <asm/kvm_ppc.h>
  21. #include <asm/disassemble.h>
  22. #include <asm/kvm_book3s.h>
  23. #include <asm/kvm_fpu.h>
  24. #include <asm/reg.h>
  25. #include <asm/cacheflush.h>
  26. #include <asm/switch_to.h>
  27. #include <linux/vmalloc.h>
  28. /* #define DEBUG */
  29. #ifdef DEBUG
  30. #define dprintk printk
  31. #else
  32. #define dprintk(...) do { } while(0);
  33. #endif
  34. #define OP_LFS 48
  35. #define OP_LFSU 49
  36. #define OP_LFD 50
  37. #define OP_LFDU 51
  38. #define OP_STFS 52
  39. #define OP_STFSU 53
  40. #define OP_STFD 54
  41. #define OP_STFDU 55
  42. #define OP_PSQ_L 56
  43. #define OP_PSQ_LU 57
  44. #define OP_PSQ_ST 60
  45. #define OP_PSQ_STU 61
  46. #define OP_31_LFSX 535
  47. #define OP_31_LFSUX 567
  48. #define OP_31_LFDX 599
  49. #define OP_31_LFDUX 631
  50. #define OP_31_STFSX 663
  51. #define OP_31_STFSUX 695
  52. #define OP_31_STFX 727
  53. #define OP_31_STFUX 759
  54. #define OP_31_LWIZX 887
  55. #define OP_31_STFIWX 983
  56. #define OP_59_FADDS 21
  57. #define OP_59_FSUBS 20
  58. #define OP_59_FSQRTS 22
  59. #define OP_59_FDIVS 18
  60. #define OP_59_FRES 24
  61. #define OP_59_FMULS 25
  62. #define OP_59_FRSQRTES 26
  63. #define OP_59_FMSUBS 28
  64. #define OP_59_FMADDS 29
  65. #define OP_59_FNMSUBS 30
  66. #define OP_59_FNMADDS 31
  67. #define OP_63_FCMPU 0
  68. #define OP_63_FCPSGN 8
  69. #define OP_63_FRSP 12
  70. #define OP_63_FCTIW 14
  71. #define OP_63_FCTIWZ 15
  72. #define OP_63_FDIV 18
  73. #define OP_63_FADD 21
  74. #define OP_63_FSQRT 22
  75. #define OP_63_FSEL 23
  76. #define OP_63_FRE 24
  77. #define OP_63_FMUL 25
  78. #define OP_63_FRSQRTE 26
  79. #define OP_63_FMSUB 28
  80. #define OP_63_FMADD 29
  81. #define OP_63_FNMSUB 30
  82. #define OP_63_FNMADD 31
  83. #define OP_63_FCMPO 32
  84. #define OP_63_MTFSB1 38 // XXX
  85. #define OP_63_FSUB 20
  86. #define OP_63_FNEG 40
  87. #define OP_63_MCRFS 64
  88. #define OP_63_MTFSB0 70
  89. #define OP_63_FMR 72
  90. #define OP_63_MTFSFI 134
  91. #define OP_63_FABS 264
  92. #define OP_63_MFFS 583
  93. #define OP_63_MTFSF 711
  94. #define OP_4X_PS_CMPU0 0
  95. #define OP_4X_PSQ_LX 6
  96. #define OP_4XW_PSQ_STX 7
  97. #define OP_4A_PS_SUM0 10
  98. #define OP_4A_PS_SUM1 11
  99. #define OP_4A_PS_MULS0 12
  100. #define OP_4A_PS_MULS1 13
  101. #define OP_4A_PS_MADDS0 14
  102. #define OP_4A_PS_MADDS1 15
  103. #define OP_4A_PS_DIV 18
  104. #define OP_4A_PS_SUB 20
  105. #define OP_4A_PS_ADD 21
  106. #define OP_4A_PS_SEL 23
  107. #define OP_4A_PS_RES 24
  108. #define OP_4A_PS_MUL 25
  109. #define OP_4A_PS_RSQRTE 26
  110. #define OP_4A_PS_MSUB 28
  111. #define OP_4A_PS_MADD 29
  112. #define OP_4A_PS_NMSUB 30
  113. #define OP_4A_PS_NMADD 31
  114. #define OP_4X_PS_CMPO0 32
  115. #define OP_4X_PSQ_LUX 38
  116. #define OP_4XW_PSQ_STUX 39
  117. #define OP_4X_PS_NEG 40
  118. #define OP_4X_PS_CMPU1 64
  119. #define OP_4X_PS_MR 72
  120. #define OP_4X_PS_CMPO1 96
  121. #define OP_4X_PS_NABS 136
  122. #define OP_4X_PS_ABS 264
  123. #define OP_4X_PS_MERGE00 528
  124. #define OP_4X_PS_MERGE01 560
  125. #define OP_4X_PS_MERGE10 592
  126. #define OP_4X_PS_MERGE11 624
  127. #define SCALAR_NONE 0
  128. #define SCALAR_HIGH (1 << 0)
  129. #define SCALAR_LOW (1 << 1)
  130. #define SCALAR_NO_PS0 (1 << 2)
  131. #define SCALAR_NO_PS1 (1 << 3)
  132. #define GQR_ST_TYPE_MASK 0x00000007
  133. #define GQR_ST_TYPE_SHIFT 0
  134. #define GQR_ST_SCALE_MASK 0x00003f00
  135. #define GQR_ST_SCALE_SHIFT 8
  136. #define GQR_LD_TYPE_MASK 0x00070000
  137. #define GQR_LD_TYPE_SHIFT 16
  138. #define GQR_LD_SCALE_MASK 0x3f000000
  139. #define GQR_LD_SCALE_SHIFT 24
  140. #define GQR_QUANTIZE_FLOAT 0
  141. #define GQR_QUANTIZE_U8 4
  142. #define GQR_QUANTIZE_U16 5
  143. #define GQR_QUANTIZE_S8 6
  144. #define GQR_QUANTIZE_S16 7
  145. #define FPU_LS_SINGLE 0
  146. #define FPU_LS_DOUBLE 1
  147. #define FPU_LS_SINGLE_LOW 2
  148. static inline void kvmppc_sync_qpr(struct kvm_vcpu *vcpu, int rt)
  149. {
  150. kvm_cvt_df(&VCPU_FPR(vcpu, rt), &vcpu->arch.qpr[rt]);
  151. }
  152. static void kvmppc_inject_pf(struct kvm_vcpu *vcpu, ulong eaddr, bool is_store)
  153. {
  154. u32 dsisr;
  155. u64 msr = kvmppc_get_msr(vcpu);
  156. msr = kvmppc_set_field(msr, 33, 36, 0);
  157. msr = kvmppc_set_field(msr, 42, 47, 0);
  158. kvmppc_set_msr(vcpu, msr);
  159. kvmppc_set_dar(vcpu, eaddr);
  160. /* Page Fault */
  161. dsisr = kvmppc_set_field(0, 33, 33, 1);
  162. if (is_store)
  163. dsisr = kvmppc_set_field(dsisr, 38, 38, 1);
  164. kvmppc_set_dsisr(vcpu, dsisr);
  165. kvmppc_book3s_queue_irqprio(vcpu, BOOK3S_INTERRUPT_DATA_STORAGE);
  166. }
  167. static int kvmppc_emulate_fpr_load(struct kvm_run *run, struct kvm_vcpu *vcpu,
  168. int rs, ulong addr, int ls_type)
  169. {
  170. int emulated = EMULATE_FAIL;
  171. int r;
  172. char tmp[8];
  173. int len = sizeof(u32);
  174. if (ls_type == FPU_LS_DOUBLE)
  175. len = sizeof(u64);
  176. /* read from memory */
  177. r = kvmppc_ld(vcpu, &addr, len, tmp, true);
  178. vcpu->arch.paddr_accessed = addr;
  179. if (r < 0) {
  180. kvmppc_inject_pf(vcpu, addr, false);
  181. goto done_load;
  182. } else if (r == EMULATE_DO_MMIO) {
  183. emulated = kvmppc_handle_load(run, vcpu, KVM_MMIO_REG_FPR | rs,
  184. len, 1);
  185. goto done_load;
  186. }
  187. emulated = EMULATE_DONE;
  188. /* put in registers */
  189. switch (ls_type) {
  190. case FPU_LS_SINGLE:
  191. kvm_cvt_fd((u32*)tmp, &VCPU_FPR(vcpu, rs));
  192. vcpu->arch.qpr[rs] = *((u32*)tmp);
  193. break;
  194. case FPU_LS_DOUBLE:
  195. VCPU_FPR(vcpu, rs) = *((u64*)tmp);
  196. break;
  197. }
  198. dprintk(KERN_INFO "KVM: FPR_LD [0x%llx] at 0x%lx (%d)\n", *(u64*)tmp,
  199. addr, len);
  200. done_load:
  201. return emulated;
  202. }
  203. static int kvmppc_emulate_fpr_store(struct kvm_run *run, struct kvm_vcpu *vcpu,
  204. int rs, ulong addr, int ls_type)
  205. {
  206. int emulated = EMULATE_FAIL;
  207. int r;
  208. char tmp[8];
  209. u64 val;
  210. int len;
  211. switch (ls_type) {
  212. case FPU_LS_SINGLE:
  213. kvm_cvt_df(&VCPU_FPR(vcpu, rs), (u32*)tmp);
  214. val = *((u32*)tmp);
  215. len = sizeof(u32);
  216. break;
  217. case FPU_LS_SINGLE_LOW:
  218. *((u32*)tmp) = VCPU_FPR(vcpu, rs);
  219. val = VCPU_FPR(vcpu, rs) & 0xffffffff;
  220. len = sizeof(u32);
  221. break;
  222. case FPU_LS_DOUBLE:
  223. *((u64*)tmp) = VCPU_FPR(vcpu, rs);
  224. val = VCPU_FPR(vcpu, rs);
  225. len = sizeof(u64);
  226. break;
  227. default:
  228. val = 0;
  229. len = 0;
  230. }
  231. r = kvmppc_st(vcpu, &addr, len, tmp, true);
  232. vcpu->arch.paddr_accessed = addr;
  233. if (r < 0) {
  234. kvmppc_inject_pf(vcpu, addr, true);
  235. } else if (r == EMULATE_DO_MMIO) {
  236. emulated = kvmppc_handle_store(run, vcpu, val, len, 1);
  237. } else {
  238. emulated = EMULATE_DONE;
  239. }
  240. dprintk(KERN_INFO "KVM: FPR_ST [0x%llx] at 0x%lx (%d)\n",
  241. val, addr, len);
  242. return emulated;
  243. }
  244. static int kvmppc_emulate_psq_load(struct kvm_run *run, struct kvm_vcpu *vcpu,
  245. int rs, ulong addr, bool w, int i)
  246. {
  247. int emulated = EMULATE_FAIL;
  248. int r;
  249. float one = 1.0;
  250. u32 tmp[2];
  251. /* read from memory */
  252. if (w) {
  253. r = kvmppc_ld(vcpu, &addr, sizeof(u32), tmp, true);
  254. memcpy(&tmp[1], &one, sizeof(u32));
  255. } else {
  256. r = kvmppc_ld(vcpu, &addr, sizeof(u32) * 2, tmp, true);
  257. }
  258. vcpu->arch.paddr_accessed = addr;
  259. if (r < 0) {
  260. kvmppc_inject_pf(vcpu, addr, false);
  261. goto done_load;
  262. } else if ((r == EMULATE_DO_MMIO) && w) {
  263. emulated = kvmppc_handle_load(run, vcpu, KVM_MMIO_REG_FPR | rs,
  264. 4, 1);
  265. vcpu->arch.qpr[rs] = tmp[1];
  266. goto done_load;
  267. } else if (r == EMULATE_DO_MMIO) {
  268. emulated = kvmppc_handle_load(run, vcpu, KVM_MMIO_REG_FQPR | rs,
  269. 8, 1);
  270. goto done_load;
  271. }
  272. emulated = EMULATE_DONE;
  273. /* put in registers */
  274. kvm_cvt_fd(&tmp[0], &VCPU_FPR(vcpu, rs));
  275. vcpu->arch.qpr[rs] = tmp[1];
  276. dprintk(KERN_INFO "KVM: PSQ_LD [0x%x, 0x%x] at 0x%lx (%d)\n", tmp[0],
  277. tmp[1], addr, w ? 4 : 8);
  278. done_load:
  279. return emulated;
  280. }
  281. static int kvmppc_emulate_psq_store(struct kvm_run *run, struct kvm_vcpu *vcpu,
  282. int rs, ulong addr, bool w, int i)
  283. {
  284. int emulated = EMULATE_FAIL;
  285. int r;
  286. u32 tmp[2];
  287. int len = w ? sizeof(u32) : sizeof(u64);
  288. kvm_cvt_df(&VCPU_FPR(vcpu, rs), &tmp[0]);
  289. tmp[1] = vcpu->arch.qpr[rs];
  290. r = kvmppc_st(vcpu, &addr, len, tmp, true);
  291. vcpu->arch.paddr_accessed = addr;
  292. if (r < 0) {
  293. kvmppc_inject_pf(vcpu, addr, true);
  294. } else if ((r == EMULATE_DO_MMIO) && w) {
  295. emulated = kvmppc_handle_store(run, vcpu, tmp[0], 4, 1);
  296. } else if (r == EMULATE_DO_MMIO) {
  297. u64 val = ((u64)tmp[0] << 32) | tmp[1];
  298. emulated = kvmppc_handle_store(run, vcpu, val, 8, 1);
  299. } else {
  300. emulated = EMULATE_DONE;
  301. }
  302. dprintk(KERN_INFO "KVM: PSQ_ST [0x%x, 0x%x] at 0x%lx (%d)\n",
  303. tmp[0], tmp[1], addr, len);
  304. return emulated;
  305. }
  306. /*
  307. * Cuts out inst bits with ordering according to spec.
  308. * That means the leftmost bit is zero. All given bits are included.
  309. */
  310. static inline u32 inst_get_field(u32 inst, int msb, int lsb)
  311. {
  312. return kvmppc_get_field(inst, msb + 32, lsb + 32);
  313. }
  314. /*
  315. * Replaces inst bits with ordering according to spec.
  316. */
  317. static inline u32 inst_set_field(u32 inst, int msb, int lsb, int value)
  318. {
  319. return kvmppc_set_field(inst, msb + 32, lsb + 32, value);
  320. }
  321. bool kvmppc_inst_is_paired_single(struct kvm_vcpu *vcpu, u32 inst)
  322. {
  323. if (!(vcpu->arch.hflags & BOOK3S_HFLAG_PAIRED_SINGLE))
  324. return false;
  325. switch (get_op(inst)) {
  326. case OP_PSQ_L:
  327. case OP_PSQ_LU:
  328. case OP_PSQ_ST:
  329. case OP_PSQ_STU:
  330. case OP_LFS:
  331. case OP_LFSU:
  332. case OP_LFD:
  333. case OP_LFDU:
  334. case OP_STFS:
  335. case OP_STFSU:
  336. case OP_STFD:
  337. case OP_STFDU:
  338. return true;
  339. case 4:
  340. /* X form */
  341. switch (inst_get_field(inst, 21, 30)) {
  342. case OP_4X_PS_CMPU0:
  343. case OP_4X_PSQ_LX:
  344. case OP_4X_PS_CMPO0:
  345. case OP_4X_PSQ_LUX:
  346. case OP_4X_PS_NEG:
  347. case OP_4X_PS_CMPU1:
  348. case OP_4X_PS_MR:
  349. case OP_4X_PS_CMPO1:
  350. case OP_4X_PS_NABS:
  351. case OP_4X_PS_ABS:
  352. case OP_4X_PS_MERGE00:
  353. case OP_4X_PS_MERGE01:
  354. case OP_4X_PS_MERGE10:
  355. case OP_4X_PS_MERGE11:
  356. return true;
  357. }
  358. /* XW form */
  359. switch (inst_get_field(inst, 25, 30)) {
  360. case OP_4XW_PSQ_STX:
  361. case OP_4XW_PSQ_STUX:
  362. return true;
  363. }
  364. /* A form */
  365. switch (inst_get_field(inst, 26, 30)) {
  366. case OP_4A_PS_SUM1:
  367. case OP_4A_PS_SUM0:
  368. case OP_4A_PS_MULS0:
  369. case OP_4A_PS_MULS1:
  370. case OP_4A_PS_MADDS0:
  371. case OP_4A_PS_MADDS1:
  372. case OP_4A_PS_DIV:
  373. case OP_4A_PS_SUB:
  374. case OP_4A_PS_ADD:
  375. case OP_4A_PS_SEL:
  376. case OP_4A_PS_RES:
  377. case OP_4A_PS_MUL:
  378. case OP_4A_PS_RSQRTE:
  379. case OP_4A_PS_MSUB:
  380. case OP_4A_PS_MADD:
  381. case OP_4A_PS_NMSUB:
  382. case OP_4A_PS_NMADD:
  383. return true;
  384. }
  385. break;
  386. case 59:
  387. switch (inst_get_field(inst, 21, 30)) {
  388. case OP_59_FADDS:
  389. case OP_59_FSUBS:
  390. case OP_59_FDIVS:
  391. case OP_59_FRES:
  392. case OP_59_FRSQRTES:
  393. return true;
  394. }
  395. switch (inst_get_field(inst, 26, 30)) {
  396. case OP_59_FMULS:
  397. case OP_59_FMSUBS:
  398. case OP_59_FMADDS:
  399. case OP_59_FNMSUBS:
  400. case OP_59_FNMADDS:
  401. return true;
  402. }
  403. break;
  404. case 63:
  405. switch (inst_get_field(inst, 21, 30)) {
  406. case OP_63_MTFSB0:
  407. case OP_63_MTFSB1:
  408. case OP_63_MTFSF:
  409. case OP_63_MTFSFI:
  410. case OP_63_MCRFS:
  411. case OP_63_MFFS:
  412. case OP_63_FCMPU:
  413. case OP_63_FCMPO:
  414. case OP_63_FNEG:
  415. case OP_63_FMR:
  416. case OP_63_FABS:
  417. case OP_63_FRSP:
  418. case OP_63_FDIV:
  419. case OP_63_FADD:
  420. case OP_63_FSUB:
  421. case OP_63_FCTIW:
  422. case OP_63_FCTIWZ:
  423. case OP_63_FRSQRTE:
  424. case OP_63_FCPSGN:
  425. return true;
  426. }
  427. switch (inst_get_field(inst, 26, 30)) {
  428. case OP_63_FMUL:
  429. case OP_63_FSEL:
  430. case OP_63_FMSUB:
  431. case OP_63_FMADD:
  432. case OP_63_FNMSUB:
  433. case OP_63_FNMADD:
  434. return true;
  435. }
  436. break;
  437. case 31:
  438. switch (inst_get_field(inst, 21, 30)) {
  439. case OP_31_LFSX:
  440. case OP_31_LFSUX:
  441. case OP_31_LFDX:
  442. case OP_31_LFDUX:
  443. case OP_31_STFSX:
  444. case OP_31_STFSUX:
  445. case OP_31_STFX:
  446. case OP_31_STFUX:
  447. case OP_31_STFIWX:
  448. return true;
  449. }
  450. break;
  451. }
  452. return false;
  453. }
  454. static int get_d_signext(u32 inst)
  455. {
  456. int d = inst & 0x8ff;
  457. if (d & 0x800)
  458. return -(d & 0x7ff);
  459. return (d & 0x7ff);
  460. }
  461. static int kvmppc_ps_three_in(struct kvm_vcpu *vcpu, bool rc,
  462. int reg_out, int reg_in1, int reg_in2,
  463. int reg_in3, int scalar,
  464. void (*func)(u64 *fpscr,
  465. u32 *dst, u32 *src1,
  466. u32 *src2, u32 *src3))
  467. {
  468. u32 *qpr = vcpu->arch.qpr;
  469. u32 ps0_out;
  470. u32 ps0_in1, ps0_in2, ps0_in3;
  471. u32 ps1_in1, ps1_in2, ps1_in3;
  472. /* RC */
  473. WARN_ON(rc);
  474. /* PS0 */
  475. kvm_cvt_df(&VCPU_FPR(vcpu, reg_in1), &ps0_in1);
  476. kvm_cvt_df(&VCPU_FPR(vcpu, reg_in2), &ps0_in2);
  477. kvm_cvt_df(&VCPU_FPR(vcpu, reg_in3), &ps0_in3);
  478. if (scalar & SCALAR_LOW)
  479. ps0_in2 = qpr[reg_in2];
  480. func(&vcpu->arch.fp.fpscr, &ps0_out, &ps0_in1, &ps0_in2, &ps0_in3);
  481. dprintk(KERN_INFO "PS3 ps0 -> f(0x%x, 0x%x, 0x%x) = 0x%x\n",
  482. ps0_in1, ps0_in2, ps0_in3, ps0_out);
  483. if (!(scalar & SCALAR_NO_PS0))
  484. kvm_cvt_fd(&ps0_out, &VCPU_FPR(vcpu, reg_out));
  485. /* PS1 */
  486. ps1_in1 = qpr[reg_in1];
  487. ps1_in2 = qpr[reg_in2];
  488. ps1_in3 = qpr[reg_in3];
  489. if (scalar & SCALAR_HIGH)
  490. ps1_in2 = ps0_in2;
  491. if (!(scalar & SCALAR_NO_PS1))
  492. func(&vcpu->arch.fp.fpscr, &qpr[reg_out], &ps1_in1, &ps1_in2, &ps1_in3);
  493. dprintk(KERN_INFO "PS3 ps1 -> f(0x%x, 0x%x, 0x%x) = 0x%x\n",
  494. ps1_in1, ps1_in2, ps1_in3, qpr[reg_out]);
  495. return EMULATE_DONE;
  496. }
  497. static int kvmppc_ps_two_in(struct kvm_vcpu *vcpu, bool rc,
  498. int reg_out, int reg_in1, int reg_in2,
  499. int scalar,
  500. void (*func)(u64 *fpscr,
  501. u32 *dst, u32 *src1,
  502. u32 *src2))
  503. {
  504. u32 *qpr = vcpu->arch.qpr;
  505. u32 ps0_out;
  506. u32 ps0_in1, ps0_in2;
  507. u32 ps1_out;
  508. u32 ps1_in1, ps1_in2;
  509. /* RC */
  510. WARN_ON(rc);
  511. /* PS0 */
  512. kvm_cvt_df(&VCPU_FPR(vcpu, reg_in1), &ps0_in1);
  513. if (scalar & SCALAR_LOW)
  514. ps0_in2 = qpr[reg_in2];
  515. else
  516. kvm_cvt_df(&VCPU_FPR(vcpu, reg_in2), &ps0_in2);
  517. func(&vcpu->arch.fp.fpscr, &ps0_out, &ps0_in1, &ps0_in2);
  518. if (!(scalar & SCALAR_NO_PS0)) {
  519. dprintk(KERN_INFO "PS2 ps0 -> f(0x%x, 0x%x) = 0x%x\n",
  520. ps0_in1, ps0_in2, ps0_out);
  521. kvm_cvt_fd(&ps0_out, &VCPU_FPR(vcpu, reg_out));
  522. }
  523. /* PS1 */
  524. ps1_in1 = qpr[reg_in1];
  525. ps1_in2 = qpr[reg_in2];
  526. if (scalar & SCALAR_HIGH)
  527. ps1_in2 = ps0_in2;
  528. func(&vcpu->arch.fp.fpscr, &ps1_out, &ps1_in1, &ps1_in2);
  529. if (!(scalar & SCALAR_NO_PS1)) {
  530. qpr[reg_out] = ps1_out;
  531. dprintk(KERN_INFO "PS2 ps1 -> f(0x%x, 0x%x) = 0x%x\n",
  532. ps1_in1, ps1_in2, qpr[reg_out]);
  533. }
  534. return EMULATE_DONE;
  535. }
  536. static int kvmppc_ps_one_in(struct kvm_vcpu *vcpu, bool rc,
  537. int reg_out, int reg_in,
  538. void (*func)(u64 *t,
  539. u32 *dst, u32 *src1))
  540. {
  541. u32 *qpr = vcpu->arch.qpr;
  542. u32 ps0_out, ps0_in;
  543. u32 ps1_in;
  544. /* RC */
  545. WARN_ON(rc);
  546. /* PS0 */
  547. kvm_cvt_df(&VCPU_FPR(vcpu, reg_in), &ps0_in);
  548. func(&vcpu->arch.fp.fpscr, &ps0_out, &ps0_in);
  549. dprintk(KERN_INFO "PS1 ps0 -> f(0x%x) = 0x%x\n",
  550. ps0_in, ps0_out);
  551. kvm_cvt_fd(&ps0_out, &VCPU_FPR(vcpu, reg_out));
  552. /* PS1 */
  553. ps1_in = qpr[reg_in];
  554. func(&vcpu->arch.fp.fpscr, &qpr[reg_out], &ps1_in);
  555. dprintk(KERN_INFO "PS1 ps1 -> f(0x%x) = 0x%x\n",
  556. ps1_in, qpr[reg_out]);
  557. return EMULATE_DONE;
  558. }
  559. int kvmppc_emulate_paired_single(struct kvm_run *run, struct kvm_vcpu *vcpu)
  560. {
  561. u32 inst;
  562. enum emulation_result emulated = EMULATE_DONE;
  563. int ax_rd, ax_ra, ax_rb, ax_rc;
  564. short full_d;
  565. u64 *fpr_d, *fpr_a, *fpr_b, *fpr_c;
  566. bool rcomp;
  567. u32 cr;
  568. #ifdef DEBUG
  569. int i;
  570. #endif
  571. emulated = kvmppc_get_last_inst(vcpu, INST_GENERIC, &inst);
  572. if (emulated != EMULATE_DONE)
  573. return emulated;
  574. ax_rd = inst_get_field(inst, 6, 10);
  575. ax_ra = inst_get_field(inst, 11, 15);
  576. ax_rb = inst_get_field(inst, 16, 20);
  577. ax_rc = inst_get_field(inst, 21, 25);
  578. full_d = inst_get_field(inst, 16, 31);
  579. fpr_d = &VCPU_FPR(vcpu, ax_rd);
  580. fpr_a = &VCPU_FPR(vcpu, ax_ra);
  581. fpr_b = &VCPU_FPR(vcpu, ax_rb);
  582. fpr_c = &VCPU_FPR(vcpu, ax_rc);
  583. rcomp = (inst & 1) ? true : false;
  584. cr = kvmppc_get_cr(vcpu);
  585. if (!kvmppc_inst_is_paired_single(vcpu, inst))
  586. return EMULATE_FAIL;
  587. if (!(kvmppc_get_msr(vcpu) & MSR_FP)) {
  588. kvmppc_book3s_queue_irqprio(vcpu, BOOK3S_INTERRUPT_FP_UNAVAIL);
  589. return EMULATE_AGAIN;
  590. }
  591. kvmppc_giveup_ext(vcpu, MSR_FP);
  592. preempt_disable();
  593. enable_kernel_fp();
  594. /* Do we need to clear FE0 / FE1 here? Don't think so. */
  595. #ifdef DEBUG
  596. for (i = 0; i < ARRAY_SIZE(vcpu->arch.fp.fpr); i++) {
  597. u32 f;
  598. kvm_cvt_df(&VCPU_FPR(vcpu, i), &f);
  599. dprintk(KERN_INFO "FPR[%d] = 0x%x / 0x%llx QPR[%d] = 0x%x\n",
  600. i, f, VCPU_FPR(vcpu, i), i, vcpu->arch.qpr[i]);
  601. }
  602. #endif
  603. switch (get_op(inst)) {
  604. case OP_PSQ_L:
  605. {
  606. ulong addr = ax_ra ? kvmppc_get_gpr(vcpu, ax_ra) : 0;
  607. bool w = inst_get_field(inst, 16, 16) ? true : false;
  608. int i = inst_get_field(inst, 17, 19);
  609. addr += get_d_signext(inst);
  610. emulated = kvmppc_emulate_psq_load(run, vcpu, ax_rd, addr, w, i);
  611. break;
  612. }
  613. case OP_PSQ_LU:
  614. {
  615. ulong addr = kvmppc_get_gpr(vcpu, ax_ra);
  616. bool w = inst_get_field(inst, 16, 16) ? true : false;
  617. int i = inst_get_field(inst, 17, 19);
  618. addr += get_d_signext(inst);
  619. emulated = kvmppc_emulate_psq_load(run, vcpu, ax_rd, addr, w, i);
  620. if (emulated == EMULATE_DONE)
  621. kvmppc_set_gpr(vcpu, ax_ra, addr);
  622. break;
  623. }
  624. case OP_PSQ_ST:
  625. {
  626. ulong addr = ax_ra ? kvmppc_get_gpr(vcpu, ax_ra) : 0;
  627. bool w = inst_get_field(inst, 16, 16) ? true : false;
  628. int i = inst_get_field(inst, 17, 19);
  629. addr += get_d_signext(inst);
  630. emulated = kvmppc_emulate_psq_store(run, vcpu, ax_rd, addr, w, i);
  631. break;
  632. }
  633. case OP_PSQ_STU:
  634. {
  635. ulong addr = kvmppc_get_gpr(vcpu, ax_ra);
  636. bool w = inst_get_field(inst, 16, 16) ? true : false;
  637. int i = inst_get_field(inst, 17, 19);
  638. addr += get_d_signext(inst);
  639. emulated = kvmppc_emulate_psq_store(run, vcpu, ax_rd, addr, w, i);
  640. if (emulated == EMULATE_DONE)
  641. kvmppc_set_gpr(vcpu, ax_ra, addr);
  642. break;
  643. }
  644. case 4:
  645. /* X form */
  646. switch (inst_get_field(inst, 21, 30)) {
  647. case OP_4X_PS_CMPU0:
  648. /* XXX */
  649. emulated = EMULATE_FAIL;
  650. break;
  651. case OP_4X_PSQ_LX:
  652. {
  653. ulong addr = ax_ra ? kvmppc_get_gpr(vcpu, ax_ra) : 0;
  654. bool w = inst_get_field(inst, 21, 21) ? true : false;
  655. int i = inst_get_field(inst, 22, 24);
  656. addr += kvmppc_get_gpr(vcpu, ax_rb);
  657. emulated = kvmppc_emulate_psq_load(run, vcpu, ax_rd, addr, w, i);
  658. break;
  659. }
  660. case OP_4X_PS_CMPO0:
  661. /* XXX */
  662. emulated = EMULATE_FAIL;
  663. break;
  664. case OP_4X_PSQ_LUX:
  665. {
  666. ulong addr = kvmppc_get_gpr(vcpu, ax_ra);
  667. bool w = inst_get_field(inst, 21, 21) ? true : false;
  668. int i = inst_get_field(inst, 22, 24);
  669. addr += kvmppc_get_gpr(vcpu, ax_rb);
  670. emulated = kvmppc_emulate_psq_load(run, vcpu, ax_rd, addr, w, i);
  671. if (emulated == EMULATE_DONE)
  672. kvmppc_set_gpr(vcpu, ax_ra, addr);
  673. break;
  674. }
  675. case OP_4X_PS_NEG:
  676. VCPU_FPR(vcpu, ax_rd) = VCPU_FPR(vcpu, ax_rb);
  677. VCPU_FPR(vcpu, ax_rd) ^= 0x8000000000000000ULL;
  678. vcpu->arch.qpr[ax_rd] = vcpu->arch.qpr[ax_rb];
  679. vcpu->arch.qpr[ax_rd] ^= 0x80000000;
  680. break;
  681. case OP_4X_PS_CMPU1:
  682. /* XXX */
  683. emulated = EMULATE_FAIL;
  684. break;
  685. case OP_4X_PS_MR:
  686. WARN_ON(rcomp);
  687. VCPU_FPR(vcpu, ax_rd) = VCPU_FPR(vcpu, ax_rb);
  688. vcpu->arch.qpr[ax_rd] = vcpu->arch.qpr[ax_rb];
  689. break;
  690. case OP_4X_PS_CMPO1:
  691. /* XXX */
  692. emulated = EMULATE_FAIL;
  693. break;
  694. case OP_4X_PS_NABS:
  695. WARN_ON(rcomp);
  696. VCPU_FPR(vcpu, ax_rd) = VCPU_FPR(vcpu, ax_rb);
  697. VCPU_FPR(vcpu, ax_rd) |= 0x8000000000000000ULL;
  698. vcpu->arch.qpr[ax_rd] = vcpu->arch.qpr[ax_rb];
  699. vcpu->arch.qpr[ax_rd] |= 0x80000000;
  700. break;
  701. case OP_4X_PS_ABS:
  702. WARN_ON(rcomp);
  703. VCPU_FPR(vcpu, ax_rd) = VCPU_FPR(vcpu, ax_rb);
  704. VCPU_FPR(vcpu, ax_rd) &= ~0x8000000000000000ULL;
  705. vcpu->arch.qpr[ax_rd] = vcpu->arch.qpr[ax_rb];
  706. vcpu->arch.qpr[ax_rd] &= ~0x80000000;
  707. break;
  708. case OP_4X_PS_MERGE00:
  709. WARN_ON(rcomp);
  710. VCPU_FPR(vcpu, ax_rd) = VCPU_FPR(vcpu, ax_ra);
  711. /* vcpu->arch.qpr[ax_rd] = VCPU_FPR(vcpu, ax_rb); */
  712. kvm_cvt_df(&VCPU_FPR(vcpu, ax_rb),
  713. &vcpu->arch.qpr[ax_rd]);
  714. break;
  715. case OP_4X_PS_MERGE01:
  716. WARN_ON(rcomp);
  717. VCPU_FPR(vcpu, ax_rd) = VCPU_FPR(vcpu, ax_ra);
  718. vcpu->arch.qpr[ax_rd] = vcpu->arch.qpr[ax_rb];
  719. break;
  720. case OP_4X_PS_MERGE10:
  721. WARN_ON(rcomp);
  722. /* VCPU_FPR(vcpu, ax_rd) = vcpu->arch.qpr[ax_ra]; */
  723. kvm_cvt_fd(&vcpu->arch.qpr[ax_ra],
  724. &VCPU_FPR(vcpu, ax_rd));
  725. /* vcpu->arch.qpr[ax_rd] = VCPU_FPR(vcpu, ax_rb); */
  726. kvm_cvt_df(&VCPU_FPR(vcpu, ax_rb),
  727. &vcpu->arch.qpr[ax_rd]);
  728. break;
  729. case OP_4X_PS_MERGE11:
  730. WARN_ON(rcomp);
  731. /* VCPU_FPR(vcpu, ax_rd) = vcpu->arch.qpr[ax_ra]; */
  732. kvm_cvt_fd(&vcpu->arch.qpr[ax_ra],
  733. &VCPU_FPR(vcpu, ax_rd));
  734. vcpu->arch.qpr[ax_rd] = vcpu->arch.qpr[ax_rb];
  735. break;
  736. }
  737. /* XW form */
  738. switch (inst_get_field(inst, 25, 30)) {
  739. case OP_4XW_PSQ_STX:
  740. {
  741. ulong addr = ax_ra ? kvmppc_get_gpr(vcpu, ax_ra) : 0;
  742. bool w = inst_get_field(inst, 21, 21) ? true : false;
  743. int i = inst_get_field(inst, 22, 24);
  744. addr += kvmppc_get_gpr(vcpu, ax_rb);
  745. emulated = kvmppc_emulate_psq_store(run, vcpu, ax_rd, addr, w, i);
  746. break;
  747. }
  748. case OP_4XW_PSQ_STUX:
  749. {
  750. ulong addr = kvmppc_get_gpr(vcpu, ax_ra);
  751. bool w = inst_get_field(inst, 21, 21) ? true : false;
  752. int i = inst_get_field(inst, 22, 24);
  753. addr += kvmppc_get_gpr(vcpu, ax_rb);
  754. emulated = kvmppc_emulate_psq_store(run, vcpu, ax_rd, addr, w, i);
  755. if (emulated == EMULATE_DONE)
  756. kvmppc_set_gpr(vcpu, ax_ra, addr);
  757. break;
  758. }
  759. }
  760. /* A form */
  761. switch (inst_get_field(inst, 26, 30)) {
  762. case OP_4A_PS_SUM1:
  763. emulated = kvmppc_ps_two_in(vcpu, rcomp, ax_rd,
  764. ax_rb, ax_ra, SCALAR_NO_PS0 | SCALAR_HIGH, fps_fadds);
  765. VCPU_FPR(vcpu, ax_rd) = VCPU_FPR(vcpu, ax_rc);
  766. break;
  767. case OP_4A_PS_SUM0:
  768. emulated = kvmppc_ps_two_in(vcpu, rcomp, ax_rd,
  769. ax_ra, ax_rb, SCALAR_NO_PS1 | SCALAR_LOW, fps_fadds);
  770. vcpu->arch.qpr[ax_rd] = vcpu->arch.qpr[ax_rc];
  771. break;
  772. case OP_4A_PS_MULS0:
  773. emulated = kvmppc_ps_two_in(vcpu, rcomp, ax_rd,
  774. ax_ra, ax_rc, SCALAR_HIGH, fps_fmuls);
  775. break;
  776. case OP_4A_PS_MULS1:
  777. emulated = kvmppc_ps_two_in(vcpu, rcomp, ax_rd,
  778. ax_ra, ax_rc, SCALAR_LOW, fps_fmuls);
  779. break;
  780. case OP_4A_PS_MADDS0:
  781. emulated = kvmppc_ps_three_in(vcpu, rcomp, ax_rd,
  782. ax_ra, ax_rc, ax_rb, SCALAR_HIGH, fps_fmadds);
  783. break;
  784. case OP_4A_PS_MADDS1:
  785. emulated = kvmppc_ps_three_in(vcpu, rcomp, ax_rd,
  786. ax_ra, ax_rc, ax_rb, SCALAR_LOW, fps_fmadds);
  787. break;
  788. case OP_4A_PS_DIV:
  789. emulated = kvmppc_ps_two_in(vcpu, rcomp, ax_rd,
  790. ax_ra, ax_rb, SCALAR_NONE, fps_fdivs);
  791. break;
  792. case OP_4A_PS_SUB:
  793. emulated = kvmppc_ps_two_in(vcpu, rcomp, ax_rd,
  794. ax_ra, ax_rb, SCALAR_NONE, fps_fsubs);
  795. break;
  796. case OP_4A_PS_ADD:
  797. emulated = kvmppc_ps_two_in(vcpu, rcomp, ax_rd,
  798. ax_ra, ax_rb, SCALAR_NONE, fps_fadds);
  799. break;
  800. case OP_4A_PS_SEL:
  801. emulated = kvmppc_ps_three_in(vcpu, rcomp, ax_rd,
  802. ax_ra, ax_rc, ax_rb, SCALAR_NONE, fps_fsel);
  803. break;
  804. case OP_4A_PS_RES:
  805. emulated = kvmppc_ps_one_in(vcpu, rcomp, ax_rd,
  806. ax_rb, fps_fres);
  807. break;
  808. case OP_4A_PS_MUL:
  809. emulated = kvmppc_ps_two_in(vcpu, rcomp, ax_rd,
  810. ax_ra, ax_rc, SCALAR_NONE, fps_fmuls);
  811. break;
  812. case OP_4A_PS_RSQRTE:
  813. emulated = kvmppc_ps_one_in(vcpu, rcomp, ax_rd,
  814. ax_rb, fps_frsqrte);
  815. break;
  816. case OP_4A_PS_MSUB:
  817. emulated = kvmppc_ps_three_in(vcpu, rcomp, ax_rd,
  818. ax_ra, ax_rc, ax_rb, SCALAR_NONE, fps_fmsubs);
  819. break;
  820. case OP_4A_PS_MADD:
  821. emulated = kvmppc_ps_three_in(vcpu, rcomp, ax_rd,
  822. ax_ra, ax_rc, ax_rb, SCALAR_NONE, fps_fmadds);
  823. break;
  824. case OP_4A_PS_NMSUB:
  825. emulated = kvmppc_ps_three_in(vcpu, rcomp, ax_rd,
  826. ax_ra, ax_rc, ax_rb, SCALAR_NONE, fps_fnmsubs);
  827. break;
  828. case OP_4A_PS_NMADD:
  829. emulated = kvmppc_ps_three_in(vcpu, rcomp, ax_rd,
  830. ax_ra, ax_rc, ax_rb, SCALAR_NONE, fps_fnmadds);
  831. break;
  832. }
  833. break;
  834. /* Real FPU operations */
  835. case OP_LFS:
  836. {
  837. ulong addr = (ax_ra ? kvmppc_get_gpr(vcpu, ax_ra) : 0) + full_d;
  838. emulated = kvmppc_emulate_fpr_load(run, vcpu, ax_rd, addr,
  839. FPU_LS_SINGLE);
  840. break;
  841. }
  842. case OP_LFSU:
  843. {
  844. ulong addr = kvmppc_get_gpr(vcpu, ax_ra) + full_d;
  845. emulated = kvmppc_emulate_fpr_load(run, vcpu, ax_rd, addr,
  846. FPU_LS_SINGLE);
  847. if (emulated == EMULATE_DONE)
  848. kvmppc_set_gpr(vcpu, ax_ra, addr);
  849. break;
  850. }
  851. case OP_LFD:
  852. {
  853. ulong addr = (ax_ra ? kvmppc_get_gpr(vcpu, ax_ra) : 0) + full_d;
  854. emulated = kvmppc_emulate_fpr_load(run, vcpu, ax_rd, addr,
  855. FPU_LS_DOUBLE);
  856. break;
  857. }
  858. case OP_LFDU:
  859. {
  860. ulong addr = kvmppc_get_gpr(vcpu, ax_ra) + full_d;
  861. emulated = kvmppc_emulate_fpr_load(run, vcpu, ax_rd, addr,
  862. FPU_LS_DOUBLE);
  863. if (emulated == EMULATE_DONE)
  864. kvmppc_set_gpr(vcpu, ax_ra, addr);
  865. break;
  866. }
  867. case OP_STFS:
  868. {
  869. ulong addr = (ax_ra ? kvmppc_get_gpr(vcpu, ax_ra) : 0) + full_d;
  870. emulated = kvmppc_emulate_fpr_store(run, vcpu, ax_rd, addr,
  871. FPU_LS_SINGLE);
  872. break;
  873. }
  874. case OP_STFSU:
  875. {
  876. ulong addr = kvmppc_get_gpr(vcpu, ax_ra) + full_d;
  877. emulated = kvmppc_emulate_fpr_store(run, vcpu, ax_rd, addr,
  878. FPU_LS_SINGLE);
  879. if (emulated == EMULATE_DONE)
  880. kvmppc_set_gpr(vcpu, ax_ra, addr);
  881. break;
  882. }
  883. case OP_STFD:
  884. {
  885. ulong addr = (ax_ra ? kvmppc_get_gpr(vcpu, ax_ra) : 0) + full_d;
  886. emulated = kvmppc_emulate_fpr_store(run, vcpu, ax_rd, addr,
  887. FPU_LS_DOUBLE);
  888. break;
  889. }
  890. case OP_STFDU:
  891. {
  892. ulong addr = kvmppc_get_gpr(vcpu, ax_ra) + full_d;
  893. emulated = kvmppc_emulate_fpr_store(run, vcpu, ax_rd, addr,
  894. FPU_LS_DOUBLE);
  895. if (emulated == EMULATE_DONE)
  896. kvmppc_set_gpr(vcpu, ax_ra, addr);
  897. break;
  898. }
  899. case 31:
  900. switch (inst_get_field(inst, 21, 30)) {
  901. case OP_31_LFSX:
  902. {
  903. ulong addr = ax_ra ? kvmppc_get_gpr(vcpu, ax_ra) : 0;
  904. addr += kvmppc_get_gpr(vcpu, ax_rb);
  905. emulated = kvmppc_emulate_fpr_load(run, vcpu, ax_rd,
  906. addr, FPU_LS_SINGLE);
  907. break;
  908. }
  909. case OP_31_LFSUX:
  910. {
  911. ulong addr = kvmppc_get_gpr(vcpu, ax_ra) +
  912. kvmppc_get_gpr(vcpu, ax_rb);
  913. emulated = kvmppc_emulate_fpr_load(run, vcpu, ax_rd,
  914. addr, FPU_LS_SINGLE);
  915. if (emulated == EMULATE_DONE)
  916. kvmppc_set_gpr(vcpu, ax_ra, addr);
  917. break;
  918. }
  919. case OP_31_LFDX:
  920. {
  921. ulong addr = (ax_ra ? kvmppc_get_gpr(vcpu, ax_ra) : 0) +
  922. kvmppc_get_gpr(vcpu, ax_rb);
  923. emulated = kvmppc_emulate_fpr_load(run, vcpu, ax_rd,
  924. addr, FPU_LS_DOUBLE);
  925. break;
  926. }
  927. case OP_31_LFDUX:
  928. {
  929. ulong addr = kvmppc_get_gpr(vcpu, ax_ra) +
  930. kvmppc_get_gpr(vcpu, ax_rb);
  931. emulated = kvmppc_emulate_fpr_load(run, vcpu, ax_rd,
  932. addr, FPU_LS_DOUBLE);
  933. if (emulated == EMULATE_DONE)
  934. kvmppc_set_gpr(vcpu, ax_ra, addr);
  935. break;
  936. }
  937. case OP_31_STFSX:
  938. {
  939. ulong addr = (ax_ra ? kvmppc_get_gpr(vcpu, ax_ra) : 0) +
  940. kvmppc_get_gpr(vcpu, ax_rb);
  941. emulated = kvmppc_emulate_fpr_store(run, vcpu, ax_rd,
  942. addr, FPU_LS_SINGLE);
  943. break;
  944. }
  945. case OP_31_STFSUX:
  946. {
  947. ulong addr = kvmppc_get_gpr(vcpu, ax_ra) +
  948. kvmppc_get_gpr(vcpu, ax_rb);
  949. emulated = kvmppc_emulate_fpr_store(run, vcpu, ax_rd,
  950. addr, FPU_LS_SINGLE);
  951. if (emulated == EMULATE_DONE)
  952. kvmppc_set_gpr(vcpu, ax_ra, addr);
  953. break;
  954. }
  955. case OP_31_STFX:
  956. {
  957. ulong addr = (ax_ra ? kvmppc_get_gpr(vcpu, ax_ra) : 0) +
  958. kvmppc_get_gpr(vcpu, ax_rb);
  959. emulated = kvmppc_emulate_fpr_store(run, vcpu, ax_rd,
  960. addr, FPU_LS_DOUBLE);
  961. break;
  962. }
  963. case OP_31_STFUX:
  964. {
  965. ulong addr = kvmppc_get_gpr(vcpu, ax_ra) +
  966. kvmppc_get_gpr(vcpu, ax_rb);
  967. emulated = kvmppc_emulate_fpr_store(run, vcpu, ax_rd,
  968. addr, FPU_LS_DOUBLE);
  969. if (emulated == EMULATE_DONE)
  970. kvmppc_set_gpr(vcpu, ax_ra, addr);
  971. break;
  972. }
  973. case OP_31_STFIWX:
  974. {
  975. ulong addr = (ax_ra ? kvmppc_get_gpr(vcpu, ax_ra) : 0) +
  976. kvmppc_get_gpr(vcpu, ax_rb);
  977. emulated = kvmppc_emulate_fpr_store(run, vcpu, ax_rd,
  978. addr,
  979. FPU_LS_SINGLE_LOW);
  980. break;
  981. }
  982. break;
  983. }
  984. break;
  985. case 59:
  986. switch (inst_get_field(inst, 21, 30)) {
  987. case OP_59_FADDS:
  988. fpd_fadds(&vcpu->arch.fp.fpscr, &cr, fpr_d, fpr_a, fpr_b);
  989. kvmppc_sync_qpr(vcpu, ax_rd);
  990. break;
  991. case OP_59_FSUBS:
  992. fpd_fsubs(&vcpu->arch.fp.fpscr, &cr, fpr_d, fpr_a, fpr_b);
  993. kvmppc_sync_qpr(vcpu, ax_rd);
  994. break;
  995. case OP_59_FDIVS:
  996. fpd_fdivs(&vcpu->arch.fp.fpscr, &cr, fpr_d, fpr_a, fpr_b);
  997. kvmppc_sync_qpr(vcpu, ax_rd);
  998. break;
  999. case OP_59_FRES:
  1000. fpd_fres(&vcpu->arch.fp.fpscr, &cr, fpr_d, fpr_b);
  1001. kvmppc_sync_qpr(vcpu, ax_rd);
  1002. break;
  1003. case OP_59_FRSQRTES:
  1004. fpd_frsqrtes(&vcpu->arch.fp.fpscr, &cr, fpr_d, fpr_b);
  1005. kvmppc_sync_qpr(vcpu, ax_rd);
  1006. break;
  1007. }
  1008. switch (inst_get_field(inst, 26, 30)) {
  1009. case OP_59_FMULS:
  1010. fpd_fmuls(&vcpu->arch.fp.fpscr, &cr, fpr_d, fpr_a, fpr_c);
  1011. kvmppc_sync_qpr(vcpu, ax_rd);
  1012. break;
  1013. case OP_59_FMSUBS:
  1014. fpd_fmsubs(&vcpu->arch.fp.fpscr, &cr, fpr_d, fpr_a, fpr_c, fpr_b);
  1015. kvmppc_sync_qpr(vcpu, ax_rd);
  1016. break;
  1017. case OP_59_FMADDS:
  1018. fpd_fmadds(&vcpu->arch.fp.fpscr, &cr, fpr_d, fpr_a, fpr_c, fpr_b);
  1019. kvmppc_sync_qpr(vcpu, ax_rd);
  1020. break;
  1021. case OP_59_FNMSUBS:
  1022. fpd_fnmsubs(&vcpu->arch.fp.fpscr, &cr, fpr_d, fpr_a, fpr_c, fpr_b);
  1023. kvmppc_sync_qpr(vcpu, ax_rd);
  1024. break;
  1025. case OP_59_FNMADDS:
  1026. fpd_fnmadds(&vcpu->arch.fp.fpscr, &cr, fpr_d, fpr_a, fpr_c, fpr_b);
  1027. kvmppc_sync_qpr(vcpu, ax_rd);
  1028. break;
  1029. }
  1030. break;
  1031. case 63:
  1032. switch (inst_get_field(inst, 21, 30)) {
  1033. case OP_63_MTFSB0:
  1034. case OP_63_MTFSB1:
  1035. case OP_63_MCRFS:
  1036. case OP_63_MTFSFI:
  1037. /* XXX need to implement */
  1038. break;
  1039. case OP_63_MFFS:
  1040. /* XXX missing CR */
  1041. *fpr_d = vcpu->arch.fp.fpscr;
  1042. break;
  1043. case OP_63_MTFSF:
  1044. /* XXX missing fm bits */
  1045. /* XXX missing CR */
  1046. vcpu->arch.fp.fpscr = *fpr_b;
  1047. break;
  1048. case OP_63_FCMPU:
  1049. {
  1050. u32 tmp_cr;
  1051. u32 cr0_mask = 0xf0000000;
  1052. u32 cr_shift = inst_get_field(inst, 6, 8) * 4;
  1053. fpd_fcmpu(&vcpu->arch.fp.fpscr, &tmp_cr, fpr_a, fpr_b);
  1054. cr &= ~(cr0_mask >> cr_shift);
  1055. cr |= (cr & cr0_mask) >> cr_shift;
  1056. break;
  1057. }
  1058. case OP_63_FCMPO:
  1059. {
  1060. u32 tmp_cr;
  1061. u32 cr0_mask = 0xf0000000;
  1062. u32 cr_shift = inst_get_field(inst, 6, 8) * 4;
  1063. fpd_fcmpo(&vcpu->arch.fp.fpscr, &tmp_cr, fpr_a, fpr_b);
  1064. cr &= ~(cr0_mask >> cr_shift);
  1065. cr |= (cr & cr0_mask) >> cr_shift;
  1066. break;
  1067. }
  1068. case OP_63_FNEG:
  1069. fpd_fneg(&vcpu->arch.fp.fpscr, &cr, fpr_d, fpr_b);
  1070. break;
  1071. case OP_63_FMR:
  1072. *fpr_d = *fpr_b;
  1073. break;
  1074. case OP_63_FABS:
  1075. fpd_fabs(&vcpu->arch.fp.fpscr, &cr, fpr_d, fpr_b);
  1076. break;
  1077. case OP_63_FCPSGN:
  1078. fpd_fcpsgn(&vcpu->arch.fp.fpscr, &cr, fpr_d, fpr_a, fpr_b);
  1079. break;
  1080. case OP_63_FDIV:
  1081. fpd_fdiv(&vcpu->arch.fp.fpscr, &cr, fpr_d, fpr_a, fpr_b);
  1082. break;
  1083. case OP_63_FADD:
  1084. fpd_fadd(&vcpu->arch.fp.fpscr, &cr, fpr_d, fpr_a, fpr_b);
  1085. break;
  1086. case OP_63_FSUB:
  1087. fpd_fsub(&vcpu->arch.fp.fpscr, &cr, fpr_d, fpr_a, fpr_b);
  1088. break;
  1089. case OP_63_FCTIW:
  1090. fpd_fctiw(&vcpu->arch.fp.fpscr, &cr, fpr_d, fpr_b);
  1091. break;
  1092. case OP_63_FCTIWZ:
  1093. fpd_fctiwz(&vcpu->arch.fp.fpscr, &cr, fpr_d, fpr_b);
  1094. break;
  1095. case OP_63_FRSP:
  1096. fpd_frsp(&vcpu->arch.fp.fpscr, &cr, fpr_d, fpr_b);
  1097. kvmppc_sync_qpr(vcpu, ax_rd);
  1098. break;
  1099. case OP_63_FRSQRTE:
  1100. {
  1101. double one = 1.0f;
  1102. /* fD = sqrt(fB) */
  1103. fpd_fsqrt(&vcpu->arch.fp.fpscr, &cr, fpr_d, fpr_b);
  1104. /* fD = 1.0f / fD */
  1105. fpd_fdiv(&vcpu->arch.fp.fpscr, &cr, fpr_d, (u64*)&one, fpr_d);
  1106. break;
  1107. }
  1108. }
  1109. switch (inst_get_field(inst, 26, 30)) {
  1110. case OP_63_FMUL:
  1111. fpd_fmul(&vcpu->arch.fp.fpscr, &cr, fpr_d, fpr_a, fpr_c);
  1112. break;
  1113. case OP_63_FSEL:
  1114. fpd_fsel(&vcpu->arch.fp.fpscr, &cr, fpr_d, fpr_a, fpr_c, fpr_b);
  1115. break;
  1116. case OP_63_FMSUB:
  1117. fpd_fmsub(&vcpu->arch.fp.fpscr, &cr, fpr_d, fpr_a, fpr_c, fpr_b);
  1118. break;
  1119. case OP_63_FMADD:
  1120. fpd_fmadd(&vcpu->arch.fp.fpscr, &cr, fpr_d, fpr_a, fpr_c, fpr_b);
  1121. break;
  1122. case OP_63_FNMSUB:
  1123. fpd_fnmsub(&vcpu->arch.fp.fpscr, &cr, fpr_d, fpr_a, fpr_c, fpr_b);
  1124. break;
  1125. case OP_63_FNMADD:
  1126. fpd_fnmadd(&vcpu->arch.fp.fpscr, &cr, fpr_d, fpr_a, fpr_c, fpr_b);
  1127. break;
  1128. }
  1129. break;
  1130. }
  1131. #ifdef DEBUG
  1132. for (i = 0; i < ARRAY_SIZE(vcpu->arch.fp.fpr); i++) {
  1133. u32 f;
  1134. kvm_cvt_df(&VCPU_FPR(vcpu, i), &f);
  1135. dprintk(KERN_INFO "FPR[%d] = 0x%x\n", i, f);
  1136. }
  1137. #endif
  1138. if (rcomp)
  1139. kvmppc_set_cr(vcpu, cr);
  1140. preempt_enable();
  1141. return emulated;
  1142. }