pgtable_64.h 29 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029
  1. /*
  2. * pgtable.h: SpitFire page table operations.
  3. *
  4. * Copyright 1996,1997 David S. Miller (davem@caip.rutgers.edu)
  5. * Copyright 1997,1998 Jakub Jelinek (jj@sunsite.mff.cuni.cz)
  6. */
  7. #ifndef _SPARC64_PGTABLE_H
  8. #define _SPARC64_PGTABLE_H
  9. /* This file contains the functions and defines necessary to modify and use
  10. * the SpitFire page tables.
  11. */
  12. #include <linux/compiler.h>
  13. #include <linux/const.h>
  14. #include <asm/types.h>
  15. #include <asm/spitfire.h>
  16. #include <asm/asi.h>
  17. #include <asm/page.h>
  18. #include <asm/processor.h>
  19. /* The kernel image occupies 0x4000000 to 0x6000000 (4MB --> 96MB).
  20. * The page copy blockops can use 0x6000000 to 0x8000000.
  21. * The 8K TSB is mapped in the 0x8000000 to 0x8400000 range.
  22. * The 4M TSB is mapped in the 0x8400000 to 0x8800000 range.
  23. * The PROM resides in an area spanning 0xf0000000 to 0x100000000.
  24. * The vmalloc area spans 0x100000000 to 0x200000000.
  25. * Since modules need to be in the lowest 32-bits of the address space,
  26. * we place them right before the OBP area from 0x10000000 to 0xf0000000.
  27. * There is a single static kernel PMD which maps from 0x0 to address
  28. * 0x400000000.
  29. */
  30. #define TLBTEMP_BASE _AC(0x0000000006000000,UL)
  31. #define TSBMAP_8K_BASE _AC(0x0000000008000000,UL)
  32. #define TSBMAP_4M_BASE _AC(0x0000000008400000,UL)
  33. #define MODULES_VADDR _AC(0x0000000010000000,UL)
  34. #define MODULES_LEN _AC(0x00000000e0000000,UL)
  35. #define MODULES_END _AC(0x00000000f0000000,UL)
  36. #define LOW_OBP_ADDRESS _AC(0x00000000f0000000,UL)
  37. #define HI_OBP_ADDRESS _AC(0x0000000100000000,UL)
  38. #define VMALLOC_START _AC(0x0000000100000000,UL)
  39. #define VMEMMAP_BASE VMALLOC_END
  40. /* PMD_SHIFT determines the size of the area a second-level page
  41. * table can map
  42. */
  43. #define PMD_SHIFT (PAGE_SHIFT + (PAGE_SHIFT-3))
  44. #define PMD_SIZE (_AC(1,UL) << PMD_SHIFT)
  45. #define PMD_MASK (~(PMD_SIZE-1))
  46. #define PMD_BITS (PAGE_SHIFT - 3)
  47. /* PUD_SHIFT determines the size of the area a third-level page
  48. * table can map
  49. */
  50. #define PUD_SHIFT (PMD_SHIFT + PMD_BITS)
  51. #define PUD_SIZE (_AC(1,UL) << PUD_SHIFT)
  52. #define PUD_MASK (~(PUD_SIZE-1))
  53. #define PUD_BITS (PAGE_SHIFT - 3)
  54. /* PGDIR_SHIFT determines what a fourth-level page table entry can map */
  55. #define PGDIR_SHIFT (PUD_SHIFT + PUD_BITS)
  56. #define PGDIR_SIZE (_AC(1,UL) << PGDIR_SHIFT)
  57. #define PGDIR_MASK (~(PGDIR_SIZE-1))
  58. #define PGDIR_BITS (PAGE_SHIFT - 3)
  59. #if (MAX_PHYS_ADDRESS_BITS > PGDIR_SHIFT + PGDIR_BITS)
  60. #error MAX_PHYS_ADDRESS_BITS exceeds what kernel page tables can support
  61. #endif
  62. #if (PGDIR_SHIFT + PGDIR_BITS) != 53
  63. #error Page table parameters do not cover virtual address space properly.
  64. #endif
  65. #if (PMD_SHIFT != HPAGE_SHIFT)
  66. #error PMD_SHIFT must equal HPAGE_SHIFT for transparent huge pages.
  67. #endif
  68. #ifndef __ASSEMBLY__
  69. extern unsigned long VMALLOC_END;
  70. #define vmemmap ((struct page *)VMEMMAP_BASE)
  71. #include <linux/sched.h>
  72. bool kern_addr_valid(unsigned long addr);
  73. /* Entries per page directory level. */
  74. #define PTRS_PER_PTE (1UL << (PAGE_SHIFT-3))
  75. #define PTRS_PER_PMD (1UL << PMD_BITS)
  76. #define PTRS_PER_PUD (1UL << PUD_BITS)
  77. #define PTRS_PER_PGD (1UL << PGDIR_BITS)
  78. /* Kernel has a separate 44bit address space. */
  79. #define FIRST_USER_ADDRESS 0
  80. #define pmd_ERROR(e) \
  81. pr_err("%s:%d: bad pmd %p(%016lx) seen at (%pS)\n", \
  82. __FILE__, __LINE__, &(e), pmd_val(e), __builtin_return_address(0))
  83. #define pud_ERROR(e) \
  84. pr_err("%s:%d: bad pud %p(%016lx) seen at (%pS)\n", \
  85. __FILE__, __LINE__, &(e), pud_val(e), __builtin_return_address(0))
  86. #define pgd_ERROR(e) \
  87. pr_err("%s:%d: bad pgd %p(%016lx) seen at (%pS)\n", \
  88. __FILE__, __LINE__, &(e), pgd_val(e), __builtin_return_address(0))
  89. #endif /* !(__ASSEMBLY__) */
  90. /* PTE bits which are the same in SUN4U and SUN4V format. */
  91. #define _PAGE_VALID _AC(0x8000000000000000,UL) /* Valid TTE */
  92. #define _PAGE_R _AC(0x8000000000000000,UL) /* Keep ref bit uptodate*/
  93. #define _PAGE_SPECIAL _AC(0x0200000000000000,UL) /* Special page */
  94. #define _PAGE_PMD_HUGE _AC(0x0100000000000000,UL) /* Huge page */
  95. #define _PAGE_PUD_HUGE _PAGE_PMD_HUGE
  96. /* Advertise support for _PAGE_SPECIAL */
  97. #define __HAVE_ARCH_PTE_SPECIAL
  98. /* SUN4U pte bits... */
  99. #define _PAGE_SZ4MB_4U _AC(0x6000000000000000,UL) /* 4MB Page */
  100. #define _PAGE_SZ512K_4U _AC(0x4000000000000000,UL) /* 512K Page */
  101. #define _PAGE_SZ64K_4U _AC(0x2000000000000000,UL) /* 64K Page */
  102. #define _PAGE_SZ8K_4U _AC(0x0000000000000000,UL) /* 8K Page */
  103. #define _PAGE_NFO_4U _AC(0x1000000000000000,UL) /* No Fault Only */
  104. #define _PAGE_IE_4U _AC(0x0800000000000000,UL) /* Invert Endianness */
  105. #define _PAGE_SOFT2_4U _AC(0x07FC000000000000,UL) /* Software bits, set 2 */
  106. #define _PAGE_SPECIAL_4U _AC(0x0200000000000000,UL) /* Special page */
  107. #define _PAGE_PMD_HUGE_4U _AC(0x0100000000000000,UL) /* Huge page */
  108. #define _PAGE_RES1_4U _AC(0x0002000000000000,UL) /* Reserved */
  109. #define _PAGE_SZ32MB_4U _AC(0x0001000000000000,UL) /* (Panther) 32MB page */
  110. #define _PAGE_SZ256MB_4U _AC(0x2001000000000000,UL) /* (Panther) 256MB page */
  111. #define _PAGE_SZALL_4U _AC(0x6001000000000000,UL) /* All pgsz bits */
  112. #define _PAGE_SN_4U _AC(0x0000800000000000,UL) /* (Cheetah) Snoop */
  113. #define _PAGE_RES2_4U _AC(0x0000780000000000,UL) /* Reserved */
  114. #define _PAGE_PADDR_4U _AC(0x000007FFFFFFE000,UL) /* (Cheetah) pa[42:13] */
  115. #define _PAGE_SOFT_4U _AC(0x0000000000001F80,UL) /* Software bits: */
  116. #define _PAGE_EXEC_4U _AC(0x0000000000001000,UL) /* Executable SW bit */
  117. #define _PAGE_MODIFIED_4U _AC(0x0000000000000800,UL) /* Modified (dirty) */
  118. #define _PAGE_FILE_4U _AC(0x0000000000000800,UL) /* Pagecache page */
  119. #define _PAGE_ACCESSED_4U _AC(0x0000000000000400,UL) /* Accessed (ref'd) */
  120. #define _PAGE_READ_4U _AC(0x0000000000000200,UL) /* Readable SW Bit */
  121. #define _PAGE_WRITE_4U _AC(0x0000000000000100,UL) /* Writable SW Bit */
  122. #define _PAGE_PRESENT_4U _AC(0x0000000000000080,UL) /* Present */
  123. #define _PAGE_L_4U _AC(0x0000000000000040,UL) /* Locked TTE */
  124. #define _PAGE_CP_4U _AC(0x0000000000000020,UL) /* Cacheable in P-Cache */
  125. #define _PAGE_CV_4U _AC(0x0000000000000010,UL) /* Cacheable in V-Cache */
  126. #define _PAGE_E_4U _AC(0x0000000000000008,UL) /* side-Effect */
  127. #define _PAGE_P_4U _AC(0x0000000000000004,UL) /* Privileged Page */
  128. #define _PAGE_W_4U _AC(0x0000000000000002,UL) /* Writable */
  129. /* SUN4V pte bits... */
  130. #define _PAGE_NFO_4V _AC(0x4000000000000000,UL) /* No Fault Only */
  131. #define _PAGE_SOFT2_4V _AC(0x3F00000000000000,UL) /* Software bits, set 2 */
  132. #define _PAGE_MODIFIED_4V _AC(0x2000000000000000,UL) /* Modified (dirty) */
  133. #define _PAGE_ACCESSED_4V _AC(0x1000000000000000,UL) /* Accessed (ref'd) */
  134. #define _PAGE_READ_4V _AC(0x0800000000000000,UL) /* Readable SW Bit */
  135. #define _PAGE_WRITE_4V _AC(0x0400000000000000,UL) /* Writable SW Bit */
  136. #define _PAGE_SPECIAL_4V _AC(0x0200000000000000,UL) /* Special page */
  137. #define _PAGE_PMD_HUGE_4V _AC(0x0100000000000000,UL) /* Huge page */
  138. #define _PAGE_PADDR_4V _AC(0x00FFFFFFFFFFE000,UL) /* paddr[55:13] */
  139. #define _PAGE_IE_4V _AC(0x0000000000001000,UL) /* Invert Endianness */
  140. #define _PAGE_E_4V _AC(0x0000000000000800,UL) /* side-Effect */
  141. #define _PAGE_CP_4V _AC(0x0000000000000400,UL) /* Cacheable in P-Cache */
  142. #define _PAGE_CV_4V _AC(0x0000000000000200,UL) /* Cacheable in V-Cache */
  143. #define _PAGE_P_4V _AC(0x0000000000000100,UL) /* Privileged Page */
  144. #define _PAGE_EXEC_4V _AC(0x0000000000000080,UL) /* Executable Page */
  145. #define _PAGE_W_4V _AC(0x0000000000000040,UL) /* Writable */
  146. #define _PAGE_SOFT_4V _AC(0x0000000000000030,UL) /* Software bits */
  147. #define _PAGE_FILE_4V _AC(0x0000000000000020,UL) /* Pagecache page */
  148. #define _PAGE_PRESENT_4V _AC(0x0000000000000010,UL) /* Present */
  149. #define _PAGE_RESV_4V _AC(0x0000000000000008,UL) /* Reserved */
  150. #define _PAGE_SZ16GB_4V _AC(0x0000000000000007,UL) /* 16GB Page */
  151. #define _PAGE_SZ2GB_4V _AC(0x0000000000000006,UL) /* 2GB Page */
  152. #define _PAGE_SZ256MB_4V _AC(0x0000000000000005,UL) /* 256MB Page */
  153. #define _PAGE_SZ32MB_4V _AC(0x0000000000000004,UL) /* 32MB Page */
  154. #define _PAGE_SZ4MB_4V _AC(0x0000000000000003,UL) /* 4MB Page */
  155. #define _PAGE_SZ512K_4V _AC(0x0000000000000002,UL) /* 512K Page */
  156. #define _PAGE_SZ64K_4V _AC(0x0000000000000001,UL) /* 64K Page */
  157. #define _PAGE_SZ8K_4V _AC(0x0000000000000000,UL) /* 8K Page */
  158. #define _PAGE_SZALL_4V _AC(0x0000000000000007,UL) /* All pgsz bits */
  159. #define _PAGE_SZBITS_4U _PAGE_SZ8K_4U
  160. #define _PAGE_SZBITS_4V _PAGE_SZ8K_4V
  161. #if REAL_HPAGE_SHIFT != 22
  162. #error REAL_HPAGE_SHIFT and _PAGE_SZHUGE_foo must match up
  163. #endif
  164. #define _PAGE_SZHUGE_4U _PAGE_SZ4MB_4U
  165. #define _PAGE_SZHUGE_4V _PAGE_SZ4MB_4V
  166. /* These are actually filled in at boot time by sun4{u,v}_pgprot_init() */
  167. #define __P000 __pgprot(0)
  168. #define __P001 __pgprot(0)
  169. #define __P010 __pgprot(0)
  170. #define __P011 __pgprot(0)
  171. #define __P100 __pgprot(0)
  172. #define __P101 __pgprot(0)
  173. #define __P110 __pgprot(0)
  174. #define __P111 __pgprot(0)
  175. #define __S000 __pgprot(0)
  176. #define __S001 __pgprot(0)
  177. #define __S010 __pgprot(0)
  178. #define __S011 __pgprot(0)
  179. #define __S100 __pgprot(0)
  180. #define __S101 __pgprot(0)
  181. #define __S110 __pgprot(0)
  182. #define __S111 __pgprot(0)
  183. #ifndef __ASSEMBLY__
  184. pte_t mk_pte_io(unsigned long, pgprot_t, int, unsigned long);
  185. unsigned long pte_sz_bits(unsigned long size);
  186. extern pgprot_t PAGE_KERNEL;
  187. extern pgprot_t PAGE_KERNEL_LOCKED;
  188. extern pgprot_t PAGE_COPY;
  189. extern pgprot_t PAGE_SHARED;
  190. /* XXX This uglyness is for the atyfb driver's sparc mmap() support. XXX */
  191. extern unsigned long _PAGE_IE;
  192. extern unsigned long _PAGE_E;
  193. extern unsigned long _PAGE_CACHE;
  194. extern unsigned long pg_iobits;
  195. extern unsigned long _PAGE_ALL_SZ_BITS;
  196. extern struct page *mem_map_zero;
  197. #define ZERO_PAGE(vaddr) (mem_map_zero)
  198. /* PFNs are real physical page numbers. However, mem_map only begins to record
  199. * per-page information starting at pfn_base. This is to handle systems where
  200. * the first physical page in the machine is at some huge physical address,
  201. * such as 4GB. This is common on a partitioned E10000, for example.
  202. */
  203. static inline pte_t pfn_pte(unsigned long pfn, pgprot_t prot)
  204. {
  205. unsigned long paddr = pfn << PAGE_SHIFT;
  206. BUILD_BUG_ON(_PAGE_SZBITS_4U != 0UL || _PAGE_SZBITS_4V != 0UL);
  207. return __pte(paddr | pgprot_val(prot));
  208. }
  209. #define mk_pte(page, pgprot) pfn_pte(page_to_pfn(page), (pgprot))
  210. #ifdef CONFIG_TRANSPARENT_HUGEPAGE
  211. static inline pmd_t pfn_pmd(unsigned long page_nr, pgprot_t pgprot)
  212. {
  213. pte_t pte = pfn_pte(page_nr, pgprot);
  214. return __pmd(pte_val(pte));
  215. }
  216. #define mk_pmd(page, pgprot) pfn_pmd(page_to_pfn(page), (pgprot))
  217. #endif
  218. /* This one can be done with two shifts. */
  219. static inline unsigned long pte_pfn(pte_t pte)
  220. {
  221. unsigned long ret;
  222. __asm__ __volatile__(
  223. "\n661: sllx %1, %2, %0\n"
  224. " srlx %0, %3, %0\n"
  225. " .section .sun4v_2insn_patch, \"ax\"\n"
  226. " .word 661b\n"
  227. " sllx %1, %4, %0\n"
  228. " srlx %0, %5, %0\n"
  229. " .previous\n"
  230. : "=r" (ret)
  231. : "r" (pte_val(pte)),
  232. "i" (21), "i" (21 + PAGE_SHIFT),
  233. "i" (8), "i" (8 + PAGE_SHIFT));
  234. return ret;
  235. }
  236. #define pte_page(x) pfn_to_page(pte_pfn(x))
  237. static inline pte_t pte_modify(pte_t pte, pgprot_t prot)
  238. {
  239. unsigned long mask, tmp;
  240. /* SUN4U: 0x630107ffffffec38 (negated == 0x9cfef800000013c7)
  241. * SUN4V: 0x33ffffffffffee07 (negated == 0xcc000000000011f8)
  242. *
  243. * Even if we use negation tricks the result is still a 6
  244. * instruction sequence, so don't try to play fancy and just
  245. * do the most straightforward implementation.
  246. *
  247. * Note: We encode this into 3 sun4v 2-insn patch sequences.
  248. */
  249. BUILD_BUG_ON(_PAGE_SZBITS_4U != 0UL || _PAGE_SZBITS_4V != 0UL);
  250. __asm__ __volatile__(
  251. "\n661: sethi %%uhi(%2), %1\n"
  252. " sethi %%hi(%2), %0\n"
  253. "\n662: or %1, %%ulo(%2), %1\n"
  254. " or %0, %%lo(%2), %0\n"
  255. "\n663: sllx %1, 32, %1\n"
  256. " or %0, %1, %0\n"
  257. " .section .sun4v_2insn_patch, \"ax\"\n"
  258. " .word 661b\n"
  259. " sethi %%uhi(%3), %1\n"
  260. " sethi %%hi(%3), %0\n"
  261. " .word 662b\n"
  262. " or %1, %%ulo(%3), %1\n"
  263. " or %0, %%lo(%3), %0\n"
  264. " .word 663b\n"
  265. " sllx %1, 32, %1\n"
  266. " or %0, %1, %0\n"
  267. " .previous\n"
  268. : "=r" (mask), "=r" (tmp)
  269. : "i" (_PAGE_PADDR_4U | _PAGE_MODIFIED_4U | _PAGE_ACCESSED_4U |
  270. _PAGE_CP_4U | _PAGE_CV_4U | _PAGE_E_4U |
  271. _PAGE_SPECIAL | _PAGE_PMD_HUGE | _PAGE_SZALL_4U),
  272. "i" (_PAGE_PADDR_4V | _PAGE_MODIFIED_4V | _PAGE_ACCESSED_4V |
  273. _PAGE_CP_4V | _PAGE_CV_4V | _PAGE_E_4V |
  274. _PAGE_SPECIAL | _PAGE_PMD_HUGE | _PAGE_SZALL_4V));
  275. return __pte((pte_val(pte) & mask) | (pgprot_val(prot) & ~mask));
  276. }
  277. #ifdef CONFIG_TRANSPARENT_HUGEPAGE
  278. static inline pmd_t pmd_modify(pmd_t pmd, pgprot_t newprot)
  279. {
  280. pte_t pte = __pte(pmd_val(pmd));
  281. pte = pte_modify(pte, newprot);
  282. return __pmd(pte_val(pte));
  283. }
  284. #endif
  285. static inline pte_t pgoff_to_pte(unsigned long off)
  286. {
  287. off <<= PAGE_SHIFT;
  288. __asm__ __volatile__(
  289. "\n661: or %0, %2, %0\n"
  290. " .section .sun4v_1insn_patch, \"ax\"\n"
  291. " .word 661b\n"
  292. " or %0, %3, %0\n"
  293. " .previous\n"
  294. : "=r" (off)
  295. : "0" (off), "i" (_PAGE_FILE_4U), "i" (_PAGE_FILE_4V));
  296. return __pte(off);
  297. }
  298. static inline pgprot_t pgprot_noncached(pgprot_t prot)
  299. {
  300. unsigned long val = pgprot_val(prot);
  301. __asm__ __volatile__(
  302. "\n661: andn %0, %2, %0\n"
  303. " or %0, %3, %0\n"
  304. " .section .sun4v_2insn_patch, \"ax\"\n"
  305. " .word 661b\n"
  306. " andn %0, %4, %0\n"
  307. " or %0, %5, %0\n"
  308. " .previous\n"
  309. : "=r" (val)
  310. : "0" (val), "i" (_PAGE_CP_4U | _PAGE_CV_4U), "i" (_PAGE_E_4U),
  311. "i" (_PAGE_CP_4V | _PAGE_CV_4V), "i" (_PAGE_E_4V));
  312. return __pgprot(val);
  313. }
  314. /* Various pieces of code check for platform support by ifdef testing
  315. * on "pgprot_noncached". That's broken and should be fixed, but for
  316. * now...
  317. */
  318. #define pgprot_noncached pgprot_noncached
  319. #if defined(CONFIG_HUGETLB_PAGE) || defined(CONFIG_TRANSPARENT_HUGEPAGE)
  320. static inline pte_t pte_mkhuge(pte_t pte)
  321. {
  322. unsigned long mask;
  323. __asm__ __volatile__(
  324. "\n661: sethi %%uhi(%1), %0\n"
  325. " sllx %0, 32, %0\n"
  326. " .section .sun4v_2insn_patch, \"ax\"\n"
  327. " .word 661b\n"
  328. " mov %2, %0\n"
  329. " nop\n"
  330. " .previous\n"
  331. : "=r" (mask)
  332. : "i" (_PAGE_SZHUGE_4U), "i" (_PAGE_SZHUGE_4V));
  333. return __pte(pte_val(pte) | mask);
  334. }
  335. #ifdef CONFIG_TRANSPARENT_HUGEPAGE
  336. static inline pmd_t pmd_mkhuge(pmd_t pmd)
  337. {
  338. pte_t pte = __pte(pmd_val(pmd));
  339. pte = pte_mkhuge(pte);
  340. pte_val(pte) |= _PAGE_PMD_HUGE;
  341. return __pmd(pte_val(pte));
  342. }
  343. #endif
  344. #endif
  345. static inline pte_t pte_mkdirty(pte_t pte)
  346. {
  347. unsigned long val = pte_val(pte), tmp;
  348. __asm__ __volatile__(
  349. "\n661: or %0, %3, %0\n"
  350. " nop\n"
  351. "\n662: nop\n"
  352. " nop\n"
  353. " .section .sun4v_2insn_patch, \"ax\"\n"
  354. " .word 661b\n"
  355. " sethi %%uhi(%4), %1\n"
  356. " sllx %1, 32, %1\n"
  357. " .word 662b\n"
  358. " or %1, %%lo(%4), %1\n"
  359. " or %0, %1, %0\n"
  360. " .previous\n"
  361. : "=r" (val), "=r" (tmp)
  362. : "0" (val), "i" (_PAGE_MODIFIED_4U | _PAGE_W_4U),
  363. "i" (_PAGE_MODIFIED_4V | _PAGE_W_4V));
  364. return __pte(val);
  365. }
  366. static inline pte_t pte_mkclean(pte_t pte)
  367. {
  368. unsigned long val = pte_val(pte), tmp;
  369. __asm__ __volatile__(
  370. "\n661: andn %0, %3, %0\n"
  371. " nop\n"
  372. "\n662: nop\n"
  373. " nop\n"
  374. " .section .sun4v_2insn_patch, \"ax\"\n"
  375. " .word 661b\n"
  376. " sethi %%uhi(%4), %1\n"
  377. " sllx %1, 32, %1\n"
  378. " .word 662b\n"
  379. " or %1, %%lo(%4), %1\n"
  380. " andn %0, %1, %0\n"
  381. " .previous\n"
  382. : "=r" (val), "=r" (tmp)
  383. : "0" (val), "i" (_PAGE_MODIFIED_4U | _PAGE_W_4U),
  384. "i" (_PAGE_MODIFIED_4V | _PAGE_W_4V));
  385. return __pte(val);
  386. }
  387. static inline pte_t pte_mkwrite(pte_t pte)
  388. {
  389. unsigned long val = pte_val(pte), mask;
  390. __asm__ __volatile__(
  391. "\n661: mov %1, %0\n"
  392. " nop\n"
  393. " .section .sun4v_2insn_patch, \"ax\"\n"
  394. " .word 661b\n"
  395. " sethi %%uhi(%2), %0\n"
  396. " sllx %0, 32, %0\n"
  397. " .previous\n"
  398. : "=r" (mask)
  399. : "i" (_PAGE_WRITE_4U), "i" (_PAGE_WRITE_4V));
  400. return __pte(val | mask);
  401. }
  402. static inline pte_t pte_wrprotect(pte_t pte)
  403. {
  404. unsigned long val = pte_val(pte), tmp;
  405. __asm__ __volatile__(
  406. "\n661: andn %0, %3, %0\n"
  407. " nop\n"
  408. "\n662: nop\n"
  409. " nop\n"
  410. " .section .sun4v_2insn_patch, \"ax\"\n"
  411. " .word 661b\n"
  412. " sethi %%uhi(%4), %1\n"
  413. " sllx %1, 32, %1\n"
  414. " .word 662b\n"
  415. " or %1, %%lo(%4), %1\n"
  416. " andn %0, %1, %0\n"
  417. " .previous\n"
  418. : "=r" (val), "=r" (tmp)
  419. : "0" (val), "i" (_PAGE_WRITE_4U | _PAGE_W_4U),
  420. "i" (_PAGE_WRITE_4V | _PAGE_W_4V));
  421. return __pte(val);
  422. }
  423. static inline pte_t pte_mkold(pte_t pte)
  424. {
  425. unsigned long mask;
  426. __asm__ __volatile__(
  427. "\n661: mov %1, %0\n"
  428. " nop\n"
  429. " .section .sun4v_2insn_patch, \"ax\"\n"
  430. " .word 661b\n"
  431. " sethi %%uhi(%2), %0\n"
  432. " sllx %0, 32, %0\n"
  433. " .previous\n"
  434. : "=r" (mask)
  435. : "i" (_PAGE_ACCESSED_4U), "i" (_PAGE_ACCESSED_4V));
  436. mask |= _PAGE_R;
  437. return __pte(pte_val(pte) & ~mask);
  438. }
  439. static inline pte_t pte_mkyoung(pte_t pte)
  440. {
  441. unsigned long mask;
  442. __asm__ __volatile__(
  443. "\n661: mov %1, %0\n"
  444. " nop\n"
  445. " .section .sun4v_2insn_patch, \"ax\"\n"
  446. " .word 661b\n"
  447. " sethi %%uhi(%2), %0\n"
  448. " sllx %0, 32, %0\n"
  449. " .previous\n"
  450. : "=r" (mask)
  451. : "i" (_PAGE_ACCESSED_4U), "i" (_PAGE_ACCESSED_4V));
  452. mask |= _PAGE_R;
  453. return __pte(pte_val(pte) | mask);
  454. }
  455. static inline pte_t pte_mkspecial(pte_t pte)
  456. {
  457. pte_val(pte) |= _PAGE_SPECIAL;
  458. return pte;
  459. }
  460. static inline unsigned long pte_young(pte_t pte)
  461. {
  462. unsigned long mask;
  463. __asm__ __volatile__(
  464. "\n661: mov %1, %0\n"
  465. " nop\n"
  466. " .section .sun4v_2insn_patch, \"ax\"\n"
  467. " .word 661b\n"
  468. " sethi %%uhi(%2), %0\n"
  469. " sllx %0, 32, %0\n"
  470. " .previous\n"
  471. : "=r" (mask)
  472. : "i" (_PAGE_ACCESSED_4U), "i" (_PAGE_ACCESSED_4V));
  473. return (pte_val(pte) & mask);
  474. }
  475. static inline unsigned long pte_dirty(pte_t pte)
  476. {
  477. unsigned long mask;
  478. __asm__ __volatile__(
  479. "\n661: mov %1, %0\n"
  480. " nop\n"
  481. " .section .sun4v_2insn_patch, \"ax\"\n"
  482. " .word 661b\n"
  483. " sethi %%uhi(%2), %0\n"
  484. " sllx %0, 32, %0\n"
  485. " .previous\n"
  486. : "=r" (mask)
  487. : "i" (_PAGE_MODIFIED_4U), "i" (_PAGE_MODIFIED_4V));
  488. return (pte_val(pte) & mask);
  489. }
  490. static inline unsigned long pte_write(pte_t pte)
  491. {
  492. unsigned long mask;
  493. __asm__ __volatile__(
  494. "\n661: mov %1, %0\n"
  495. " nop\n"
  496. " .section .sun4v_2insn_patch, \"ax\"\n"
  497. " .word 661b\n"
  498. " sethi %%uhi(%2), %0\n"
  499. " sllx %0, 32, %0\n"
  500. " .previous\n"
  501. : "=r" (mask)
  502. : "i" (_PAGE_WRITE_4U), "i" (_PAGE_WRITE_4V));
  503. return (pte_val(pte) & mask);
  504. }
  505. static inline unsigned long pte_exec(pte_t pte)
  506. {
  507. unsigned long mask;
  508. __asm__ __volatile__(
  509. "\n661: sethi %%hi(%1), %0\n"
  510. " .section .sun4v_1insn_patch, \"ax\"\n"
  511. " .word 661b\n"
  512. " mov %2, %0\n"
  513. " .previous\n"
  514. : "=r" (mask)
  515. : "i" (_PAGE_EXEC_4U), "i" (_PAGE_EXEC_4V));
  516. return (pte_val(pte) & mask);
  517. }
  518. static inline unsigned long pte_file(pte_t pte)
  519. {
  520. unsigned long val = pte_val(pte);
  521. __asm__ __volatile__(
  522. "\n661: and %0, %2, %0\n"
  523. " .section .sun4v_1insn_patch, \"ax\"\n"
  524. " .word 661b\n"
  525. " and %0, %3, %0\n"
  526. " .previous\n"
  527. : "=r" (val)
  528. : "0" (val), "i" (_PAGE_FILE_4U), "i" (_PAGE_FILE_4V));
  529. return val;
  530. }
  531. static inline unsigned long pte_present(pte_t pte)
  532. {
  533. unsigned long val = pte_val(pte);
  534. __asm__ __volatile__(
  535. "\n661: and %0, %2, %0\n"
  536. " .section .sun4v_1insn_patch, \"ax\"\n"
  537. " .word 661b\n"
  538. " and %0, %3, %0\n"
  539. " .previous\n"
  540. : "=r" (val)
  541. : "0" (val), "i" (_PAGE_PRESENT_4U), "i" (_PAGE_PRESENT_4V));
  542. return val;
  543. }
  544. #define pte_accessible pte_accessible
  545. static inline unsigned long pte_accessible(struct mm_struct *mm, pte_t a)
  546. {
  547. return pte_val(a) & _PAGE_VALID;
  548. }
  549. static inline unsigned long pte_special(pte_t pte)
  550. {
  551. return pte_val(pte) & _PAGE_SPECIAL;
  552. }
  553. static inline unsigned long pmd_large(pmd_t pmd)
  554. {
  555. pte_t pte = __pte(pmd_val(pmd));
  556. return pte_val(pte) & _PAGE_PMD_HUGE;
  557. }
  558. static inline unsigned long pmd_pfn(pmd_t pmd)
  559. {
  560. pte_t pte = __pte(pmd_val(pmd));
  561. return pte_pfn(pte);
  562. }
  563. #ifdef CONFIG_TRANSPARENT_HUGEPAGE
  564. static inline unsigned long pmd_young(pmd_t pmd)
  565. {
  566. pte_t pte = __pte(pmd_val(pmd));
  567. return pte_young(pte);
  568. }
  569. static inline unsigned long pmd_write(pmd_t pmd)
  570. {
  571. pte_t pte = __pte(pmd_val(pmd));
  572. return pte_write(pte);
  573. }
  574. static inline unsigned long pmd_trans_huge(pmd_t pmd)
  575. {
  576. pte_t pte = __pte(pmd_val(pmd));
  577. return pte_val(pte) & _PAGE_PMD_HUGE;
  578. }
  579. static inline unsigned long pmd_trans_splitting(pmd_t pmd)
  580. {
  581. pte_t pte = __pte(pmd_val(pmd));
  582. return pmd_trans_huge(pmd) && pte_special(pte);
  583. }
  584. #define has_transparent_hugepage() 1
  585. static inline pmd_t pmd_mkold(pmd_t pmd)
  586. {
  587. pte_t pte = __pte(pmd_val(pmd));
  588. pte = pte_mkold(pte);
  589. return __pmd(pte_val(pte));
  590. }
  591. static inline pmd_t pmd_wrprotect(pmd_t pmd)
  592. {
  593. pte_t pte = __pte(pmd_val(pmd));
  594. pte = pte_wrprotect(pte);
  595. return __pmd(pte_val(pte));
  596. }
  597. static inline pmd_t pmd_mkdirty(pmd_t pmd)
  598. {
  599. pte_t pte = __pte(pmd_val(pmd));
  600. pte = pte_mkdirty(pte);
  601. return __pmd(pte_val(pte));
  602. }
  603. static inline pmd_t pmd_mkyoung(pmd_t pmd)
  604. {
  605. pte_t pte = __pte(pmd_val(pmd));
  606. pte = pte_mkyoung(pte);
  607. return __pmd(pte_val(pte));
  608. }
  609. static inline pmd_t pmd_mkwrite(pmd_t pmd)
  610. {
  611. pte_t pte = __pte(pmd_val(pmd));
  612. pte = pte_mkwrite(pte);
  613. return __pmd(pte_val(pte));
  614. }
  615. static inline pmd_t pmd_mksplitting(pmd_t pmd)
  616. {
  617. pte_t pte = __pte(pmd_val(pmd));
  618. pte = pte_mkspecial(pte);
  619. return __pmd(pte_val(pte));
  620. }
  621. static inline pgprot_t pmd_pgprot(pmd_t entry)
  622. {
  623. unsigned long val = pmd_val(entry);
  624. return __pgprot(val);
  625. }
  626. #endif
  627. static inline int pmd_present(pmd_t pmd)
  628. {
  629. return pmd_val(pmd) != 0UL;
  630. }
  631. #define pmd_none(pmd) (!pmd_val(pmd))
  632. /* pmd_bad() is only called on non-trans-huge PMDs. Our encoding is
  633. * very simple, it's just the physical address. PTE tables are of
  634. * size PAGE_SIZE so make sure the sub-PAGE_SIZE bits are clear and
  635. * the top bits outside of the range of any physical address size we
  636. * support are clear as well. We also validate the physical itself.
  637. */
  638. #define pmd_bad(pmd) (pmd_val(pmd) & ~PAGE_MASK)
  639. #define pud_none(pud) (!pud_val(pud))
  640. #define pud_bad(pud) (pud_val(pud) & ~PAGE_MASK)
  641. #define pgd_none(pgd) (!pgd_val(pgd))
  642. #define pgd_bad(pgd) (pgd_val(pgd) & ~PAGE_MASK)
  643. #ifdef CONFIG_TRANSPARENT_HUGEPAGE
  644. void set_pmd_at(struct mm_struct *mm, unsigned long addr,
  645. pmd_t *pmdp, pmd_t pmd);
  646. #else
  647. static inline void set_pmd_at(struct mm_struct *mm, unsigned long addr,
  648. pmd_t *pmdp, pmd_t pmd)
  649. {
  650. *pmdp = pmd;
  651. }
  652. #endif
  653. static inline void pmd_set(struct mm_struct *mm, pmd_t *pmdp, pte_t *ptep)
  654. {
  655. unsigned long val = __pa((unsigned long) (ptep));
  656. pmd_val(*pmdp) = val;
  657. }
  658. #define pud_set(pudp, pmdp) \
  659. (pud_val(*(pudp)) = (__pa((unsigned long) (pmdp))))
  660. static inline unsigned long __pmd_page(pmd_t pmd)
  661. {
  662. pte_t pte = __pte(pmd_val(pmd));
  663. unsigned long pfn;
  664. pfn = pte_pfn(pte);
  665. return ((unsigned long) __va(pfn << PAGE_SHIFT));
  666. }
  667. #define pmd_page(pmd) virt_to_page((void *)__pmd_page(pmd))
  668. #define pud_page_vaddr(pud) \
  669. ((unsigned long) __va(pud_val(pud)))
  670. #define pud_page(pud) virt_to_page((void *)pud_page_vaddr(pud))
  671. #define pmd_clear(pmdp) (pmd_val(*(pmdp)) = 0UL)
  672. #define pud_present(pud) (pud_val(pud) != 0U)
  673. #define pud_clear(pudp) (pud_val(*(pudp)) = 0UL)
  674. #define pgd_page_vaddr(pgd) \
  675. ((unsigned long) __va(pgd_val(pgd)))
  676. #define pgd_present(pgd) (pgd_val(pgd) != 0U)
  677. #define pgd_clear(pgdp) (pgd_val(*(pgd)) = 0UL)
  678. static inline unsigned long pud_large(pud_t pud)
  679. {
  680. pte_t pte = __pte(pud_val(pud));
  681. return pte_val(pte) & _PAGE_PMD_HUGE;
  682. }
  683. static inline unsigned long pud_pfn(pud_t pud)
  684. {
  685. pte_t pte = __pte(pud_val(pud));
  686. return pte_pfn(pte);
  687. }
  688. /* Same in both SUN4V and SUN4U. */
  689. #define pte_none(pte) (!pte_val(pte))
  690. #define pgd_set(pgdp, pudp) \
  691. (pgd_val(*(pgdp)) = (__pa((unsigned long) (pudp))))
  692. /* to find an entry in a page-table-directory. */
  693. #define pgd_index(address) (((address) >> PGDIR_SHIFT) & (PTRS_PER_PGD - 1))
  694. #define pgd_offset(mm, address) ((mm)->pgd + pgd_index(address))
  695. /* to find an entry in a kernel page-table-directory */
  696. #define pgd_offset_k(address) pgd_offset(&init_mm, address)
  697. /* Find an entry in the third-level page table.. */
  698. #define pud_index(address) (((address) >> PUD_SHIFT) & (PTRS_PER_PUD - 1))
  699. #define pud_offset(pgdp, address) \
  700. ((pud_t *) pgd_page_vaddr(*(pgdp)) + pud_index(address))
  701. /* Find an entry in the second-level page table.. */
  702. #define pmd_offset(pudp, address) \
  703. ((pmd_t *) pud_page_vaddr(*(pudp)) + \
  704. (((address) >> PMD_SHIFT) & (PTRS_PER_PMD-1)))
  705. /* Find an entry in the third-level page table.. */
  706. #define pte_index(dir, address) \
  707. ((pte_t *) __pmd_page(*(dir)) + \
  708. ((address >> PAGE_SHIFT) & (PTRS_PER_PTE - 1)))
  709. #define pte_offset_kernel pte_index
  710. #define pte_offset_map pte_index
  711. #define pte_unmap(pte) do { } while (0)
  712. /* Actual page table PTE updates. */
  713. void tlb_batch_add(struct mm_struct *mm, unsigned long vaddr,
  714. pte_t *ptep, pte_t orig, int fullmm);
  715. #define __HAVE_ARCH_PMDP_GET_AND_CLEAR
  716. static inline pmd_t pmdp_get_and_clear(struct mm_struct *mm,
  717. unsigned long addr,
  718. pmd_t *pmdp)
  719. {
  720. pmd_t pmd = *pmdp;
  721. set_pmd_at(mm, addr, pmdp, __pmd(0UL));
  722. return pmd;
  723. }
  724. static inline void __set_pte_at(struct mm_struct *mm, unsigned long addr,
  725. pte_t *ptep, pte_t pte, int fullmm)
  726. {
  727. pte_t orig = *ptep;
  728. *ptep = pte;
  729. /* It is more efficient to let flush_tlb_kernel_range()
  730. * handle init_mm tlb flushes.
  731. *
  732. * SUN4V NOTE: _PAGE_VALID is the same value in both the SUN4U
  733. * and SUN4V pte layout, so this inline test is fine.
  734. */
  735. if (likely(mm != &init_mm) && pte_accessible(mm, orig))
  736. tlb_batch_add(mm, addr, ptep, orig, fullmm);
  737. }
  738. #define set_pte_at(mm,addr,ptep,pte) \
  739. __set_pte_at((mm), (addr), (ptep), (pte), 0)
  740. #define pte_clear(mm,addr,ptep) \
  741. set_pte_at((mm), (addr), (ptep), __pte(0UL))
  742. #define __HAVE_ARCH_PTE_CLEAR_NOT_PRESENT_FULL
  743. #define pte_clear_not_present_full(mm,addr,ptep,fullmm) \
  744. __set_pte_at((mm), (addr), (ptep), __pte(0UL), (fullmm))
  745. #ifdef DCACHE_ALIASING_POSSIBLE
  746. #define __HAVE_ARCH_MOVE_PTE
  747. #define move_pte(pte, prot, old_addr, new_addr) \
  748. ({ \
  749. pte_t newpte = (pte); \
  750. if (tlb_type != hypervisor && pte_present(pte)) { \
  751. unsigned long this_pfn = pte_pfn(pte); \
  752. \
  753. if (pfn_valid(this_pfn) && \
  754. (((old_addr) ^ (new_addr)) & (1 << 13))) \
  755. flush_dcache_page_all(current->mm, \
  756. pfn_to_page(this_pfn)); \
  757. } \
  758. newpte; \
  759. })
  760. #endif
  761. extern pgd_t swapper_pg_dir[PTRS_PER_PGD];
  762. void paging_init(void);
  763. unsigned long find_ecache_flush_span(unsigned long size);
  764. struct seq_file;
  765. void mmu_info(struct seq_file *);
  766. struct vm_area_struct;
  767. void update_mmu_cache(struct vm_area_struct *, unsigned long, pte_t *);
  768. #ifdef CONFIG_TRANSPARENT_HUGEPAGE
  769. void update_mmu_cache_pmd(struct vm_area_struct *vma, unsigned long addr,
  770. pmd_t *pmd);
  771. #define __HAVE_ARCH_PMDP_INVALIDATE
  772. extern void pmdp_invalidate(struct vm_area_struct *vma, unsigned long address,
  773. pmd_t *pmdp);
  774. #define __HAVE_ARCH_PGTABLE_DEPOSIT
  775. void pgtable_trans_huge_deposit(struct mm_struct *mm, pmd_t *pmdp,
  776. pgtable_t pgtable);
  777. #define __HAVE_ARCH_PGTABLE_WITHDRAW
  778. pgtable_t pgtable_trans_huge_withdraw(struct mm_struct *mm, pmd_t *pmdp);
  779. #endif
  780. /* Encode and de-code a swap entry */
  781. #define __swp_type(entry) (((entry).val >> PAGE_SHIFT) & 0xffUL)
  782. #define __swp_offset(entry) ((entry).val >> (PAGE_SHIFT + 8UL))
  783. #define __swp_entry(type, offset) \
  784. ( (swp_entry_t) \
  785. { \
  786. (((long)(type) << PAGE_SHIFT) | \
  787. ((long)(offset) << (PAGE_SHIFT + 8UL))) \
  788. } )
  789. #define __pte_to_swp_entry(pte) ((swp_entry_t) { pte_val(pte) })
  790. #define __swp_entry_to_pte(x) ((pte_t) { (x).val })
  791. /* File offset in PTE support. */
  792. unsigned long pte_file(pte_t);
  793. #define pte_to_pgoff(pte) (pte_val(pte) >> PAGE_SHIFT)
  794. pte_t pgoff_to_pte(unsigned long);
  795. #define PTE_FILE_MAX_BITS (64UL - PAGE_SHIFT - 1UL)
  796. int page_in_phys_avail(unsigned long paddr);
  797. /*
  798. * For sparc32&64, the pfn in io_remap_pfn_range() carries <iospace> in
  799. * its high 4 bits. These macros/functions put it there or get it from there.
  800. */
  801. #define MK_IOSPACE_PFN(space, pfn) (pfn | (space << (BITS_PER_LONG - 4)))
  802. #define GET_IOSPACE(pfn) (pfn >> (BITS_PER_LONG - 4))
  803. #define GET_PFN(pfn) (pfn & 0x0fffffffffffffffUL)
  804. int remap_pfn_range(struct vm_area_struct *, unsigned long, unsigned long,
  805. unsigned long, pgprot_t);
  806. static inline int io_remap_pfn_range(struct vm_area_struct *vma,
  807. unsigned long from, unsigned long pfn,
  808. unsigned long size, pgprot_t prot)
  809. {
  810. unsigned long offset = GET_PFN(pfn) << PAGE_SHIFT;
  811. int space = GET_IOSPACE(pfn);
  812. unsigned long phys_base;
  813. phys_base = offset | (((unsigned long) space) << 32UL);
  814. return remap_pfn_range(vma, from, phys_base >> PAGE_SHIFT, size, prot);
  815. }
  816. #define io_remap_pfn_range io_remap_pfn_range
  817. #include <asm/tlbflush.h>
  818. #include <asm-generic/pgtable.h>
  819. /* We provide our own get_unmapped_area to cope with VA holes and
  820. * SHM area cache aliasing for userland.
  821. */
  822. #define HAVE_ARCH_UNMAPPED_AREA
  823. #define HAVE_ARCH_UNMAPPED_AREA_TOPDOWN
  824. /* We provide a special get_unmapped_area for framebuffer mmaps to try and use
  825. * the largest alignment possible such that larget PTEs can be used.
  826. */
  827. unsigned long get_fb_unmapped_area(struct file *filp, unsigned long,
  828. unsigned long, unsigned long,
  829. unsigned long);
  830. #define HAVE_ARCH_FB_UNMAPPED_AREA
  831. void pgtable_cache_init(void);
  832. void sun4v_register_fault_status(void);
  833. void sun4v_ktsb_register(void);
  834. void __init cheetah_ecache_flush_init(void);
  835. void sun4v_patch_tlb_handlers(void);
  836. extern unsigned long cmdline_memory_size;
  837. asmlinkage void do_sparc64_fault(struct pt_regs *regs);
  838. #endif /* !(__ASSEMBLY__) */
  839. #endif /* !(_SPARC64_PGTABLE_H) */