acpi.h 3.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149
  1. #ifndef _ASM_X86_ACPI_H
  2. #define _ASM_X86_ACPI_H
  3. /*
  4. * Copyright (C) 2001 Paul Diefenbaugh <paul.s.diefenbaugh@intel.com>
  5. * Copyright (C) 2001 Patrick Mochel <mochel@osdl.org>
  6. *
  7. * ~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
  8. *
  9. * This program is free software; you can redistribute it and/or modify
  10. * it under the terms of the GNU General Public License as published by
  11. * the Free Software Foundation; either version 2 of the License, or
  12. * (at your option) any later version.
  13. *
  14. * This program is distributed in the hope that it will be useful,
  15. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  16. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  17. * GNU General Public License for more details.
  18. *
  19. * You should have received a copy of the GNU General Public License
  20. * along with this program; if not, write to the Free Software
  21. * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
  22. *
  23. * ~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
  24. */
  25. #include <acpi/pdc_intel.h>
  26. #include <asm/numa.h>
  27. #include <asm/fixmap.h>
  28. #include <asm/processor.h>
  29. #include <asm/mmu.h>
  30. #include <asm/mpspec.h>
  31. #include <asm/realmode.h>
  32. #ifdef CONFIG_ACPI
  33. extern int acpi_lapic;
  34. extern int acpi_ioapic;
  35. extern int acpi_noirq;
  36. extern int acpi_strict;
  37. extern int acpi_disabled;
  38. extern int acpi_pci_disabled;
  39. extern int acpi_skip_timer_override;
  40. extern int acpi_use_timer_override;
  41. extern int acpi_fix_pin2_polarity;
  42. extern int acpi_disable_cmcff;
  43. extern u8 acpi_sci_flags;
  44. extern int acpi_sci_override_gsi;
  45. void acpi_pic_sci_set_trigger(unsigned int, u16);
  46. extern int (*__acpi_register_gsi)(struct device *dev, u32 gsi,
  47. int trigger, int polarity);
  48. static inline void disable_acpi(void)
  49. {
  50. acpi_disabled = 1;
  51. acpi_pci_disabled = 1;
  52. acpi_noirq = 1;
  53. }
  54. extern int acpi_gsi_to_irq(u32 gsi, unsigned int *irq);
  55. static inline void acpi_noirq_set(void) { acpi_noirq = 1; }
  56. static inline void acpi_disable_pci(void)
  57. {
  58. acpi_pci_disabled = 1;
  59. acpi_noirq_set();
  60. }
  61. /* Low-level suspend routine. */
  62. extern int (*acpi_suspend_lowlevel)(void);
  63. /* Physical address to resume after wakeup */
  64. #define acpi_wakeup_address ((unsigned long)(real_mode_header->wakeup_start))
  65. /*
  66. * Check if the CPU can handle C2 and deeper
  67. */
  68. static inline unsigned int acpi_processor_cstate_check(unsigned int max_cstate)
  69. {
  70. /*
  71. * Early models (<=5) of AMD Opterons are not supposed to go into
  72. * C2 state.
  73. *
  74. * Steppings 0x0A and later are good
  75. */
  76. if (boot_cpu_data.x86 == 0x0F &&
  77. boot_cpu_data.x86_vendor == X86_VENDOR_AMD &&
  78. boot_cpu_data.x86_model <= 0x05 &&
  79. boot_cpu_data.x86_mask < 0x0A)
  80. return 1;
  81. else if (amd_e400_c1e_detected)
  82. return 1;
  83. else
  84. return max_cstate;
  85. }
  86. static inline bool arch_has_acpi_pdc(void)
  87. {
  88. struct cpuinfo_x86 *c = &cpu_data(0);
  89. return (c->x86_vendor == X86_VENDOR_INTEL ||
  90. c->x86_vendor == X86_VENDOR_CENTAUR);
  91. }
  92. static inline void arch_acpi_set_pdc_bits(u32 *buf)
  93. {
  94. struct cpuinfo_x86 *c = &cpu_data(0);
  95. buf[2] |= ACPI_PDC_C_CAPABILITY_SMP;
  96. if (cpu_has(c, X86_FEATURE_EST))
  97. buf[2] |= ACPI_PDC_EST_CAPABILITY_SWSMP;
  98. if (cpu_has(c, X86_FEATURE_ACPI))
  99. buf[2] |= ACPI_PDC_T_FFH;
  100. /*
  101. * If mwait/monitor is unsupported, C2/C3_FFH will be disabled
  102. */
  103. if (!cpu_has(c, X86_FEATURE_MWAIT))
  104. buf[2] &= ~(ACPI_PDC_C_C2C3_FFH);
  105. }
  106. static inline bool acpi_has_cpu_in_madt(void)
  107. {
  108. return !!acpi_lapic;
  109. }
  110. #else /* !CONFIG_ACPI */
  111. #define acpi_lapic 0
  112. #define acpi_ioapic 0
  113. #define acpi_disable_cmcff 0
  114. static inline void acpi_noirq_set(void) { }
  115. static inline void acpi_disable_pci(void) { }
  116. static inline void disable_acpi(void) { }
  117. #endif /* !CONFIG_ACPI */
  118. #define ARCH_HAS_POWER_INIT 1
  119. #ifdef CONFIG_ACPI_NUMA
  120. extern int acpi_numa;
  121. extern int x86_acpi_numa_init(void);
  122. #endif /* CONFIG_ACPI_NUMA */
  123. #define acpi_unlazy_tlb(x) leave_mm(x)
  124. #endif /* _ASM_X86_ACPI_H */