intel-mid.h 4.5 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157
  1. /*
  2. * intel-mid.h: Intel MID specific setup code
  3. *
  4. * (C) Copyright 2009 Intel Corporation
  5. *
  6. * This program is free software; you can redistribute it and/or
  7. * modify it under the terms of the GNU General Public License
  8. * as published by the Free Software Foundation; version 2
  9. * of the License.
  10. */
  11. #ifndef _ASM_X86_INTEL_MID_H
  12. #define _ASM_X86_INTEL_MID_H
  13. #include <linux/sfi.h>
  14. #include <linux/platform_device.h>
  15. extern int intel_mid_pci_init(void);
  16. extern int get_gpio_by_name(const char *name);
  17. extern void intel_scu_device_register(struct platform_device *pdev);
  18. extern int __init sfi_parse_mrtc(struct sfi_table_header *table);
  19. extern int __init sfi_parse_mtmr(struct sfi_table_header *table);
  20. extern int sfi_mrtc_num;
  21. extern struct sfi_rtc_table_entry sfi_mrtc_array[];
  22. /*
  23. * Here defines the array of devices platform data that IAFW would export
  24. * through SFI "DEVS" table, we use name and type to match the device and
  25. * its platform data.
  26. */
  27. struct devs_id {
  28. char name[SFI_NAME_LEN + 1];
  29. u8 type;
  30. u8 delay;
  31. void *(*get_platform_data)(void *info);
  32. /* Custom handler for devices */
  33. void (*device_handler)(struct sfi_device_table_entry *pentry,
  34. struct devs_id *dev);
  35. };
  36. #define sfi_device(i) \
  37. static const struct devs_id *const __intel_mid_sfi_##i##_dev __used \
  38. __attribute__((__section__(".x86_intel_mid_dev.init"))) = &i
  39. /*
  40. * Medfield is the follow-up of Moorestown, it combines two chip solution into
  41. * one. Other than that it also added always-on and constant tsc and lapic
  42. * timers. Medfield is the platform name, and the chip name is called Penwell
  43. * we treat Medfield/Penwell as a variant of Moorestown. Penwell can be
  44. * identified via MSRs.
  45. */
  46. enum intel_mid_cpu_type {
  47. /* 1 was Moorestown */
  48. INTEL_MID_CPU_CHIP_PENWELL = 2,
  49. INTEL_MID_CPU_CHIP_CLOVERVIEW,
  50. INTEL_MID_CPU_CHIP_TANGIER,
  51. };
  52. extern enum intel_mid_cpu_type __intel_mid_cpu_chip;
  53. /**
  54. * struct intel_mid_ops - Interface between intel-mid & sub archs
  55. * @arch_setup: arch_setup function to re-initialize platform
  56. * structures (x86_init, x86_platform_init)
  57. *
  58. * This structure can be extended if any new interface is required
  59. * between intel-mid & its sub arch files.
  60. */
  61. struct intel_mid_ops {
  62. void (*arch_setup)(void);
  63. };
  64. /* Helper API's for INTEL_MID_OPS_INIT */
  65. #define DECLARE_INTEL_MID_OPS_INIT(cpuname, cpuid) \
  66. [cpuid] = get_##cpuname##_ops
  67. /* Maximum number of CPU ops */
  68. #define MAX_CPU_OPS(a) (sizeof(a)/sizeof(void *))
  69. /*
  70. * For every new cpu addition, a weak get_<cpuname>_ops() function needs be
  71. * declared in arch/x86/platform/intel_mid/intel_mid_weak_decls.h.
  72. */
  73. #define INTEL_MID_OPS_INIT {\
  74. DECLARE_INTEL_MID_OPS_INIT(penwell, INTEL_MID_CPU_CHIP_PENWELL), \
  75. DECLARE_INTEL_MID_OPS_INIT(cloverview, INTEL_MID_CPU_CHIP_CLOVERVIEW), \
  76. DECLARE_INTEL_MID_OPS_INIT(tangier, INTEL_MID_CPU_CHIP_TANGIER) \
  77. };
  78. #ifdef CONFIG_X86_INTEL_MID
  79. static inline enum intel_mid_cpu_type intel_mid_identify_cpu(void)
  80. {
  81. return __intel_mid_cpu_chip;
  82. }
  83. static inline bool intel_mid_has_msic(void)
  84. {
  85. return (intel_mid_identify_cpu() == INTEL_MID_CPU_CHIP_PENWELL);
  86. }
  87. #else /* !CONFIG_X86_INTEL_MID */
  88. #define intel_mid_identify_cpu() (0)
  89. #define intel_mid_has_msic() (0)
  90. #endif /* !CONFIG_X86_INTEL_MID */
  91. enum intel_mid_timer_options {
  92. INTEL_MID_TIMER_DEFAULT,
  93. INTEL_MID_TIMER_APBT_ONLY,
  94. INTEL_MID_TIMER_LAPIC_APBT,
  95. };
  96. extern enum intel_mid_timer_options intel_mid_timer_options;
  97. /*
  98. * Penwell uses spread spectrum clock, so the freq number is not exactly
  99. * the same as reported by MSR based on SDM.
  100. */
  101. #define FSB_FREQ_83SKU 83200
  102. #define FSB_FREQ_100SKU 99840
  103. #define FSB_FREQ_133SKU 133000
  104. #define FSB_FREQ_167SKU 167000
  105. #define FSB_FREQ_200SKU 200000
  106. #define FSB_FREQ_267SKU 267000
  107. #define FSB_FREQ_333SKU 333000
  108. #define FSB_FREQ_400SKU 400000
  109. /* Bus Select SoC Fuse value */
  110. #define BSEL_SOC_FUSE_MASK 0x7
  111. #define BSEL_SOC_FUSE_001 0x1 /* FSB 133MHz */
  112. #define BSEL_SOC_FUSE_101 0x5 /* FSB 100MHz */
  113. #define BSEL_SOC_FUSE_111 0x7 /* FSB 83MHz */
  114. #define SFI_MTMR_MAX_NUM 8
  115. #define SFI_MRTC_MAX 8
  116. extern struct console early_mrst_console;
  117. extern void mrst_early_console_init(void);
  118. extern struct console early_hsu_console;
  119. extern void hsu_early_console_init(const char *);
  120. extern void intel_scu_devices_create(void);
  121. extern void intel_scu_devices_destroy(void);
  122. /* VRTC timer */
  123. #define MRST_VRTC_MAP_SZ (1024)
  124. /*#define MRST_VRTC_PGOFFSET (0xc00) */
  125. extern void intel_mid_rtc_init(void);
  126. /* the offset for the mapping of global gpio pin to irq */
  127. #define INTEL_MID_IRQ_OFFSET 0x100
  128. #endif /* _ASM_X86_INTEL_MID_H */